# General Description The MAX801/MAX808 microprocessor (µP) supervisory circuits monitor and control the activities of +5V µPs by providing backup-battery switchover, low-line indication, and µP reset. Additional features include a watchdog for the MAX801 and CMOS RAM write protection for the MAX808. The MAX801/MAX808 offer a choice of reset-threshold voltage (denoted by suffix letter): 4.675V (L), 4.575V (N), and 4.425V (M). These devices are available in 8-pin DIP and SO packages. **Applications** Computers Controllers Intelligent Instruments Critical µP Power Monitoring Portable/Battery-Powered Equipment **Embedded Systems** ### Pin Configurations appear at end of data sheet. # Typical Operating Circuit Features - ♦ Precision Voltage Monitoring, ±1.5% Reset Accuracy - ◆ 200ms Power-OK/Reset Time Delay - **♦ RESET Output (MAX808)** RESET and RESET Outputs (MAX801) - ♦ Watchdog Timer (MAX801) - ♦ On-Board Gating of Chip-Enable Signals (MAX808): **Memory Write-Cycle Completion** 3ns CE Gate Propagation Delay - ♦ 1µA Standby Current - ♦ Power Switching: 250mA in Vcc Mode 20mA in Battery-Backup Mode - **♦** MaxCap™/SuperCap™ Compatible - ♦ RESET Guaranteed Valid to Vcc = 1V - Low-Line Threshold 52mV Above Reset Threshold MaxCap is a trademark of The Carborundum Corp. SuperCap is a trademark of Baknor Industries. # Ordering Information | | _ | | |------------|-----------------|---------------| | PART* | TEMP. RANGE | PIN-PACKAGE | | MAX801_CPA | 0°C to +70°C | 8 Plastic DIP | | MAX801_CSA | 0°C to +70°C | 8 SO | | MAX801_EPA | -40°C to +85°C | 8 Plastic DIP | | MAX801_ESA | -40°C to +85°C | 8 SO | | MAX801_MJA | -55°C to +125°C | 8 CERDIP** | | MAX808_CPA | 0°C to +70°C | 8 Plastic DIP | | MAX808_CSA | 0°C to +70°C | 8 SO | | MAX808_EPA | -40°C to +85°C | 8 Plastic DIP | | MAX808_ESA | -40°C to +85°C | 8 SO | | MAX808_MJA | -55°C to +125°C | 8 CERDIP** | | | | | \* These parts offer a choice of reset threshold voltage. From the table below, select the suffix corresponding to the desired threshold and insert it into the blank to complete the part number. \*\*Contact factory for availability and processing to MIL-STD-883. | SUFFIX | RESET THRESHOLD (V) | | | | | | |--------|---------------------|-------|------|--|--|--| | SUFFIX | MIN | TYP | MAX | | | | | L | 4.60 | 4.675 | 4.75 | | | | | N | 4.50 | 4.575 | 4.65 | | | | | М | 4.35 | 4.425 | 4.50 | | | | /VIXI/VI Maxim Integrated Products 1 # **ABSOLUTE MAXIMUM RATINGS** | Input Voltage (with respect to GND) | | |-------------------------------------|----------------------------| | Vcc | | | VBATT | | | All Other Pins | 0.3V to $(V_{OUT} + 0.3V)$ | | Input Current | | | V <sub>CC</sub> Peak | 1.0A | | V <sub>CC</sub> Continuous | | | IBATT Peak | 250mA | | IBATT Continuous | 50mA | | GND | 50mA | | All Other Inputs | 50mA | | Output Current | | | OUT Peak | 1.0A | | | | | OUT Continuous | 500mA | |-------------------------------------------------------|-----------------| | All Other Outputs | 50mA | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | Plastic DIP (derate 9.09mW/°C above +70°C | )727mW | | SO (derate 5.88mW/°C above +70°C) | 471mW | | CERDIP (derate 8.00mW/°C above +70°C) | 640mW | | Operating Temperature Ranges | | | MAX801_C_A/MAX808_C_A | 0°C to +70°C | | MAX801_E_A/MAX808_E_A | 40°C to +85°C | | MAX801_MJA/MAX808_MJA | -55°C to +125°C | | Storage Temperature Range | -65°C to +160°C | | Lead Temperature (soldering, 10sec) | | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **ELECTRICAL CHARACTERISTICS** $(V_{CC} = 4.6V \text{ to } 5.5V \text{ for the MAX80\_L}, V_{CC} = 4.5V \text{ to } 5.5V \text{ for the MAX80\_N}, V_{CC} = 4.35V \text{ to } 5.5V \text{ for the MAX80\_M}; V_{BATT} = 2.8V; T_A = T_{MIN} \text{ to } T_{MAX}. \text{ Typical values are at } V_{CC} = 5V \text{ and } T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | | CONDITIONS | } | MIN | TYP | MAX | UNITS | | |--------------------------------------------|--------------|---------------------------------------------------|---------------------------|---------------------------|--------------------------|--------------------------|-----|-------|--| | Operating Voltage Range VCC, BATT (Note 1) | | | | | 0 | Х | 5.5 | V | | | | | | I <sub>OUT</sub> = 25mA | | | V <sub>CC</sub> - 0.02 | | | | | V <sub>OUT</sub> in Normal Operating | | $V_{CC} = 4.5V$ | Iout = 250mA | , MAX80_C/E | Vcc - 0.38 | Vcc - 0.25 | | | | | Mode | | | I <sub>OUT</sub> = 250mA | , MAX80_M | Vcc - 0.45 | | | ] , | | | | | $V_{CC} = 3V, V_{BA}$ | $\Delta TT = 2.8V, IOU$ | T = 100mA | Vcc - 0.25 | Vcc - 0.12 | | | | | V <sub>CC</sub> to OUT | | $V_{CC} = 4.5V$ , | MAX80_C/E | | | 1.0 | 1.5 | | | | On-Resistance | | $I_{OUT} = 250mA$ | MAX80_M | | | | 1.8 | Ω | | | On resistance | | VCC = 3V, IOL | T = 100mA | | | 1.2 | 2.5 | ] | | | Veux in Dattony Daglyun | | | VBATT = 4.5V | , I <sub>OUT</sub> = 20mA | | V <sub>BATT</sub> - 0.16 | | | | | V <sub>OUT</sub> in Battery-Backup<br>Mode | | ACC = 0A | VBATT = 2.8V | , I <sub>OUT</sub> = 10mA | V <sub>BATT</sub> - 0.25 | V <sub>BATT</sub> - 0.12 | | V | | | Wode | | V <sub>BATT</sub> = 2.0V | , I <sub>OUT</sub> = 5mA | V <sub>BATT</sub> - 0.20 | V <sub>BATT</sub> - 0.08 | | 1 | | | | DATT 4- OUT | | | V <sub>BATT</sub> = 4.5V | , I <sub>OUT</sub> = 20mA | | 8 | | | | | BATT to OUT<br>On-Resistance | VCC = 0V | VBATT = 2.8V | , I <sub>OUT</sub> = 10mA | | 12 | 25 | Ω | | | | On resistance | | | VBATT = 2.0V | , Iout = 5mA | | 16 | 40 | | | | Supply Current in Normal Operating Mode | | MAX801 | | | | 68 | 110 | μА | | | (excludes IOUT) | | MAX808 | | | | 48 | 90 | μ, | | | Supply Current in Battery- | | ., | $T_A = +25^{\circ}C$ | | | 0.4 | 1 | | | | Backup Mode (excludes | ' VCC = 0V | V <sub>CC</sub> = 0V,<br>V <sub>BATT</sub> = 2.8V | TA = TMIN | MAX80_C/E | | | 5 | μA | | | I <sub>OUT</sub> ) (Note 2) | | VBATT - 2.0V | to T <sub>MAX</sub> | MAX80_M | | | 50 | 1 | | | BATT Standby Current | | VBATT + 0.2V | $T_A = +25^{\circ}C$ | 1 | -0.1 | | 0.1 | | | | (Note 3) | | ≤VCC | $T_A = T_{MIN}$ to | ГМАХ | -1.0 | | 1.0 | μA | | | Battery-Switchover | | V 2.0V PC | | | | V <sub>BATT</sub> + 0.05 | | V | | | Threshold | | $V_{BATT} = 2.8V$ | Power-down | | | VBATT | | 7 ° | | | Battery-Switchover<br>Hysteresis | | | | | | 50 | | mV | | # **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = 4.6V \text{ to } 5.5V \text{ for the MAX80\_L}, V_{CC} = 4.5V \text{ to } 5.5V \text{ for the MAX80\_N}, V_{CC} = 4.35V \text{ to } 5.5V \text{ for the MAX80\_M}; V_{BATT} = 2.8V; T_A = T_{MIN} \text{ to } T_{MAX}.$ Typical values are at $V_{CC} = 5V$ and $T_A = +25^{\circ}C$ , unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | |---------------------------------------|-----------------|----------------------------------------------------|------------------------------------|-----------------------|-----------------------|-------|-------|--| | RESET AND LOW-LINE | • | | | | | | • | | | | | | MAX80_L | 4.600 | 4.675 | 4.750 | | | | Reset Threshold | VRST | Vcc rising<br>and falling | MAX80_N | 4.500 | 4.575 | 4.650 | V | | | | | and falling | MAX80_M | 4.350 | 4.425 | 4.500 | | | | Reset-Threshold Hysteresis | | | 1 | | 13 | | mV | | | LOWLINE to RESET<br>Threshold Voltage | V <sub>LR</sub> | V <sub>CC</sub> falling | | 30 | 52 | 70 | mV | | | | | MAX80_L | | | 4.73 | 4.81 | | | | LOWLINE Threshold,<br>VCC Rising | V <sub>LL</sub> | MAX80_N | | | 4.63 | 4.71 | V | | | VCC KISHIY | | MAX80_M | | | 4.48 | 4.56 | | | | V <sub>CC</sub> to RESET Delay | t <sub>RD</sub> | V <sub>CC</sub> falling at | t 1mV/μs | | 17 | | μs | | | V <sub>CC</sub> to LOWLINE Delay | t <sub>LL</sub> | V <sub>CC</sub> falling at | t 1mV/μs | | 17 | | μs | | | RESET Active Timeout<br>Period | t <sub>RP</sub> | V <sub>CC</sub> rising | | 140 | 200 | 280 | ms | | | | | ISINK = 50µA, | V <sub>CC</sub> = 1.0V, MAX80_C | | | 0.3 | | | | RESET Output Voltage | | V <sub>BATT</sub> = 0V,<br>V <sub>CC</sub> falling | V <sub>CC</sub> = 1.2V, MAX80_E/M | | | 0.3 | V | | | TIEGET Output Voltage | | ISINK = 3.2m | A, V <sub>CC</sub> = 4.25V | | 0.1 | 0.4 | | | | | | I <sub>SOURCE</sub> = 0. | 1mA | V <sub>CC</sub> - 1.5 | V <sub>CC</sub> - 0.1 | | | | | RESET Output | laa | Output sink o | current, V <sub>CC</sub> = 4.25V | | 40 | | mA | | | Short-Circuit Current | Isc | Output sourc | Output source current | | 1.6 | | IIIA | | | RESET Output Voltage | | ISINK = 3.2mA | | | | 0.4 | V | | | (MAX801) | | I <sub>SOURCE</sub> = 5r | mA, V <sub>CC</sub> = 4.25V | V <sub>CC</sub> - 1.5 | | | \ \ \ | | | RESET Output Short- | Isc | Output sink o | current | | 55 | | mA | | | Circuit Current (MAX801) | 150 | Output sourc | e current, V <sub>CC</sub> = 4.25V | | 15 | | IIIA | | | LOWLINE Output Voltage | | $I_{SINK} = 3.2 m_{e}$ | A, V <sub>CC</sub> = 4.25V | | | 0.4 | V | | | LOWEINE Output voltage | | | mA, V <sub>CC</sub> = 4.25V | V <sub>CC</sub> - 1.5 | | | ٧ | | | LOWLINE Output | Isc | Output sink o | current, V <sub>CC</sub> = 4.25V | | 40 | | mA | | | Short-Circuit Current | | Output sourc | e current | | 20 | | 1177 | | | WATCHDOG TIMER (MA) | (801) | | | | | | | | | Watchdog Timeout Period | twp | | | 1.12 | 1.6 | 2.24 | sec | | | Minimum Watchdog Input<br>Pulse Width | | $V_{IL} = 0.8V$ , $V_{IH} = 0.75V \times V_{CC}$ | | 100 | | | ns | | | WDI Threshold Voltage | VIH | 0.75 x V | | 0.75 x Vcc | | | V | | | (Note 4) | VIL | | | | | 0.8 | v | | | WDI Input Current | | RESET deass | serted, WDI = 0V | -50 | -10 | | μА | | | WDI IIIput Current | | RESET deass | serted, WDI = VCC | | 16 | 50 | | | # **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC}=4.6V\ to\ 5.5V\ for\ the\ MAX80\_L,\ V_{CC}=4.5V\ to\ 5.5V\ for\ the\ MAX80\_N,\ V_{CC}=4.35V\ to\ 5.5V\ for\ the\ MAX80\_M;\ V_{BATT}=2.8V;\ T_A=T_{MIN}\ to\ T_{MAX}.\ Typical\ values\ are\ at\ V_{CC}=5V\ and\ T_A=+25^\circ C,\ unless\ otherwise\ noted.)$ | PARAMETER | SYMBOL | IBOL CONDITIONS | | TYP | MAX | UNITS | |------------------------------------------------|---------|------------------------------------------------------------------------|-------------|----------|-----|-------| | CHIP-ENABLE GATING ( | MAX808) | | • | | | | | CE IN Leakage Current | | V <sub>CC</sub> = 4.25V | | ±0.00002 | ±1 | μΑ | | CE IN to CE OUT<br>Resistance (Note 5) | | Enabled mode, V <sub>CC</sub> = V <sub>RST</sub> (max) | | 75 | 150 | Ω | | CE OUT Short-Circuit<br>Current (RESET Active) | | V <sub>CC</sub> = 4.25V, $\overline{\text{CE}}$ OUT = 0V | | 15 | | mA | | CE IN to CE OUT<br>Propagation Delay (Note 6) | | $V_{CC} = 5V$ , $C_{LOAD} = 50pF$ , $50\Omega$ source-impedance driver | | 3 | 8 | ns | | CE OUT Output Voltage | | V <sub>CC</sub> = 4.25V, I <sub>OUT</sub> = 2mA | 3.5 | | | V | | High (RESET Active) | | $V_{CC} = 0V$ , $I_{OUT} = 10\mu A$ | VBATT - 0.1 | VBATT | | V | | RESET to CE OUT Delay (Note 7) | | Vcc falling, $\overline{\text{CE}}$ IN = 0V | | 18 | | μs | - Note 1: Either VCC or VBATT can go to OV if the other is greater than 2V. - Note 2: The supply current drawn by the MAX80\_ from the battery (excluding lour) typically goes to 15µA when (VBATT 0.1V) < VCC < VBATT. In most applications, this is a brief period as VCC falls through this region (see *Typical Operating Characteristics*). - Note 3: "+" = battery-discharging current, "-" = battery-charging current. - Note 4: WDI is internally connected to a voltage divider between V<sub>CC</sub> and GND. If unconnected, WDI is typically driven to 1.8V, disabling the watchdog function. - **Note 5:** The chip-enable resistance is tested with $V_{\overline{CE}\ IN} = V_{CC}/2$ and $I_{\overline{CE}\ IN} = 1$ mA. - Note 6: The chip-enable propagation delay is measured from the 50% point at $\overline{\text{CE}}$ IN to the 50% point at $\overline{\text{CE}}$ OUT. - Note 7: If $\overline{\text{CE}}$ IN goes high, $\overline{\text{CE}}$ OUT goes high immediately and stays high until reset is deasserted and $\overline{\text{CE}}$ IN is low. # Typical Operating Characteristics (VCC = 5V, VBATT = 2.8V, no load, $T_A = +25$ °C, unless otherwise noted.) \_Typical Operating Characteristics (continued) ( $V_{CC}$ = 5V, $V_{BATT}$ = 2.8V, no load, $T_A$ = +25°C, unless otherwise noted.) Typical Operating Characteristics (continued) BATT to OUT VOLTAGE vs. (VCC = 5V, VBATT = 2.8V, no load, $T_A = +25$ °C, unless otherwise noted.) # Pin Description | P | IN | NAME | FUNCTION | |--------|--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX801 | MAX808 | NAME | FUNCTION | | 1 | 1 | Vcc | Input Supply Voltage, nominally +5V. Bypass with a 0.1µF capacitor to GND. | | 2 | 2 | LOWLINE | Low-Line Comparator Output. This CMOS-logic output goes low when V <sub>CC</sub> falls to 52mV above the reset threshold. Use $\overline{\text{LOWLINE}}$ to generate an NMI, initiating an orderly shutdown routine when V <sub>CC</sub> is falling. $\overline{\text{LOWLINE}}$ swings between V <sub>CC</sub> and GND. | | 3 | 3 | RESET | Active-Low Reset Output. $\overline{\text{RESET}}$ is triggered and stays low when V <sub>CC</sub> is below the reset threshold (or during a watchdog timeout for the MAX801). It remains low 200ms after V <sub>CC</sub> rises above the reset threshold (or 200ms after the watchdog timeout occurs). $\overline{\text{RESET}}$ has a strong pull-down but a relatively weak pull-up, and can be wire-OR connected to logic gates. Valid for V <sub>CC</sub> $\geq$ 1V. $\overline{\text{RESET}}$ swings between V <sub>CC</sub> and GND. | | 4 | 4 | GND | Ground | MIXIM # Pin Description (continued) | Р | IN | NAME | FUNCTION | |--------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX801 | MAX808 | NAME | FUNCTION | | 5 | _ | RESET | Active-High Reset Output. RESET is the inverse of RESET. It is a CMOS output that sources and sinks current. RESET swings between V <sub>CC</sub> and GND. | | _ | 5 | CE OUT | Chip-Enable Output. Output to the chip-enable gating circuit. $\overline{\text{CE}}$ OUT is pulled up to the higher of V <sub>CC</sub> or V <sub>BATT</sub> when the chip-enable gate is disabled. | | 6 | _ | WDI | Watchdog Input. If WDI remains high or low longer than the watchdog timeout period (typically 1.6sec), RESET will be asserted for 200ms. Leave unconnected to disable the watchdog function. | | _ | 6 | CE IN | Chip-Enable Input | | 7 | 7 | BATT | Backup-Battery Input. When V <sub>CC</sub> falls below the reset threshold and V <sub>BATT</sub> , OUT switches from V <sub>CC</sub> to BATT. V <sub>BATT</sub> may exceed V <sub>CC</sub> . The battery can be removed while the MAX801/MAX808 is powered up, provided BATT is bypassed with a 0.1µF capacitor to GND. If no battery is used, connect BATT to ground and V <sub>CC</sub> to OUT. | | 8 | 8 | OUT | Output Supply Voltage to CMOS RAM. When $V_{CC}$ exceeds the reset threshold or $V_{BATT}$ , OUT connects to $V_{CC}$ . When $V_{CC}$ falls below the reset threshold and $V_{BATT}$ , OUT connects to BATT. Bypass OUT with a $0.1\mu F$ capacitor to GND. | Figure 1. Functional Diagram Figure 2a. Timing Diagram, VCC Rising # V<sub>RST</sub> + V<sub>LR</sub> V<sub>RST</sub> $V_{CC}$ V<sub>LOWLINE</sub> VRESET V<sub>RESET</sub> (MAX801) V<sub>CE</sub> <sub>OUT</sub> (MAX808) VRATI SHOWN FOR $V_{CC}$ = 5V to 0V, $V_{BATT}$ = 2.8V, $\overline{CE}$ IN = GND Figure 2b. Timing Diagram, VCC Falling # Detailed Description The MAX801/MAX808 microprocessor (µP) supervisory circuits provide power-supply monitoring and backupbattery switchover in µP systems. The MAX801 also provides program-execution watchdog functions (Figure 1). Use of BiCMOS technology results in an improved, 1.5% reset-threshold precision while keeping supply currents typically at 68µA (48µA for the MAX808). The MAX801/MAX808 are intended for battery-powered applications that require high resetthreshold precision, allowing a wide power-supply operating range while preventing the system from operating below its specified voltage range. **RESET** and RESET Outputs The MAX801/MAX808's RESET output ensures that the μP powers up in a known state, and prevents codeexecution errors during power-down and brownout conditions. It does this by resetting the µP, terminating program execution when VCC dips below the reset threshold. Each time RESET is asserted, it stays low for at least the 200ms reset timeout period (set by an internal timer) to ensure the µP has adequate time to return to an initial state. The internal timer restarts any time VCC goes below the reset threshold (VRST) before the reset timeout period is completed. The watchdog timer on the MAX801 can also initiate a reset (see the MAX801 Watchdog Timer section). The RESET output is active low, and is implemented with a strong pull-down/relatively weak pull-up structure. It is guaranteed to be a logic low for OV < V<sub>CC</sub> < V<sub>RST</sub>, provided VBATT is greater than 2V. Without a backup battery, RESET is guaranteed valid for V<sub>CC</sub> ≥ 1V. The RESET output is the inverse of the RESET output; it both sources and sinks current and cannot be wire-OR connected ### Low-Line Comparator The low-line comparator monitors V<sub>CC</sub> with a threshold voltage typically 52mV above the reset threshold, with 13mV of hysteresis. Use LOWLINE to provide a nonmaskable interrupt (NMI) to the µP when power begins to fall, initiating an orderly software shutdown routine. In most battery-operated portable systems, reserve energy in the battery provides ample time to complete the shutdown routine once the low-line warning is encountered and before reset asserts. If the system must contend with a more rapid V<sub>CC</sub> fall time (such as when the main battery is disconnected, when a DC-DC converter shuts down, or when a high-side switch is opened during normal operation), use capacitance on the V<sub>CC</sub> line to provide time to execute the shutdown routine (Figure 3). First calculate the worst-case time required for the system to perform its shutdown routine. Then, with worst-case shutdown time, worst-case load current, and minimum low-line to reset threshold (VLR(min)), OUT 0.1µF # 8-Pin $\mu$ P Supervisory Circuits with $\pm 1.5\%$ Reset Accuracy CONTROL CIRCUITRY Figure 4. VCC and BATT to OUT Switch $V_{CC}$ BATT NIXINI MAX801 MAX808 Figure 3. Using LOWLINE to Provide a Power-Fail Warning to the µP Table 1. Input and Output Status in **Battery-Backup Mode** PIN NAME **STATUS** MAX801 MAX808 Battery switchover 1 Vcc for active switchover. 2 2 LOWLINE Logic low 3 3 RESET Logic low 4 4 GND all signals RESET 5 voltage is equal to Vcc. comparator monitors VCC Ground-0V reference for Logic high; the open-circuit Logic high. The open-circuit **CE** OUT output voltage is equal to 5 V<sub>BATT</sub> (MAX808) WDI is ignored and goes 6 WDI high impedance CE IN High impedance (MAX808) 6 Supply current is 1µA max for 7 7 BATT VBATT ≤ 2.8V. OUT is connected to BATT 8 8 OUT through two internal PMOS switches in series. calculate the amount of capacitance required to allow the shutdown routine to complete before reset is asserted: # CHOLD = (ILOAD X tSHDN) / (VLR(min)) where tshow is the time required for the system to complete the shutdown routine (including the VCC to lowline propagation delay), ILOAD is the current being drained from the capacitor, and VLR is the low-line to reset threshold. ### Output Supply Voltage The output supply (OUT) transfers power from VCC or BATT to the µP, RAM, and other external circuitry. At the maximum source current of 250mA, Vout will typically be 220mV below Vcc. Decouple OUT with a 0.1µF capacitor to ground. ### Battery-Backup Mode Battery-backup mode preserves the contents of RAM in the event of a brownout or power failure. With a backup battery installed at BATT, the MAX801/MAX808 automatically switches RAM to backup power when VCC falls. Two conditions are required for switchover to batterybackup mode: 1) VCC must be below the reset threshold; 2) VCC must be below VBATT. Table 1 lists the status of inputs and outputs during battery-backup mode. BATT is designed to conduct up to 20mA to OUT during battery backup. The PMOS switch on-resistance is approximately $12\Omega$ . Figure 4 shows the two series pass elements (between the BATT input and OUT) that facilitate UL recognition. VBATT can exceed VCC during normal operation without causing a reset. ### MAX801 Watchdog Timer The watchdog monitors the $\mu P$ 's activity. If the $\mu P$ does not toggle the watchdog input (WDI) within 1.6sec, reset asserts for the reset timeout period. The internal 1.6sec timer is cleared when reset asserts or when a transition (low-to-high or high-to-low) occurs at WDI while reset is not asserted. The timer remains cleared and does not count as long as reset is asserted. It starts counting as soon as reset is released (Figure 5). Supply current is typically reduced by 10 $\mu$ when WDI is at a valid logic level. To disable the watchdog function, leave WDI unconnected. An internal voltage divider sets WDI to about mid-supply, disabling the watchdog timer/counter. ### MAX808 Chip-Enable Gating The MAX808 provides internal gating of chip-enable (CE) signals to prevent erroneous data from corrupting CMOS RAM in the event of a power failure. During normal operation, the CE gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The MAX808 uses a series transmission gate from the chip-enable input ( $\overline{\text{CE}}$ IN) to the chip-enable output ( $\overline{\text{CE}}$ OUT) (Figure 1). The 8ns max chip-enable propagation from $\overline{\text{CE}}$ IN to $\overline{\text{CE}}$ OUT enables the MAX808 to be used with most µPs. The MAX808 also features write-cycle-completion circuitry. If VCC falls below the reset threshold while the $\mu P$ is writing to RAM, the MAX808 holds the CE gate enabled for 18 $\mu s$ to allow the $\mu P$ to complete the write instruction. If the write cycle has not completed by the end of the 18 $\mu s$ period, the CE transmission gate turns off and $\overline{CE}$ OUT goes high. If the $\mu P$ completes the write instruction during the 18 $\mu s$ period, the CE gate turns off (high impedance) and $\overline{CE}$ OUT goes high as soon as the $\mu P$ pulls $\overline{CE}$ IN high. $\overline{CE}$ OUT remains high, even if $\overline{CE}$ IN falls low for any reason (Figure 6). ### Chip-Enable Input $\overline{\text{CE}}$ IN is high impedance (disabled mode) while reset is asserted. During a power-down sequence when VCC passes the reset threshold, the CE transmission gate disables. $\overline{\text{CE}}$ IN becomes high impedance 18µs after reset asserts, provided $\overline{\text{CE}}$ IN is still low. If the µP completes the write instruction during the 18µs period, the CE gate turns off. $\overline{\text{CE}}$ IN becomes high impedance as soon as the µP pulls $\overline{\text{CE}}$ IN high. $\overline{\text{CE}}$ IN remains high impedance even if the signal at $\overline{\text{CE}}$ IN falls low (Figure 6). During a power-up sequence, $\overline{\text{CE}}$ IN remains high impedance (regardless of $\overline{\text{CE}}$ IN activity) until reset is deasserted following the reset timeout period. Figure 5. Watchdog Timing Figure 6. Chip-Enable Timing In high-impedance mode, the leakage currents into this input are $\pm 1\mu A$ max over temperature. In low-impedance mode, the impedance of $\overline{CE}$ IN appears as a $75\Omega$ resistor in series with the load at $\overline{CE}$ OUT. The propagation delay through the CE transmission gate depends on both the source impedance of the drive to CE IN and the capacitive loading on $\overline{\text{CE}}$ OUT (see the Chip-Enable Propagation Delay vs. $\overline{\text{CE}}$ OUT Load Capacitance graph in the Typical Operating Characteristics). The CE propagation delay is production tested from the 50% point on $\overline{\text{CE}}$ IN to the 50% point on $\overline{\text{CE}}$ OUT using a 50 $\Omega$ driver and 50pF of load capacitance (Figure 7). For minimum propagation delay, minimize the capacitive load at $\overline{\text{CE}}$ OUT and use a low-output-impedance driver. Figure 7. MAX808 CE Gate Test Circuit Figure 8. Using the MAX801/MAX808 with a SuperCap ### Chip-Enable Output In enabled mode, $\overline{\text{CE}}$ OUT's impedance is equivalent to 75 $\Omega$ in series with the source driving $\overline{\text{CE}}$ IN. In disabled mode, the 75 $\Omega$ transmission gate is off and $\overline{\text{CE}}$ OUT is actively pulled to the higher of V<sub>CC</sub> or V<sub>BATT</sub>. The source turns off when the transmission gate is enabled. # \_Applications Information The MAX801/MAX808 are not short-circuit protected. Shorting OUT to ground, other than power-up transients such as charging a decoupling capacitor, may destroy the device. If long leads connect to the IC's inputs, ensure that these lines are free from ringing and other conditions that would forward bias the IC's protection diodes. Bypass OUT, VCC, and BATT with $0.1\mu F$ capacitors to GND. The MAX801/MAX808 operate in two distinct modes: - Normal Operating Mode, with all circuitry powered up. Typical supply current from V<sub>CC</sub> is 68µA (48µA for the MAX808), while only leakage currents flow from the battery. - 2) Battery-Backup Mode, where VCC is below VBATT and VRST. The supply current from the battery is typically less than $1\mu A$ . # Using SuperCaps™ or MaxCaps™ with the MAX801/MAX808 BATT has the same operating voltage range as $V_{CC}$ , and the battery-switchover threshold voltage is typically $V_{BATT}$ when $V_{CC}$ is decreasing or $V_{BATT} + 0.05V$ when $V_{CC}$ is increasing. This hysteresis allows use of a SuperCap (e.g., around 0.47F) and a simple charging circuit as a backup source (Figure 8). Since V<sub>BATT</sub> can exceed V<sub>CC</sub> while V<sub>CC</sub> is above the reset threshold, no special precautions are needed when using these $\mu$ P supervisors with a SuperCap. # Backup-Battery Replacement The backup battery can be disconnected while V<sub>CC</sub> is above the reset threshold, provided BATT is bypassed with a $0.1\mu F$ capacitor to ground. No precautions are necessary to avoid spurious reset pulses. ### Negative-Going Vcc Transients While issuing resets to the $\mu P$ during power-up, power-down, and brownout conditions, these supervisors are relatively immune to short-duration, negative-going VCC transients (glitches). It is usually undesirable to reset the $\mu P$ when VCC experiences only small glitches. The Typical Operating Characteristics show a graph of Maximum Transient Duration vs. Reset Threshold Overdrive, for which reset pulses are not generated. The graph was produced using negative-going VCC pulses, starting at 5V and ending below the reset threshold by the magnitude indicated (reset comparator overdrive). The graph shows the maximum pulse width that a negative-going VCC transient may typically have without causing a reset pulse to be issued. As the amplitude of the transient increases (i.e., goes farther below the reset threshold), the maximum allowable pulse width decreases. Typically, a Vcc transient that goes 40mV below the reset threshold and lasts for 3µs or less will not cause a reset pulse to be issued. A 0.1µF bypass capacitor mounted close to the VCC pin provides additional transient immunity. ## Watchdog Software Considerations To help the watchdog timer keep a closer watch on software execution, you can set and reset the watchdog input at different points in the program, rather than "pulsing" the watchdog input high-low-high or low-high-low. This technique avoids a "stuck" loop, where the watchdog timer continues to be reset within the loop, keeping the watchdog from timing out. Figure 9 shows a sample flow diagram where the I/O driving the watchdog input is set high at the beginning of the program, low at the beginning of every subroutine or loop, then high again when the program returns to the beginning. If the program should "hang" in any subroutine, the I/O would be continually set low and the watchdog timer would be allowed to time out, causing a reset or interrupt to be issued. ### Maximum V<sub>CC</sub> Fall Time The V<sub>CC</sub> fall time is limited by the propagation delay of the battery switchover comparator and should not exceed 0.03V/ $\mu$ s. A standard rule for filter capacitance on most regulators is around 100 $\mu$ F per Ampere of current. When the power supply is shut off or the main battery is disconnected, the associated initial V<sub>CC</sub> fall rate is just the inverse, or 1A/100 $\mu$ F = 0.01V/ $\mu$ s. # START SET WDI LOW SUBROUTINE OR PROGRAM LOOP, SET WDI HIGH RETURN END Figure 9. Watchdog Flow Diagram # Pin Configurations \_\_\_\_\_Chip Information TRANSISTOR COUNT: 922 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 2 \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600 © 1996 Maxim Integrated Products Printed USA **MAXIM** is a registered trademark of Maxim Integrated Products.