#### General Description The MAX791 microprocessor ( $\mu P$ ) supervisory circuit reduces the complexity and number of components needed to monitor power-supply and battery-control functions in $\mu P$ systems. The 50 $\mu A$ supply current makes the MAX791 ideal for use in portable equipment, while the 6ns chip-enable propagation delay and 250mA output capability (25mA in battery-backup mode) make it suitable for larger, higher-performance equipment The MAX791 comes in 16-pin DIP and narrow SO packages and provides the following functions: - 1) μP reset—RESET output is asserted during power-up, power-down, and brownout conditions, and is guaranteed to be in the correct state for VCC down to 1V, even with no battery in the circuit. - 2) Manual-reset input. - 3) A 1.25V threshold detector provides for power-fail warning and low-battery detection, or monitors a power supply other than +5V. - Two-stage power-fail warning—a separate low-line comparator compares V<sub>CC</sub> to a threshold 150mV above the reset threshold. - 5) Backup-battery switchover for CMOS RAM, real-time clocks, µPs, or other low-power logic. - 6) Software monitoring of backup-battery voltage - 7) A watchdog-fault output is asserted if the watchdog input has not been toggled within either a preset or an adjustable timeout period. - 8) Write protection of CMOS RAM or EEPROM. - Pulsed watchdog output, to give advance warning of impending WDO assertion caused by watchdog timeout. #### Applications Computers Critical µP Power Monitoring Controllers Intelligent Instruments Portable/Battery-Powered Equipment #### Pin Configuration Features - Precision 4.65V Voltage Monitoring - 200ms Power-OK/Reset Time Delay - ♦ Independent Watchdog Timer—Preset or Adjustable - 1µA Standby Current - ♦ Power Switching 250mA Output in Vcc Mode 25mA Output in Battery-Backup Mode - ♦ On-Board Gating of Chip-Enable Signals **Memory Write-Cycle Completion** 6ns CE Gate Propagation Delay - **♦** MaxCap<sup>™</sup> or SuperCap<sup>™</sup> Compatible - Voltage Monitor for Power-Fail or Low-Battery Warning - **Backup-Battery Monitor** - ♦ Guaranteed RESET Valid to VCC = 1V #### Ordering Information | PART | TEMP. RANGE | PIN-PACKAGE | |-----------|-----------------|----------------| | MAX791CPE | 0°C to +70°C | 16 Plastic DIP | | MAX791CSE | 0°C to +70°C | 16 Narrow SO | | MAX791C/D | 0°C to +70°C | Dice* | | MAX791EPE | -40°C to +85°C | 16 Plastic DIP | | MAX791ESE | -40°C to +85°C | 16 Narrow SO | | MAX791EJE | -40°C to +85°C | 16 CERDIP | | MAX791MJE | -55°C to +125°C | 16 CERDIP | | | | | <sup>\*</sup> Dice are specified at $T_A = +25$ °C. #### Typical Operating Circuit <sup>&</sup>lt;sup>™</sup>MaxCap is a registered trademark of The Carborundum Corp. <sup>™</sup>SuperCap is a registered trademark of Baknor Industries. MIXIM Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | Input Voltage (with respect to GND) | | |-------------------------------------|-----------------------| | V <sub>CC</sub> | 0.3V to +6V | | VBATT | 0.3V to + 6V | | All Other Inputs | 0.3V to (Vout + 0.3V) | | Input Current | | | Vcc Peak | | | V <sub>CC</sub> Continuous | | | VBATT Peak | 250mA | | VBATT Continuous | 25mA | | GND, BATT ON | 100mA | | All Other Outputs | 25mA | | • | | | Continuous Power Dissipation ( | | |--------------------------------|-----------------------| | Plastic DIP (derate 10.53mW) | /°C above +70°C)842mW | | Narrow SO (derate 8.70mW/° | °C above +70°C)696mW | | CERDIP (derate 10.00mW/°C | above +70°C)800mW | | Operating Temperature Ranges | \$ | | MAX791C | O°C to +70°C | | MAX791E | 40°C to +85°C | | MAX791MJE | 55°C to +125°C | | Storage Temperature Range | | | Lead Temperature (soldering, 1 | Osec)+300°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 4.75V$ to 5.5V, VBATT = 2.8V, $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.) | PARAMETER | CONDITIONS | | | MIN | TYP | MAX | UNITS | | | |-------------------------------------------------------------------------|---------------------------------------|--------------------------|---------------------|--------------|------------------------|------------------------|-------|-----|--| | Operating Voltage Range<br>V <sub>CC</sub> , VBATT (Note 1) | | | | | 0 | | 5.5 | ٧ | | | | | I <sub>OUT</sub> = 25m | -<br>5mA | | V <sub>CC</sub> - 0.05 | V <sub>CC</sub> - 0.02 | ) | | | | V <sub>OUT</sub> in Normal | Vcc = 4.5V | I <sub>OUT</sub> = 250mA | mΛ | MAX791C/E | Vcc - 0.3 | Vcc - 0.2 | | V | | | Operating Mode | | | IIIA | MAX791M | Vcc - 0.40 | | | 1 V | | | | V <sub>CC</sub> = 3V, \ | /BATT = 2.8V | /, I <sub>OUT</sub> | = 100mA | V <sub>CC</sub> - 0.2 | V <sub>CC</sub> - 0.12 | 2 | | | | | Vcc = 4.5V | MAX791C/E | | | | 0.8 | 1.2 | | | | V <sub>CC</sub> -to-V <sub>OUT</sub> On-Resistance | VCC = 4.5V | MAX791M | | | | 0.8 | 1.6 | Ω | | | | Vcc = 3V | | | | | 1.2 | 2.0 | | | | | VBATT = 4.5V, I <sub>OUT</sub> = 20mA | | | VBATT - 0. | 3 | | | | | | V <sub>OUT</sub> in Battery-Backup Mode | VBATT = 2.8V, I <sub>OUT</sub> = 10mA | | | VBATT - 0.25 | | | V | | | | | VBATT = 2.0V, I <sub>OUT</sub> = 5mA | | | VBATT - 0. | 15 | | | | | | | VBATT = 4.5V | | | | 8 | 15 | Ω | | | | VBATT-to-Vout On-Resistance | VBATT = 2.8V | | | | 13 | 25 | | | | | | VBATT = 2.0V | | | | 17 | 30 | | | | | Supply Current in Normal<br>Operating Mode (Excludes I <sub>OUT</sub> ) | V <sub>CC</sub> > VBATT - 1V | | | 50 | 150 | μА | | | | | Supply Current in Battery-Backup | | | T <sub>A</sub> = - | +25°C | | 0.04 | 1 | | | | Mode (Excludes I <sub>OUT</sub> ) (Note 2) | | | T <sub>A</sub> = 7 | MIN to TMAX | | | 5 | μA | | | VBATT Standby Current | I VBATT + 0.2V < Vcc | | T <sub>A</sub> = - | +25°C | -0.1 | | 0.02 | | | | (Note 3) | | | T <sub>A</sub> = 7 | MIN to TMAX | -1.0 | | 0.02 | μA | | | Battery-Switchover Threshold | Power up | | VBATT + 0.03 | | | V | | | | | battery-Switchover Trifesiloid | Power down | | | VBATT - 0.03 | | | | | | | Battery-Switchover Hysteresis | | | | | 60 | | mV | | | | Low-Battery Detector Threshold | | | | | 2 | | V | | | # **ELECTRICAL CHARACTERISTICS (continued)** (V<sub>CC</sub> = 4.75V to 5.5V, VBATT = 2.8V, $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------|--------------------------------------------------------------------------------------|------|-------|------|-------|--| | BATT ON Output | ISINK = 3.2mA | | 0.1 | 0.4 | V | | | Low Voltage | ISINK = 25mA | | 0.7 | 1.5 | ] v | | | BATT ON Output | Sink current | | 60 | | mA | | | Short-Circuit Current | Source current | 1 | 15 | 100 | μΑ | | | RESET, LOW-LINE AND WATCH | OOG TIMER | | | | | | | RESET Threshold Voltage | | 4.50 | 4.65 | 4.75 | V | | | RESET Threshold Hysteresis | | | 15 | | mV | | | LOWLINE-to-RESET<br>Threshold Voltage | | | 150 | | mV | | | V <sub>CC</sub> -to-RESET Delay | Power down | | 100 | | μs | | | V <sub>CC</sub> -to-LOWLINE Delay | Power down | | 80 | | μs | | | RESET Active Timeout Period | Power up | 140 | 200 | 280 | ms | | | Watchdog Timeout Period | SWT connected to Vout | 1.0 | 1.6 | 2.25 | sec | | | Minimum Watchdog<br>Timeout Period | 4.7nF capacitor connected from SWT to GND | | 10 | | ms | | | Minimum Watchdog Input<br>Pulse Width | V <sub>IL</sub> = 0.8V, V <sub>IH</sub> = 0.75 x V <sub>CC</sub> | 100 | | | ns | | | WDPO Pulse Width | | | 1 | | ms | | | WDPO-to-WDO Delay | | | 70 | | ns | | | | MAX791C, I <sub>SINK</sub> = 50μA, V <sub>CC</sub> = 1.0V, V <sub>CC</sub> falling | | 0.004 | 0.3 | | | | RESET Output Voltage | MAX791E/M, I <sub>SINK</sub> = 50μA, V <sub>CC</sub> = 1.2V, V <sub>CC</sub> falling | | 0.004 | 0.3 | | | | RESET Output Voltage | I <sub>SINK</sub> = 3.2mA, V <sub>CC</sub> = 4.25V | | 0.1 | 0.4 | ] | | | | ISOURCE = 1.6mA, VCC = 5V | 3.5 | | | | | | RESET Output<br>Short-Circuit Current | Output source current | | 7 | 20 | mA | | | LOWLINE Output Voltage | ISINK = 3.2mA, VCC = 4.25V | | | 0.4 | V | | | LOWLINE Output voltage | ISOURCE = 1µA, VCC = 5V | 3.5 | | | 1 V | | | LOWLINE Output<br>Short-Circuit Current | Output source current | | 15 | 100 | μА | | | WDO Output Valtage | I <sub>SINK</sub> = 3.2mA | | | 0.4 | V | | | WDO Output Voltage | ISOURCE = 500µA, VCC = 5V | 3.5 | | | V | | | WDO Output Short-Circuit Current | Output source current | | 3 | 10 | mA | | | WDDG Output Voltage | ISINK = 3.2mA | | | 0.4 | - V | | | WDPO Output Voltage | ISOURCE = 1mA | 3.5 | | | V | | | WDPO Output<br>Short-Circuit Current | Output source current | | 7 | 20 | mA | | #### **ELECTRICAL CHARACTERISTICS (continued)** ( $V_{CC} = 4.75V$ to 5.5V, VBATT = 2.8V, $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------------|-----------------------------------------------------|------------|--------|------|-------|--| | WDI Threshold Voltage | VIH | 0.75 x Vcc | | | V | | | (Note 4) | VIL | | | 0.8 | ] v | | | WDI Input Current | WDI = 0V | -50 | -10 | | μΑ | | | WDI Input Current | WDI = V <sub>OUT</sub> | | 20 | 50 | ] μΑ | | | POWER-FAIL COMPARATOR | | | | | | | | PFI Input Threshold | Vcc = 5V | 1.20 | 1.25 | 1.30 | V | | | PFI Leakage Current | | | ±0.01 | ±25 | nA | | | PFO Output Voltage | ISINK = 3.2mA | | | 0.4 | V | | | 110 Output Voltage | ISOURCE = 1µA, VCC = 5V | 3.5 | | | V | | | PFO Short-Circuit Current | Output sink current | | 60 | | mA | | | FI O Short-Circuit Current | Output source current | 1 | 15 | 100 | μΑ | | | PFI-to-PFO Delay | $V_{IN} = -20 \text{mV}, V_{OD} = 15 \text{mV}$ | | 15 | | μs | | | FI I-to-FI O Delay | $V_{IN} = 20mV$ , $V_{OD} = 15mV$ | | 55 | | μ | | | CHIP-ENABLE GATING | | • | | | | | | CE IN Leakage Current | Disabled mode | | ±0.005 | ±1 | μΑ | | | CE IN-to-CE OUT Resistance (Note 5) | Enabled mode | | 75 | 150 | Ω | | | CE OUT Short-Circuit Current (Reset Active) | Disabled mode, $\overline{\text{CE}}$ OUT = 0V | 0.1 | 0.75 | 2.0 | mA | | | CE IN-to-CE OUT Propagation<br>Delay (Note 6) | $50Ω$ source impedance driver, $C_{LOAD} = 50pF$ | | 6 | 10 | ns | | | CE OUT Output Voltage High | V <sub>CC</sub> = 5V, I <sub>OUT</sub> = -100μA | 3.5 | | | V | | | (Reset Active) | $V_{CC} = 0V$ , $VBATT = 2.8V$ , $I_{OUT} = 1\mu A$ | 2.7 | | | - V | | | RESET-to-CE OUT Delay | Power down | | 15 | | μs | | | MANUAL RESET INPUT | 1 | 1 | | | | | | MR Minimum Pulse Width | | 25 | 15 | | μs | | | MR-to -RESET<br>Propagation Delay | | | 7 | | μs | | | MR Threshold | V <sub>CC</sub> = 5V | | 1.25 | | V | | | MR Pull-Up Current | MR = 0V | | 23 | 250 | μΑ | | Note 1: Either V<sub>CC</sub> or VBATT can go to 0V, if the other is greater than 2.0V. Note 2: The supply current drawn by the MAX791 from the battery (excluding l<sub>OUT</sub>) typically goes to 10μA when (VBATT - 1V) < V<sub>CC</sub> < VBATT. In most applications, this is a brief period as V<sub>CC</sub> falls through this region. Note 3: "+" = battery-discharging current, "-" = battery-charging current. Note 4: WDI is internally connected to a voltage divider between Vout and GND. If unconnected, WDI is driven to 1.6V (typ), disabling the watchdog function. Note 5: The chip-enable resistance is tested with $V_{CC} = 4.75V \ V_{CE} \ IN = V \ CE \ OUT = V_{CC} \ / \ 2$ . Note 6: The chip-enable propagation delay is measured from the 50% point at $\overline{CE}$ IN to the 50% point at $\overline{CE}$ OUT. Typical Operating Characteristics $(T_A = +25^{\circ}C, unless otherwise noted.)$ \_Typical Operating Characteristics (continued) $(T_A = +25^{\circ}C, unless otherwise noted.)$ # Pin Description | PIN | NAME | FUNCTION | |-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VBATT | Backup-Battery Input. Connect to external battery or capacitor and charging circuit. | | 2 | V <sub>OUT</sub> | Output Supply Voltage. $V_{OUT}$ connects to $V_{CC}$ when $V_{CC}$ is greater than VBATT and $V_{CC}$ is above the reset threshold. When $V_{CC}$ falls below VBATT and $V_{CC}$ is below the reset threshold, $V_{OUT}$ connects to VBATT. Connect a $0.1\mu F$ capacitor from $V_{OUT}$ to GND. | | 3 | Vcc | Input Supply Voltage—+5V input | | 4 | GND | Ground. 0V reference for all signals | | 5 | BATT ON | Battery On Output. Goes high when V <sub>OUT</sub> switches to VBATT. Goes low when V <sub>OUT</sub> switches to V <sub>CC</sub> . Connect the base of a PNP through a current-limiting resistor to BATT ON for V <sub>OUT</sub> current requirements greater than 250mA. | | 6 | PFO | Power-Fail Output. This is the output of the power-fail comparator. PFO goes low when PFI is less than 1.25V. This is an uncommitted comparator, and has no effect on any other internal circuitry. | | 7 | PFI | Power-Fail Input. This is the noninverting input to the power-fail comparator. When PFI is less than 1.25V, PFO goes low. Connect PFI to GND or V <sub>OUT</sub> when not used. | | 8 | SWT | Set Watchdog-Timeout Input. Connect this input to V <sub>OUT</sub> to select the default 1.6sec watchdog timeout period. Connect a capacitor between this input and GND to select another watchdog-timeout period. Watchdog-timeout period = 2.1 x (capacitor value in nF) ms. | | 9 | MR | Manual-Reset Input. This input can be tied to an external momentary pushbutton switch, or to a logic gate output. RESET remains low as long as $\overline{\text{MR}}$ is held low and for 200ms after $\overline{\text{MR}}$ returns high. | | 10 | LOWLINE | LOWLINE Output goes low when V <sub>CC</sub> falls to 150mV above the reset threshold. The output can be used to generate an NMI if the unregulated supply is inaccessible. | | 11 | WDI | Watchdog Input. WDI is a three-level input. If WDI remains either high or low for longer than the watchdog time-<br>out period, WDO goes low. WDO remains low until the next transition at WDI. Leaving WDI unconnected disables<br>the watchdog function. WDI connects to an internal voltage divider between VouT and GND, which sets it to mid-<br>supply when left unconnected. | | 12 | CE OUT | Chip-Enable Output. $\overline{\text{CE}}$ OUT goes low only when $\overline{\text{CE}}$ IN is low and $V_{\text{CC}}$ is above the reset threshold. If $\overline{\text{CE}}$ IN is low when reset is asserted, $\overline{\text{CE}}$ OUT will stay low for 15 $\mu$ s or until $\overline{\text{CE}}$ IN goes high, whichever occurs first. | | 13 | CE IN | Chip-Enable Input. The input to chip-enable gating circuit. Connect to GND or V <sub>OUT</sub> if not used. | | 14 | WDO | Watchdog Output. WDO goes low if WDI remains either high or low longer than the watchdog timeout period. WDO returns high on the next transition at WDI. WDO remains high if WDI is unconnected. WDO is also high when RESET is asserted. | | 15 | RESET | RESET Output goes low whenever V <sub>CC</sub> falls below the reset threshold. RESET will remain low for typically 200ms after V <sub>CC</sub> crosses the reset threshold on power-up. | | 16 | WDPO | Watchdog-Pulse Output. Upon the absence of a transition at WDI, WDPO will pulse low for a minimum of 1ms. WDPO precedes WDO by 70ns. | Figure 1. Block Diagram #### Detailed Description #### Manual Reset Input Many µP-based products require manual-reset capability, allowing the operator or test technician to initiate a reset. The Manual Reset Input ( $\overline{\text{MR}}$ ) can be connected directly to a switch, without an external pull-up resistor or debouncing network. It connects to a 1.25V comparator, and has a pull-up to VouT as shown in Figure 1. The propagation delay from asserting $\overline{\text{MR}}$ to $\overline{\text{RESET}}$ asserted is 4µs typical. Pulsing $\overline{\text{MR}}$ low for a minimum of 15µs resets all the internal counters, sets the Watchdog Output ( $\overline{\text{WDO}}$ ) and Watchdog-Pulse Output Figure 2. Manual-Reset Timing Diagram Figure 3. Diode "OR" connections allow multiple reset sources to connect to $\overline{MR}$ . (WDPO) high, and sets the Set Watchdog-Timeout (SWT) input to V<sub>OUT</sub> - 0.6V, if it is not already connected to V<sub>OUT</sub> (for internal timeouts). It also disables the chip-enable function, setting the Chip-Enable Output (CE OUT) to a high state. The RESET output remains active as long as $\overline{MR}$ is held low, and the reset-timeout period begins after $\overline{MR}$ returns high (Figure 2). Use this input as either a digital-logic input or a second low-line comparator. Normal TTL/CMOS levels can be wire-OR connected via pull-down diodes (Figure 3), and open-drain/collector outputs can be wire-ORed directly. Figure 4. Adding an external pull-down resistor ensures RESET is valid with VCC down to GND. #### **RESET** Output The MAX791's $\overline{\text{RESET}}$ output ensures that the $\mu P$ powers up in a known state, and prevents code-execution errors during power-down or brownout conditions. The RESET output is active low, and typically sinks 3.2mA at 0.1V saturation voltage in its active state. When deasserted, RESET sources 1.6mA at typically Vout - 0.5V. When no backup battery is used, RESET output is guaranteed to be valid down to V<sub>CC</sub> = 1V, and an external $10k\Omega$ pull-down resistor on RESET ensures that RESET will be valid with VCC down to GND (Figure 4). As V<sub>CC</sub> goes below 1V, the gate drive to the RESET output switch reduces accordingly, increasing the $r_{DS(ON)}$ and the saturation voltage. The $10k\Omega$ pull-down resistor ensures the parallel combination of switch plus resistor is around $10k\Omega$ and the output saturation voltage is below 0.4V while sinking 40µA. When using a $10k\Omega$ external pull-down resistor, the high state for the RESET output with V<sub>CC</sub> = 4.75V is 4.5V typical. For battery voltages ≥ 2V connected to VBATT, RESET remains valid for V<sub>CC</sub> from 0V to 5.5V. RESET will be asserted during the following conditions: - 1) $V_{CC} < 4.65V$ (typ) - 2) $\overline{MR}$ < 1.25V (typ) - RESET remains asserted for 200ms (typ) after V<sub>CC</sub> rises above 4.65V or after MR has exceeded 1.25V. The MAX791 battery-switchover comparator does not affect $\overline{RESET}$ assertion. However, $\overline{RESET}$ is asserted in battery-backup mode since $V_{CC}$ must be below the reset threshold to enter this mode. Figure 5. WDI, WDO and WDPO Timing Diagram (VCC mode) #### Watchdog Function The watchdog monitors $\mu P$ activity via the Watchdog Input (WDI). If the $\mu P$ becomes inactive, $\overline{WDO}$ and $\overline{WDPO}$ are asserted. To use the watchdog function, connect WDI to a bus line or $\mu P$ I/O line. If WDI remains high or low for longer than the watchdog timeout period (1.6sec nominal), $\overline{WDPO}$ and $\overline{WDO}$ are asserted, indicating a software fault condition (see *Watchdog Output* and *Watchdog-Pulse Output* sections). #### Watchdog Input A change of state (high to low, low to high, or a minimum 100ns pulse) at WDI during the watchdog period resets the watchdog timer. The watchdog default timeout is 1.6sec. Select alternative timeout periods by connecting an external capacitor from SWT to GND (see Selecting an Alternative Watchdog Timeout section). To disable the watchdog function, leave WDI floating. An internal resistor network (100k $\Omega$ equivalent impedance at WDI) biases WDI to approximately 1.6V. Internal comparators detect this level and disable the watchdog timer. When VCC is below the reset threshold, the watchdog function is disabled and WDI is disconnected from its internal resistor network, thus becoming high impedance. #### Watchdog Output WDO remains high if there is a transition or pulse at WDI during the watchdog-timeout period. The watchdog function is disabled and WDO is a logic high when VCC is below the reset threshold, battery-backup mode is enabled, or WDI is an open circuit. In watchdog mode, if no transition occurs at WDI during the watch- Figure 6. Two consecutive watchdog faults latch the system in reset. dog-timeout period, WDO goes low 70ns after the falling edge of WDPO and remains low until the next transition at WDI (Figure 5). A flip-flop can force the system into a hardware shutdown if there are two successive watchdog faults (Figure 6). WDO has a 2 x TTL output characteristic. #### Watchdog-Pulse Output As described in the preceding section, \( \overline{WDPO} \) can be used as the clock input to an external D flip-flop. Upon the absence of a watchdog edge or pulse at WDI at the end of a watchdog-timeout period, \( \overline{WDPO} \) will pulse low for 1ms. The falling edge of \( \overline{WDPO} \) precedes \( \overline{WDO} \) by 70ns. Since \( \overline{WDO} \) is high when \( \overline{WDO} \) goes low, the flip-flop's Q output remains high as \( \overline{WDO} \) goes low (Figure 5). If the watchdog timer is not reset by a transition at \( \overline{WDI}, \overline{WDO} \) remains low and \( \overline{WDPO} \) clocks a logic low to the Q output, causing the \( \overline{MAX791} \) to latch in reset. If the watchdog timer is reset by a transition at \( \overline{WDI}, \overline{WDO} \) goes high and the flip-flop's Q output remains high. Thus, a system shutdown is only caused by two successive watchdog faults. The internal pull-up resistors associated with $\overline{WDO}$ and $\overline{WDPO}$ connect to Vout. Therefore, do not connect these outputs directly to CMOS logic that is powered from Vcc since, in the absence of Vcc (i.e., battery $\underline{\text{mode}}),$ excessive current will flow from $\overline{\text{WDO}}$ or $\overline{\text{WDPO}}$ through the protection diode(s) of the CMOSlogic inputs to ground. #### Selecting an Alternative Watchdog Timeout Period SWT input controls the watchdog-timeout period. Connecting SWT to VouT selects the internal 1.6sec watchdog-timeout period. Select an alternative timeout period by connecting a capacitor between SWT and GND. Do not leave SWT floating, and do not connect it to ground. The following formula determines the watchdog-timeout period: Watchdog Timeout Period = 2.1 x (capacitor value in nF) ms This formula is valid for capacitance values between 4.7nF and 100nF (see the Watchdog Timeout vs. Timing Capacitor graph in the *Typical Operating Characteristics*). SWT is internally connected to a ±100nA (typ) current source, which charges and discharges the timing capacitor to create the oscillator frequency that sets the watchdog timeout period (see *Connecting a Timing Capacitor to SWT* in the *Applications Information* section). Figure 7. Reset and Chip-Enable Timing # Figure 8. CE Propagation Delay Test Circuit #### Chip-Enable Signal Gating The MAX791 provides internal gating of chip-enable (CE) signals, to prevent erroneous data from corrupting the CMOS RAM in the event of a power failure. During normal operation, the CE gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The MAX791 uses a series transmission gate from the Chip-Enable Input (CE IN) to CE OUT (Figure 1). The 10ns max CE propagation from $\overline{CE}$ IN to $\overline{CE}$ OUT enables the MAX791 to be used with most uPs. #### Chip-Enable Input CE IN is high impedance (disabled mode) while RESET is asserted. During <u>a power-down sequence were V<sub>CC</sub> passes 4.65V, $\overline{\text{CE}}$ IN assumes a high-impedance state when the voltage at $\overline{\text{CE}}$ IN goes high or 15µs after reset is asserted, whichever occurs first (Figure 7).</u> During a power-up sequence, $\overline{\text{CE}}$ IN remains high impedance, regardless of $\overline{\text{CE}}$ IN activity, until reset is deasserted following the reset-timeout period. In the high-impedance mode, the leakage currents into this input are $\pm 1\mu A$ max over temperature. In the low-impedance mode, the impedance of $\overline{CE}$ IN appears as a $75\Omega$ resistor in series with the load at $\overline{CE}$ OUT. The propagation delay through the CE transmission gate depends on both the source impedance of the drive to $\overline{\text{CE}}$ IN and the capacitive loading on $\overline{\text{CE}}$ OUT (see the Chip-Enable Propagation Delay vs. $\overline{\text{CE}}$ OUT Load Capacitance graph in the *Typical Operating Characteristics*). The CE propagation delay is production tested from the 50% point on $\overline{\text{CE}}$ IN to the 50% point on $\overline{\text{CE}}$ OUT using a 50 $\Omega$ driver and 50pF of load capacitance (Figure 8). For minimum propagation delay, minimize the capacitive load at $\overline{\text{CE}}$ OUT and use a low output-impedance driver. #### Chip-Enable Output In the enabled mode, the impedance of $\overline{CE}$ OUT is equivalent to $75\Omega$ in series with the source driving $\overline{CE}$ IN. In the disabled mode, the $75\Omega$ transmission gate is off and $\overline{CE}$ OUT is actively pulled to VOUT. This source turns off when the transmission gate is enabled. #### **LOWLINE** Output The low-line comparator monitors VCC with a typical threshold voltage 150mV above the reset threshold, and has 15mV of hysteresis. $\overline{\text{LOWLINE}}$ typically sinks 3.2mA at 0.1V. For normal operation (VCC above the $\overline{\text{LOWLINE}}$ threshold), $\overline{\text{LOWLINE}}$ is pulled to VOUT. If access to the unregulated supply is unavailable, use $\overline{\text{LOWLINE}}$ to provide a nonmaskable interrupt (NMI) to the $\mu P$ as VCC begins to fall (Figure 9a). <u>Figure 9.</u> a) If the unregulated supply is inaccessible, LOWLINE generates the NMI for the $\mu$ P. b) Use PFO to generate the $\mu$ P NMI if the unregulated supply is inaccessible. #### Power-Fail Comparator The power-fail comparator is an uncommitted comparator that has no effect on the other functions of the IC. Common uses include monitoring supplies other than 5V (see the *Typical Operating Circuit* and the *Monitoring a Negative Voltage* section) and early power-fail detection when the unregulated power is easily accessible (Figure 9b). #### Power-Fail Input PFI is the input to the power-fail comparator. PFI has a guaranteed input leakage of $\pm 25 nA$ max over temperature. The typical comparator delay is 15µs from V<sub>IL</sub> to V<sub>OL</sub> (power failing), and 55µs from V<sub>IH</sub> to V<sub>OH</sub> (power being restored). If unused, connect this input to ground. Table 1. Input and Output States in Battery-Backup Mode | zano. y zaonap modo | | | | | | |---------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIN | NAME | STATUS | | | | | 1 | VBATT | Supply current is 1µA maximum. | | | | | 2 | V <sub>OUT</sub> | VouT is connected to VBATT through an internal PMOS switch. | | | | | 3 | Vcc | Battery-switchover comparator monitors V <sub>CC</sub> for active switchover. | | | | | 4 | GND | GND—0V reference for all signals. | | | | | 5 | BATT ON | Logic high. The open-circuit output is equal to V <sub>OUT</sub> . | | | | | 6 | PFO | The power-fail comparator remains active in the battery-backup mode for V <sub>CC</sub> ≥ VBATT - 1.2V typ. Below this voltage, PFO is forced low. | | | | | 7 | PFI | The power-fail comparator remains active in the battery-backup mode for V <sub>CC</sub> ≥ VBATT - 1.2V typ. | | | | | 8 | SWT | SWT is ignored. | | | | | 9 | MR | MR is ignored. | | | | | 10 | LOWLINE | Logic low* | | | | | 11 | WDI | WDI is ignored, and goes high impedance. | | | | | 12 | CE OUT | Logic high. The open-circuit output voltage is equal to Vout. | | | | | 13 | CE IN | High impedance | | | | | 14 | WDO | Logic high. The open-circuit output voltage is equal to Vout. | | | | | 15 | RESET | Logic low* | | | | | 16 | WDPO | Logic high. The open-circuit output voltage is equal to VOUT. | | | | $<sup>^{\</sup>star}$ VCC must be below the reset threshold to enter battery-backup mode. #### Power-Fail Output The Power-Fail Output (PFO) goes low when PFI goes below 1.25V. It typically sinks 3.2mA with a saturation voltage of 0.1V. With PFI above 1.25V, PFO is actively pulled to VOUT. Connecting PFI through a voltage divider to an unregulated supply allows PFO to generate an NMI as the unregulated power begins to fall (Figure 9b). If the unregulated supply is inaccessible, use LOWLINE to generate the NMI. The LOWLINE threshold is typically 150mV above the reset threshold (see LOWLINE Output section). Figure 10. VCC and VBATT-to-Vour Switch # RESET THRESHOLD VCC RESET CE IN SECOND CE PULSE ABSENT WHEN VBATT < 2V Figure 11. Backup-Battery Monitor Timing Diagram #### Battery-Backup Mode The MAX791 requires two conditions to switch to battery-backup mode: 1) $V_{CC}$ must be below the reset threshold; 2) $V_{CC}$ must be below VBATT. Table 1 lists the status of the inputs and outputs in battery-backup mode #### Battery On Output The Battery On (BATT ON) output indicates the status of the internal VCC/battery-switchover comparator, which controls the internal VCC and VBATT switches. For VCC greater that VBATT (ignoring the small hysteresis effect), BATT ON typically sinks 3.2mA at 0.1V saturation voltage. In battery-backup mode, this terminal sources approximately 10µA from VOUT. Use BATT ON to indicate battery-switchover status or to supply base drive to an external pass transistor for higher-current applications (see *Typical Operating Circuit*). #### Input Supply Voltage The Input Supply Voltage (Vcc) should be a regulated +5V. Vcc connects to VouT via a parallel diode and a large PMOS switch. The switch carries the entire current load for currents less than 250mA. The parallel diode carries any current in excess of 250mA. Both the switch and the diode have impedances less than $1\Omega$ each (Figure 10). The maximum continuous current is 250mA, but power-on transients may reach a maximum of 1A. #### Backup-Battery Input The Backup-Battery Input (VBATT) is similar to V<sub>CC</sub>, except the PMOS switch and parallel diode are much smaller. Accordingly, the on-resistances of the diode and the switch are each approximately $10\Omega$ . Continuous current should be limited to 25mA and peak currents (only during power-up) limited to 250mA. The reverse leakage of this input is less than $1\mu\text{A}$ over temperature and supply voltage. #### **Output Supply Voltage** The Output Supply Voltage (VouT) is internally connected to the substrate of the IC and supplies all the current to the external system and internal circuitry. All opencircuit outputs will, for example, assume the VouT voltage in their high states rather than the Vcc voltage. At the maximum source current of 250mA, VouT will typically be 200mV below Vcc. Decouple this terminal with a $0.1\mu F$ capacitor. Figure 12. SuperCap or MaxCap on VBATT #### Low-Battery Monitor The MAX791 low-battery voltage function monitors VBATT. Low-battery detection of 2.0V $\pm 0.15$ V is monitored only during the reset-timeout period (200ms) that occurs either after a normal power-up sequence or after the $\overline{\rm MR}$ reset input has been returned to its high state. If the battery voltage is below 2.0V, the second CE pulse is inhibited after reset timeout. If the battery voltage is above 2.0V, all CE pulses are allowed through the CE gate after the reset timeout period. To use this function, after the 200ms reset delay, write 00 (HEX) to a location using the first CE pulse, and write FF (HEX) to the same location using the second CE pulse following $\overline{\rm RESET}$ going inactive on power-up. The contents of the memory then indicates a good battery (FF) or a low battery (00) (Figure 11). Figure 13. Alternate CE Gating #### \_Applications Information The MAX791 is not short-circuit protected. Shorting V<sub>OUT</sub> to ground, other than power-up transients such as charging a decoupling capacitor, destroys the device All open-circuit outputs swing between $V_{\mbox{\scriptsize OUT}}$ and GND rather than $V_{\mbox{\scriptsize CC}}$ and GND. If long leads connect to the chip inputs, ensure that these lines are free from ringing and other conditions that would forward bias the chip's protection diodes. There are three distinct modes of operation: - Normal operating mode with all circuitry powered up. Typical supply current from Vcc is 60µA, while only leakage currents flow from the battery. - Battery-backup mode where V<sub>CC</sub> is typically within 0.7V below VBATT. All circuitry is powered up and the supply current from the battery is typically less than 60μA. - Battery-backup mode where V<sub>CC</sub> is less than VBATT by at least 0.7V. VBATT supply current is than 1µA max. Figure 14. Adding Hysteresis to the Power-Fail Comparator # Using SuperCaps or MaxCaps with the MAX791 VBATT has the same operating voltage range as $V_{CC}$ , and the battery-switchover threshold voltages are typically $\pm 30$ mV centered at VBATT, allowing use of a SuperCap and a simple charging circuit as a backup source (Figure 12). If $V_{CC}$ is above the reset threshold and VBATT is 0.5V above $V_{CC}$ , current flows to $V_{OUT}$ and $V_{CC}$ from VBATT until the voltage at VBATT is less than 0.5V above $V_{CC}$ . For example, with a SuperCap connected to VBATT and through a diode to $V_{CC}$ , if $V_{CC}$ quickly changes from 5.4V to 4.9V, the capacitor discharges through $V_{OUT}$ and $V_{CC}$ until VBATT reaches 5.3V typical. Leakage current through the SuperCap charging diode and MAX791 internal power diode eventually discharges the SuperCap to $V_{CC}$ . Also, if $V_{CC}$ and VBATT start from 0.5V above the reset threshold and power is lost at $V_{CC}$ , the SuperCap on VBATT discharges through $V_{CC}$ until VBATT reaches the reset threshold; the MAX791 then switches to battery-backup mode and the current through $V_{CC}$ goes to zero (Figure 10). # Using Separate Power Supplies for VBATT and VCC If using separate power supplies for V<sub>CC</sub> and VBATT, VBATT must be less than 0.3V above V<sub>CC</sub> when V<sub>CC</sub> is above the reset threshold. As described in the previous section, if VBATT exceeds this limit and power is lost at V<sub>CC</sub>, current flows continuously from VBATT to V<sub>CC</sub> via the VBATT-to-V<sub>OUT</sub> diode and the V<sub>OUT</sub>-to-V<sub>CC</sub> switch until the circuit is broken (Figure 10). #### Alternative Chip-Enable Gating Using memory devices with CE and $\overline{\text{CE}}$ inputs allows the MAX791 CE loop to be bypassed. To do this, connect $\overline{\text{CE}}$ IN to ground, pull up $\overline{\text{CE}}$ OUT to Vout, and connect $\overline{\text{CE}}$ OUT to the $\overline{\text{CE}}$ input of each memory device (Figure 13). The CE input of each part then connects directly to the chip-select logic, which does not have to be gated by the MAX791. #### Adding Hysteresis to the Power-Fail Comparator Hysteresis adds a noise margin to the power-fail comparator and prevents repeated triggering of $\overline{\text{PFO}}$ when VIN is near the power-fail comparator trip point. Figure 14 shows how to add hysteresis to the power-fail comparator. Select the ratio of R1 and R2 such that PFI sees 1.25V when VIN falls to the desired trip point (VTRIP). Resistor R3 adds hysteresis. It will typically be an order of magnitude greater than R1 or R2. The current through R1 and R2 should be at least $1\mu\text{A}$ to ensure that the 25nA (max) PFI input current does not shift the trip point. R3 should be larger than $10\text{k}\Omega$ to prevent it from loading down the $\overline{\text{PFO}}$ pin. Capacitor C1 adds additional noise rejection. Figure 15. Monitoring a Negative Voltage # Figure 16. Maximum Transient Duration without Causing a Reset Pulse vs. Reset Comparator Overdrive parator overdrive). The graph shows the maximum pulse width that a penalty-graing Voc transient may 100 $T_A = +25$ °C 0.1 $\mu$ F CAPACITOR 1000 FROM VOUT TO GND 100 80 60 40 20 0 10 MAXIMUM TRANSIENT DURATION (µs) #### Monitoring a Negative Voltage The power-fail comparator can be used to monitor a negative supply voltage using Figure 15's circuit. When the negative supply is valid, $\overline{PFO}$ is low. When the negative supply voltage drops, $\overline{PFO}$ goes high. This circuit's accuracy is affected by the PFI threshold tolerance, the $V_{CC}$ voltage, and resistors R1 and R2. #### Backup-Battery Replacement The backup battery may be disconnected while V<sub>CC</sub> is above the reset threshold. No precautions are necessary to avoid spurious reset pulses. #### Negative-Going VCC Transients While issuing resets to the $\mu P$ during power-up, power-down, and brownout conditions, these supervisors are relatively immune to short-duration negative-going VCC transients (glitches). It is usually undesirable to reset the $\mu P$ when VCC experiences only small glitches. Figure 16 shows maximum transient duration vs. reset comparator overdrive, for which reset pulses are not generated. The graph was produced using negative-going Vcc pulses, starting at 5V and ending below the reset threshold by the magnitude indicated (reset com- parator overdrive). The graph shows the maximum pulse width that a negative-going $V_{CC}$ transient may typically have without causing a reset pulse to be issued. As the amplitude of the transient increases (i.e., goes farther below the reset threshold), the maximum allowable pulse width decreases. Typically, a $V_{CC}$ transient that goes 100mV below the reset threshold and lasts for 40 $\mu$ s or less will not cause a reset pulse to be issued. A 100nF bypass capacitor mounted close to the $\mbox{\sc V}_{\mbox{\footnotesize{CC}}}$ pin provides additional transient immunity. #### Connecting a Timing Capacitor to SWT SWT is internally connected to a $\pm 100$ nA current source. When a capacitor is connected from SWT to ground (to select an alternative watchdog timeout period), the current source charges and discharges the timing capacitor to create the oscillator that controls the watchdog timeout period. To prevent timing errors or oscillator start-up problems, minimize external current leakage sources at this pin, and locate the capacitor as close to SWT as possible. The sum of PC board leakage + SWT capacitor leakage must be small compared to $\pm 100$ nA. Figure 17. Watchdog Flow Diagram #### Watchdog Software Considerations A way to help the watchdog timer keep a closer watch on software execution involves setting and resetting the watchdog input at different points in the program, rather than "pulsing" the watchdog input high-low-high or low-high-low. This technique avoids a "stuck" loop where the watchdog timer continues to be reset within the loop, keeping the watchdog from timing out. Figure 17 shows an example flow diagram where the I/O driving the watchdog input is set high at the beginning of the program, set low at the beginning of every subroutine or loop, then set high again when the program returns to the beginning. If the program should "hang" in any subroutine, the I/O is continually set low and the watchdog timer is allowed to time out, causing a reset or interrupt to be issued. #### Maximum VCC Fall Time The V<sub>CC</sub> fall time is limited by the propagation delay of the battery switchover comparator and should not exceed 0.03V/µs. A standard rule of thumb for filter capacitance on most regulators is on the order of 100µF per amp of current. When the power supply is shut off or the main battery is disconnected, the associated initial V<sub>CC</sub> fall rate is just the inverse or 1A / 100µF = 0.01V/µs. The V<sub>CC</sub> fall rate decreases with time as V<sub>CC</sub> falls exponentially, which more than satisfies the maximum fall-time requirement. #### \_Chip Topography SUBSTRATE CONNECTED TO V<sub>OUT</sub> TRANSISTOR COUNT: 729 5.08 4.45 2.03 0.56 1.65 0.30 2.03 8.26 10.16 19.43 # Microprocessor Supervisory Circuit #### .Package Information (continued) Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.