## **General Description** The MAX6620 controls the speeds of up to four fans using four independent linear voltage outputs. The drive voltages for the fans are controlled directly over the I2C interface. Each output drives the base of an external bipolar transistor or the gate of a FET in highside drive configuration. Voltage feedback at the fan's power-supply terminal is used to force the correct output voltage. The MAX6620 offers two methods for fan control. In RPM mode, the MAX6620 monitors four fan tachometer logic outputs for precise (±1%) control of fan RPM and detection of fan failure. In DAC mode, each fan is driven with a voltage resolution of 9 bits and the tachometer outputs of the fans are monitored for failure. The DAC\_START input selects the fan power-supply voltage at startup to ensure appropriate fan drive when power is first applied. A watchdog feature turns the fans fully on to protect the system if there are no valid I2C communications within a preset timeout period. The MAX6620 operates from a 3.0V to 5.5V power supply with low 250µA supply current, and the I2C-compatible interface makes it ideal for fan control in a wide range of cooling applications. The MAX6620 is available in a 28-pin TQFN package and operates over the -40°C to +125°C automotive temperature range. ## **Applications** Consumer Products Servers Communications Equipment Storage Equipment ## **Features** - **Controls Up to Four Independent Fans With** Linear (DC) Drive - ♦ Uses Four External Low-Cost Pass Transistors - **♦ 1% Accuracy Precision RPM Control** - ♦ Controlled Voltage Rate-Of-Change for Best **Acoustics** - ♦ I<sup>2</sup>C Bus Interface - ♦ 3.0V to 5.5V Supply Voltage Range - ♦ 250µA (typ) Operating Supply Current - ♦ 3µA (typ) Shutdown Supply Current - ♦ Small 5mm x 5mm Footprint ## **Ordering Information** | PART | TEMP RANGE | PIN-<br>PACKAGE | PKG<br>CODE | |-------------|-----------------|-----------------|-------------| | MAX6620ATI+ | -40°C to +125°C | 28 TQFN-EP* | T2855-8 | <sup>+</sup>Denotes a lead-free package. ## Pin Configuration Typical Application Circuit appears at end of data sheet. <sup>\*</sup>EP = Exposed paddle. ## **ABSOLUTE MAXIMUM RATINGS** | VCC to GND | 0.3V to +6.0V | |-------------------------------------------|------------------------------| | FAN_FAIL, SDA, SCL to GND | 0.3V to +6.0V | | ADDR, SPINUP_START, DAC_START, WD_ | _START, | | X1, X2 to GND | $-0.3V$ to $(V_{CC} + 0.3V)$ | | All Other Pins to GND | 0.3V to +13.5V | | Input Current at DACOUT_ Pins (Note 1) | +5mA/-50mA | | Input Current at Any Pin (Note 1) | 5mA | | ESD Protection (all pins, Human Body Mode | el) (Note 2) ±2000V | | Continuous Power Dissipation ( $T_A = +70$ °C) | | |------------------------------------------------|----------------| | 28-Pin TQFN (derate 34.5mW/°C above +7 | '0°C)2758.6mW | | Operating Temperature Range | 40°C to +125°C | | Junction Temperature | +150°C | | Storage Temperature Range | | | Lead Temperature (soldering, 10s) | +300°C | | | | **Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its rated operating conditions. **Note 2:** Human Body Model, 100pF discharged through a $1.5k\Omega$ resistor. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** (TA = -40°C to +125°C, VCC = 3.0V to 5.5V, unless otherwise noted. Typical values are at TA = +25°C, VCC = 3.3V.) (Note 3) | PARAMETER | SYMBOL | CON | DITION | MIN | TYP | MAX | UNITS | | |------------------------------------------|-------------|-----------------------------|------------------------|-------|---------|------------------------|----------|--| | Operating Supply Voltage | Vcc | | | 3.0 | | 5.5 | V | | | Operating Supply Current | Icc | V <sub>CC</sub> = 5.5V | | | 0.25 | 0.60 | mA | | | Outgood Cumply Current | | I <sup>2</sup> C inactive | | | 0.2 | 0.5 | mA | | | Quiescent Supply Current | | Shutdown mode | | | 3 | 20 | μΑ | | | Vern Supply Voltage | VFANHI | | | 10 | 12 | 13.5 | V | | | V <sub>FAN</sub> Supply Voltage | VFANLO | | | 4.0 | 5.0 | 5.5 | V | | | DACOUT_ Output Current | l= | VGND + 10V < VDACO | DUT_ < 11.5V, | -18 | | | mA. | | | DACOOT_ Output Current | IDACOUT_ | VGND + 3V < VDACO | <sub>UT_</sub> < 10V, | -16 | | | MA | | | DACOUT_ Output Voltage | VDACOUT_ | I <sub>DACOUT</sub> = 5mA | | 0.05 | | V <sub>FAN</sub> - 0.1 | V | | | | | | VFAN = VFANHI | | 256/535 | | | | | DAC Feedback Voltage at Half | DACFBHS | At DACFB_,<br>code = 0x100, | VFAN = VFANLO | | 256/567 | | - v | | | Scale | DVOLRH2 | $I_{DACOUT} = 5mA$ | V <sub>FAN</sub> = 12V | 5.54 | 5.74 | 5.94 | | | | | | B/10001_ | V <sub>FAN</sub> = 5V | 2.05 | 2.25 | 2.45 | | | | | DACFBFS | | VFAN = VFANHI | | 511/535 | | <u> </u> | | | DAC Feedback Voltage at Full | DACERE2 | At DACFB_,<br>code = 0x1FF, | VFAN = VFANLO | | 511/567 | | V | | | Scale | Vp.4.050544 | IDACOUT_ = 5mA | $V_{FAN} = 12V$ | 11.25 | 11.45 | 11.65 | | | | | VDACFB511 | 15/10001_ | $V_{FAN} = 5V$ | 4.3 | 4.5 | 4.7 | | | | Drive Voltage Resolution | | | | | 9 | | Bit | | | DACFB_ Impedance | RDACFB | | | | 1 | | МΩ | | | TACH Minimum Input Pulse Width | | | | 25 | | | μs | | | Internal Reference Frequency<br>Accuracy | | (Note 4) | | -3 | | +3 | % | | | TACH Count Accuracy (Note 4) | | Using 32.768kHz cry | stal | -0.1 | | +0.1 | % | | | TACT Count Accuracy (Note 4) | | Using on-chip oscilla | tor | -2 | | +2 | /0 | | ## **ELECTRICAL CHARACTERISTICS (continued)** $(T_A = -40^{\circ}C \text{ to } + 125^{\circ}C, V_{CC} = 3.0V \text{ to } 5.5V, \text{ unless otherwise noted.}$ Typical values are at $T_A = +25^{\circ}C, V_{CC} = 3.3V.$ ) (Note 3) | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | |-------------------------------------------------|------------------|-----------------------------------------|-----------------------|------------------------------|--------------------------|-------| | [ Otu-l A (Al-t 4) | | Using 32.768kHz crystal, test at 850RPM | -1 | | +1 | 0/ | | Fan Control Accuracy (Note 4) | | Using on-chip oscillator | -3 | | +3 | % | | XTAL Oscillator Startup Time | | | | 2 | | S | | X1 Input Threshold | | | | 0.7 | | V | | POR Threshold | Vcc | | | 2 | | V | | FOR Threshold | VFAN | | | 3.5 | | V | | LOGIC (SDA, SCL, FAN_FAIL, W | D_START, T | ACH_) | | | | | | Input High Voltage | V <sub>IH</sub> | | V <sub>CC</sub> x 0.7 | | | ٧ | | Input Low Voltage | VIL | | | | V <sub>CC</sub> x<br>0.3 | V | | Input High Current | lін | | | | 1.0 | μΑ | | Input Low Current | I <sub>IL</sub> | | | | -1.0 | μΑ | | Input Capacitance | | All digital inputs | | 6 | | рF | | Output High Current | | | | | 100 | μΑ | | Output Low Voltage | | I <sub>OL</sub> = 3mA | | | 0.4 | V | | LOGIC (DAC_START, SPIN_STA | RT, ADDR) | | | | | | | Input High Voltage | VIH | | V <sub>CC</sub> - 0.5 | | | V | | Input Low Voltage | VIL | | | | 0.5 | V | | Input High Current | lін | | | | 1.0 | μΑ | | Input Low Current | I <sub>IL</sub> | | | | -1.0 | μΑ | | Input Capacitance | | All digital inputs | | 6 | | рF | | I <sup>2</sup> C-COMPATIBLE TIMING (Notes | 5, 6) | | | | | | | Serial Clock Frequency | fSCL | | | | 400 | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 1.3 | | | μs | | START Condition Hold Time | thd:Sta | | 0.6 | | | μs | | STOP Condition Setup Time | tsu:sto | | 600 | | | ns | | Clock Low Period | tLOW | | 1.3 | | | μs | | Clock High Period | thigh | | 0.6 | | | μs | | START Condition Setup Time | tsu:sta | | 600 | | | ns | | Data Setup Time | tsu:dat | | 100 | | | ns | | Data Out Hold Time | tDH | | 100 | | | ns | | Data In Hold Time | thd:dat | (Note 6) | 0 | | 0.9 | μs | | Maximum Receive SCL/SDA Rise Time | t <sub>R</sub> | (Note 8) | | 300 | | ns | | Minimum Receive SCL/SDA Rise<br>Time | t <sub>R</sub> | (Note 7) | | 20 + 0.1<br>x C <sub>B</sub> | | ns | ## **ELECTRICAL CHARACTERISTICS (continued)** (T<sub>A</sub> = -40°C to +125°C, V<sub>CC</sub> = 3.0V to 5.5V, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C, V<sub>CC</sub> = 3.3V.) (Note 3) | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | |--------------------------------------------|----------|---------------------------------|------------------------------|------------------------------|-----|-------| | Maximum Receive SCL/SDA Fall Time | tF | | | 300 | | ns | | Minimum Receive SCL/SDA Fall<br>Time | tF | (Note 7) | | 20 + 0.1<br>x C <sub>B</sub> | | ns | | Transmit SDA Fall Time | tF | (Note 7) | 20 + 0.1<br>x C <sub>B</sub> | | 250 | ns | | Pulse Width of Suppressed Spike | tsp | (Note 8) | 0 | | 50 | ns | | Output Fall Time | | $C_L = 400pF$ , $I_{OUT} = 3mA$ | | | 250 | ns | | SDA Time Low for Reset of Serial Interface | tTIMEOUT | (Note 9) | 20 | | 50 | ms | - Note 3: All parts will operate properly over the V<sub>CC</sub> supply voltage range of 3.0V to 5.5V. - Note 4: Guaranteed by design and characterization. - Note 5: All timing specifications are guaranteed by design. - Note 6: A master device must provide a hold time of at least 300ns for the SDA signal to bridge the undefined region of SCL's falling edge. - **Note 7:** CB = total capacitance of one bus line in pF. Tested with CB = 400pF. - Note 8: Input filters on SDA and SCL suppress noise spikes less than 50ns. - Note 9: Holding the SDA line low for a time greater than t<sub>TIMEOUT</sub> will cause the devices to reset SDA to the idle state of the serial bus communication (SDA set high). Figure 1. I<sup>2</sup>C Serial Interface Timing ## Typical Operating Characteristics (VCC = 3.3V, VFAN = 12V, TA = +25°C, unless otherwise noted.) ## Typical Operating Characteristics (continued) $(V_{CC} = 3.3V, V_{FAN} = 12V, T_A = +25^{\circ}C, unless otherwise noted.)$ # Pin Description | PIN | NAME | FUNCTION | |----------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SCL | I <sup>2</sup> C Serial-Clock Input. Can be pulled up to 5.5V regardless of V <sub>CC</sub> . Open circuit when V <sub>CC</sub> = 0V. | | 2 | SDA | Open-Drain, I <sup>2</sup> C Serial-Data Input/Output. Can be pulled up to 5.5V regardless of $V_{CC}$ . Open circuit when $V_{CC} = 0V$ . | | 3 | WD_START | Startup Watchdog Set Input. This input is sampled when power is first applied and sets the initial I <sup>2</sup> C watchdog behavior. When connected to GND, the watchdog function is disabled. When connected to V <sub>CC</sub> , the MAX6620 monitors SDA. If 10s elapse without a valid I <sup>2</sup> C transaction, the fan drive goes to 100%. | | 4, 10, 11, 18,<br>25 | GND | Ground | | 5 | ADDR | I <sup>2</sup> C Address Set Input. This input is sampled when power is first applied and sets the I <sup>2</sup> C slave address. When connected to GND, the slave address will be 0x50. When unconnected, the slave address will be 0x52. When connected to V <sub>CC</sub> , the slave address will be 0x54. | | 6 | DAC_START | Startup Fan Drive DAC Set Input. This input is sampled when power is first applied and sets the power-up value for the fan drive voltage. When connected to GND, the fan drive voltage will be 0%. When unconnected, the fan drive voltage will be 75%. When connected to V <sub>CC</sub> , the fan drive voltage will be 100%. | | 7 | SPINUP_START | Startup Spin-Up Set Input. This input is sampled when power is first applied and sets the initial spin-up behavior. When connected to GND, spin-up is disabled. When connected to V <sub>CC</sub> at power-up, the fan is driven with a full-scale drive voltage until two tachometer pulses have been detected, or 1s has elapsed. When unconnected, the fan is driven with a full-scale drive voltage until two tachometer pulses have been detected, or 0.5s has elapsed. Spin-up behavior may be modified by writing appropriate settings to the MAX6620's registers. | | 8, 9 | X1, X2 | Crystal Oscillator Inputs. Connections for a standard 32.768kHz quartz crystal. The internal oscillator circuitry is designed for operation with a crystal having a specified load capacitance (C <sub>L</sub> ) of 12pF. Connect an external 32.768kHz oscillator across X1 and X2 for operation with the external oscillator. If no crystal or external oscillator is connected, the MAX6620 will use its internal oscillator. | | 12, 17, 19, 24 | DACOUT4-<br>DACOUT1 | Fan Drive DAC Outputs. Connect to the gate of a p-channel MOSFET or base of a PNP bipolar transistor. | | 13, 16, 20, 23 | DACFB4-<br>DACFB1 | DAC Feedback Inputs. Connect a 0.1µF capacitor between these pins and GND. Connect to the supply pin of the fan and to the drain of a p-channel MOSFET or collector of a PNP bipolar transistor. | | 14, 15, 21, 22 | TACH4-TACH1 | Fan Tachometer Logic Inputs. These inputs accept input voltages up to V <sub>FAN</sub> . | | 26 | FAN | Fan Power-Supply Voltage Input. Connect to the fan power supply (VFAN). Bypass with a 0.1µF capacitor to GND. | | 27 | VCC | Power-Supply Input. 3.3V nominal. Bypass V <sub>CC</sub> to GND with a 0.1µF capacitor. | | 28 | FAN_FAIL | Active-Low, Open-Drain Fan Failure Output. Active only when fault is present; open-circuit when $V_{CC} = 0V$ . This pin can be pulled up to 5.5V regardless of $V_{CC}$ . | | _ | EP | Exposed Paddle. Internally connected to GND. Connect to a large ground plane to maximize thermal performance. Not intended as an electrical connection point. | ## **Detailed Description** The MAX6620 controls the speeds of up to four fans using four independent linear voltage outputs. The drive voltages for the fans are controlled directly over the I<sup>2</sup>C interface. Each of the outputs (DACOUT1–DACOUT4) drive the base of an external PNP or the gate of a p-channel MOSFET. Voltage feedback at the fan's power-supply terminal is used to force the output voltage. The MAX6620 monitors fan tachometer logic outputs for precise (1%) control of fan RPM and detection of fan failure. When the MAX6620 is used with 2-wire fans, these inputs are not used, and the fans can be driven to the desired voltage without using tachometer feedback. Three inputs set the fan drive status on application of power. The DAC\_START input selects the fan-supply voltage (100%, 75%, or 0%) at startup to ensure appropriate fan drive when power is first applied. The SPIN\_START input selects whether spin-up will be applied to the fans at power-up. WD\_START selects whether lack of I<sup>2</sup>C activity will force the fans to full speed. When the watchdog function is enabled, the fans will be driven to full speed if there is no I<sup>2</sup>C activity for a period of 2s, 6s, or 10s. ## **Digital Interface** The MAX6620 features an I²C-compatible, 2-wire serial interface consisting of a bidirectional serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate bidirectional communication between the MAX6620 and the master at rates up to 400kHz. The master (typically a microcontroller) initiates data transfer on the bus and generates SCL. SDA and SCL require $4.7 \mathrm{k}\Omega$ (typ) pullup resistors. #### Bit Transfer One data bit is transferred during each SCL clock cycle. Nine clock cycles are required to transfer the data into or out of the MAX6620. The data on SDA must remain stable during the high period of the SCL clock pulse, as changes in SDA while SCL is high are control signals (see the *START and STOP Conditions* section). Both SDA and SCL idle high. | S | ADDR | ESS | WR | Α | | COMI | MAND | | Α | D | ATA | | Α | | Р | |------|--------------------------------|----------------------|------------|----------------------------------------------|---------------------------|------------------|------|------|-----------|-----------------|------------------------------------------------------------------|-------------|------------------------------------------------------------|-----------------------------|-------------------------| | | 7 bi | 7 bits | | | 8 bit | | oits | ts | | 8 | bits | | | | 1 | | Read | Slave Adlent to cl<br>a 3-wire | nip-sele<br>interfac | ct line of | | Command E<br>register you | | | | | set b<br>threst | y the | confi | goes into t<br>nmand by<br>guration m | te (to s | set | | S | ADDRESS | WR | Α | COMMAN | ND | Α | S | A | DDRESS | RD | А | | DATA | Ā | Р | | | 7 bits | | | 8 bits | | | | | 7 bits | | | T | 8 bits | | | | | Slave Addr<br>lent to chip- | | | Command<br>which reg<br>reading fro | gister y | | | | | | Data Byte: reads from<br>the register set by the<br>command byte | | | | | | Send | Byte Form | at | | | | | R | ecei | ve Byte F | ormat | : | | | | | | S | ADDRESS | WR | Α | COMMAND | Α | Р | | S | ADDRES | S R | D | Α | DATA | Ā | Р | | | 7 bits | | | 8 bits | | | | | 7 bits | | | | 8 bits | | | | | | TION | m<br>u: | ommand Byte<br>and with no<br>sed for one-sl | data, i<br>hot com | usually<br>nmand | / | | | | | t<br>k<br>v | Data Byte: he registed by the last vrite byte also used to | er comn<br>t read<br>transm | nande<br>byte<br>nissic | Figure 2. I<sup>2</sup>C Protocols Figure 3. I<sup>2</sup>C Write Timing Diagram Figure 4. I<sup>2</sup>C Read Timing Diagram ## START and STOP Conditions The master initiates a transmission with a START condition (S), a high-to-low transition on SDA with SCL high. The master terminates a transmission with a STOP condition (P), a low-to-high transition on SDA while SCL is high (Figure 3). The STOP condition frees the bus and places all devices in F/S mode (Figure 1). Use a repeated START condition (Sr) in place of a STOP condition to leave the bus active and in its current timing mode. ## Acknowledge Bits Successful data transfers are acknowledged with an acknowledge bit (A) or a not-acknowledge bit $(\overline{A})$ . Both the master and the MAX6620 (slave) generate acknowl- edge bits. To generate an acknowledge, the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (9th pulse), and keep it low during the high period of the clock pulse (Figure 4). To generate a not acknowledge, the receiver allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse, and leaves it high during the high period of the clock pulse. Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer happens if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the master should reattempt communication at a later time. #### Slave Address A master initiates communication with a slave device by issuing a START condition followed by a slave address byte. As shown in Figure 5, the slave address byte consists of 7 address bits and a read/write bit (R/W). When idle, the MAX6620 continuously waits for a START condition followed by its slave address. The first four bits (MSBs) of the slave address have been factory programmed and are always **0101** and the seventh bit is **0**. Connect ADDR to GND or VCC, or leave it unconnected to program D2 and D1 of the slave address according to Table 1. # Table 1. Slave Address Setting with ADDR Pin | ADDR CONNECTION | SLAVE A | DDRESS | |-----------------|---------|----------| | ADDR CONNECTION | HEX | BINARY | | GND | 0x50 | 0101 000 | | Unconnected | 0x52 | 0101 010 | | Vcc | 0x54 | 0101 100 | After receiving the address, the MAX6620 (slave) issues an acknowledgement by pulling SDA low for one clock cycle. ### Data Byte (Read and Write) **Single Read and Burst Read.** A single read begins with the bus master issuing a START condition followed by the seven slave ID address bits and a zero (WR, Figure 2), which is followed by an acknowledge bit (A) from the slave corresponding to the slave ID. Next, the master sends out an 8-bit register address, which is also followed by an acknowledge bit from the slave. The bus master issues another START condition and the same seven slave ID address bits followed by a one (RD, Figure 2), with the slave producing an acknowledge bit. The slave then sends out the 8-bit data corresponding to the register address previously written by the master. The bus master sends back a not-acknowledge bit (A). This completes the single read process and a STOP condition is issued by the bus master. In a burst read, the process is the same as a single read except that the bus master issues an acknowledge bit after each byte transmitted by the slave. After each acknowledge bit, the register address increments by one, and the data from the next register is transmitted by the slave. The process continues, with data reads followed by acknowledges. After the register with the highest address is read, the register pointer rolls over to point to the first register. To terminate a burst read, the bus master issues a STOP condition. **Single Write and Burst Write.** A single write begins with the bus master issuing a START condition followed by the seven slave ID address bits and a zero (WR, Figure 2), which is followed by an acknowledge bit (A) from the slave corresponding to the slave ID. Next, the master sends out an 8-bit register address, which is also followed by an acknowledge bit from the slave. After the acknowledge bit, 8-bit data is written to the register, and the slave issues a third acknowledgement. A STOP condition is issued by the bus master to complete the single write process. In a burst write, the process is similar to a single write except that the master does not issue a STOP condition immediately after the first byte has been written. After the first write is completed, the slave issues an acknowledge bit, the register address increments by one, and the data to be written to the next register is transmitted by the master. The process continues, with data writes followed by acknowledges. After the register with the highest available address is written, the register pointer rolls over to point to the first register. To terminate a burst write, the bus master issues a STOP condition. #### Fan Drive The MAX6620 uses external pass transistors to power the fans. DACOUT1-DACOUT4 adjust the power-supply voltage for each fan by driving the base of a PNP bipolar transistor, or the gate of a p-MOSFET. The resulting fan-supply voltage is fed back to DACFB\_. This closes the voltage feedback loop. The system power supply for the output devices is V<sub>FAN</sub>. V<sub>FAN</sub> is Figure 5. MAX6620 Slave Address Byte Figure 6. Read and Write Summary nominally 12V or 5V. The drive to the fans is proportional to V<sub>FAN</sub>. See the *Fan\_Target Drive Voltage Registers* and the *Applications Information* sections for more details. #### Fan-Speed Control **DAC (Voltage) Mode.** In DAC mode, the MAX6620 simply sets the voltage that powers the fan. The fan's speed is related, but not precisely proportional to, the drive voltage. The drive voltage is set by the Fan\_ Target Drive Voltage registers and may be read from the Fan\_ Drive Voltage registers. Because the output voltage can ramp to new values at a controlled rate, the values in the two registers may be different. See the *Register Descriptions* and *Applications Information* sections for details. **RPM Mode.** In RPM mode, the MAX6620 monitors tachometer output pulses from the fan and adjusts the fan drive voltage to force the fan's speed to the desired value. Fan speed is measured by counting the number of internal 8192Hz clock cycles that take place during a selectable number of tachometer periods. The number of clock cycles counted (11-bit value) is stored in the Fan\_ TACH Count registers, and the desired number of cycles is stored in the Fan\_ Target TACH Count registers. See the *Register Descriptions* and *Applications Information* sections for details. Rate-of-Change Control. Sudden changes in fan speed can be easily heard by users. The MAX6620 helps reduce the audibility of fan-speed changes by controlling the rate at which the drive to the fan is incremented. Four bits in the Fan\_ Dynamics registers set the rate at which the fan drive voltage is incremented. This allows the time required for a change in fan speed to be varied from 0 (in DAC mode only) to several minutes. See the *Register Descriptions* and *Applications Information* sections for details. Monitoring Tachometer Signals. The TACH\_ inputs accept tachometer or "locked-rotor" output signals from 3- or 4-wire fans. When measuring fan speed, the MAX6620 counts the number of internal 8192Hz clock cycles that occur during 1, 2, 4, 8, 16, or 32 tachometer periods. The number of tachometer periods is selectable for each fan by using the appropriate Fan\_ Dynamics register. Tachometer pulses <25µs in duration are ignored to minimize the effect of noise on the tachometer lines. The TACH count for a given RPM can be obtained from the following equation: TACH count = $$\frac{60}{NP \times RPM} \times SR \times 8192 = \frac{491520 \times SR}{NP \times RPM}$$ where: NP = number of tachometer pulses per revolution. Most general-purpose brushless DC fans produce two tachometer pulses per revolution. SR = 1, 2, 4, 8, 16, or 32. See the Fan\_ Speed Range information in the Fan\_ Dynamics Registers (06h, 07h, 08h, 09h)—POR = 0100 1100 section. The tachometer count consists of 11 bits in the Fan\_TACH Count registers and is available in RPM and DAC modes. In RPM mode, the desired fan count is written to the Fan\_Target TACH Count registers. #### Fan Failure Detection When enabled, the MAX6620 monitors the TACH inputs to determine when a fan has failed. For fans with tachometer outputs, failure is detected in various ways depending on the fan control mode. In every case, four consecutive fault detections are required to decide whether the fan has failed. In DAC mode, the Fan\_ Target TACH Count registers hold the upper limit for tachometer count values; a fault condition is identified when a TACH count exceeds the value written to the Fan\_ Target TACH Count registers for more than 1s. In RPM mode, a fault condition is identified when any of the following three conditions occur for more than 1s: 1) the TACH count exceeds the value of the Fan\_ Target TACH Count registers while the fan drive voltage is at full-scale, 2) the TACH count exceeds two times the Fan\_ Target TACH Count value, or 3) the TACH count reaches its full count of 7FF. Some fans have locked rotor outputs that produce a logic-level output to indicate that the fan has stopped spinning. These signals can be monitored by setting D2:D1 in the Fan\_ Configuration registers. D2 selects locked rotor or tachometer monitoring and D1 selects the polarity of the locked rotor signal. A fan fault has occurred when a locked rotor signal has been present for 1s. Fan failure is indicated in the Fan Fault register and also with the open-drain FAN\_FAIL output. The FAN\_FAIL output may be masked using the mask bits in the Fan Fault register. When a fan failure is detected, drive to the affected fan is removed. Drive may be restored by writing a new DAC or fan count target to the fan's control registers. The global configuration regis- ter's bit D4 can be used to cause a fan failure to force the remaining fan speeds to 100%. ### Watchdog The MAX6620 includes an optional I<sup>2</sup>C watchdog function that monitors the I<sup>2</sup>C bus for transactions. When the watchdog function is enabled, all fans will be forced to full speed if no I<sup>2</sup>C transactions occur within a selected period (2s, 6s, or 10s). ### Spin-Up When a fan is not spinning, and a voltage less than the nominal fan-supply voltage is applied to its power-supply terminals, it may fail to start spinning. To overcome this, the full nominal supply voltage may be applied to the fan terminals for a short time before a lower voltage is applied. This "spin-up" period allows the fan to overcome inertia and begin operating. Spin-up is controlled using the Fan\_ Configuration registers. Spin-up can be disabled, or it can cause the fan to be driven with the full supply voltage until it produces two tachometer pulses, up to a maximum of 0.5s, 1s, or 2s when the fan is started. #### **POR Options** Three inputs allow set up of the MAX6620's behavior at power-up. These inputs are sampled when power is first applied to the MAX6620: - **WD\_START.** Connect WD\_START to V<sub>CC</sub> to enable, or to ground to disable, the watchdog function. When enabled using WD\_START, the timeout period is 10s. After power is applied, the watchdog function may be enabled or disabled through the global configuration register. - **SPINUP\_START.** At power-up, spin-up operation is controlled by the SPINUP\_START pin, which can be connected to ground (spin-up disabled), VCC (spin-up for a maximum of 1s), or unconnected (spin-up for a maximum of 0.5s). - DAC\_START. This input controls the fan drive voltage (for all four fans) at power-up. When connected to ground, the initial fan drive voltage will be 0V. When connected to V<sub>CC</sub>, the initial fan drive voltage will be full scale. When unconnected, the initial fan drive voltage will be 75% of V<sub>FAN</sub>. \_Registers Register Map | | | | | | | | | I | I | | |-------------------------|----------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------| | 00 | I <sup>2</sup> C<br>Watchdog<br>Status<br>(read only):<br>1 =<br>elapsed | Fan 1 Mask | | | | | | | | | | 5 | I <sup>2</sup> C Watchdog:<br>00 = No watchdog<br>01 = 2s<br>10 = 6s<br>11 = 10s | Fan 2 Mask | Locked<br>Rotor<br>Polarity:<br>0 = low<br>1 = high | | | | | | | | | D2 | I <sup>2</sup> C Wat<br>00 = No v<br>01 =<br>10 =<br>11 = | Fan 3 Mask | TACH/<br>Locked<br>Rotor:<br>0 = TACH<br>1 = boked<br>rotor | ر | ر | ر | nge:<br>C mode)<br>A mode)<br>I mode)<br>I mode)<br>I mode)<br>I mode)<br>I T R B<br>I L S B<br>I S B<br>S B<br>S B | | | | | D3 | OSC:<br>0 = internal<br>1 = XTAL | Fan 4 Mask | TACH<br>input<br>enable | Same as Fan 1 Configuration | Same as Fan 1 Configuration | Same as Fan 1 Configuration | DAC Rate-of-Change: 000 = 0s per LSB (DAC mode) 0.0625s per LSB (RPM mode) 001 = 0.015625s per LSB 010 = 0.03125s per LSB 100 = 0.125s per LSB 110 = 0.25s per LSB 110 = 0.55 per LSB 111 = 15 per LSB | Same as Fan 1 Dynamics | Same as Fan 1 Dynamics | Same as Fan 1 Dynamics | | D4 | Fans to<br>100% on<br>failure:<br>0 = enabled<br>1 = disabled | Fan 1 Fault | | same as Fan ´ | same as Fan ´ | same as Fan ' | DAC<br>000 = 08<br>0.0625s<br>0.0625s<br>001 = 011:<br>1001 | Same as Far | Same as Far | Same as Far | | D5 | Bus<br>Trmeout<br>(35ms):<br>0 = enabled<br>1 = disabled | Fan 2 Fault | Spin-Up:<br>00 = No spin-up<br>01 = two TACH counts<br>or 0.5s<br>10 = two TACH counts<br>or 1s<br>or 2s<br>or 2s | 0) | 0) | 0) | periods): | | | | | 90 | POR:<br>0 = normal<br>1 = reset | Fan 3 Fault | Spin<br>00 = No<br>01 = two T/<br>or (<br>10 = two T/<br>or<br>or | | | | Speed Range (TACH periods): 000 = 1 001 = 2 010 = 4 011 = 8 100 = 16 101 = 32 110 = 32 | | | | | 20 | Run:<br>0 = run<br>1 = standby | Fan 4 Fault | Mode:<br>0 = DAC<br>1 = RPM | | | | Speed B | | | | | FUNCTION | Global<br>Configuration | Fan Fault | Fan 1<br>Configuration | Fan 2<br>Configuration | Fan 3<br>Configuration | Fan 4<br>Configuration | Fan 1<br>Dynamics | Fan 2<br>Dynamics | Fan 3<br>Dynamics | Fan 4<br>Dynamics | | POR | XXX0 0000 | 0000 1111 | 0000 0XX0 | 0000 0XX0 | 0000 0XX0 | 0000 0XX0 | 0100 1100 | 0100 1100 | 0100 1100 | 0100 1100 | | REGISTER<br>NO./ADDRESS | , 100 | 01h | 02h | 03h | 04h | 05h | 06h | 07h | 08h | 460 | | RW | R/W | RW | R/W | R/W | R/W | R/W | RW | B/W | R/W | R/W | # Register Map (continued) | RW | REGISTER<br>NO./ADDRESS | POR<br>STATE | FUNCTION | 20 | 90 | D2 | 42 | D3 | 05 | Б | 8 | |------------------------|------------------------------------------|--------------|---------------|-----|------------|-------|--------------------------------------|--------------------------------------|----------|----|------| | ٥ | 10h | 1111 1111 | Fan 1 TACH | D10 | 60 | D8 | D7 | 90 | D2 | D4 | D3 | | ב - | 11h | 1110 0000 | Count | DS | 10 | 00 | 1 | 1 | I | | I | | ۵ | 12h | 1111 1111 | Fan 2 TACH | | | | Como or Eon | Como oo Eon 1 TACH Count | | | | | _ | 13h | 1110 0000 | Count | | | | 0a a a a a a a | | _ | | | | ۵ | 14h | 1111 1111 | Fan 3 TACH | | | | Como On Eop | TACH Comp | | | | | ב | 15h | 1110 0000 | Count | | | | odille as rall | | _ | | | | ٥ | 16h | 1111 1111 | Fan 4 TACH | | | | | TO VE 1 | | | | | r | 17h | 1110 0000 | Count | | | | Same as ran | I ACH Cour | _ | | | | ۵ | 18h | 0000 0000 | Fan 1 Drive | D8 | <b>2</b> 0 | 9Q | DS | D4 | EQ | D2 | D1 | | ב | 19h | 0000 0000 | Voltage | 0 | | I | | | | I | Full | | | 1Ah | 0000 0000 | Fan 2 Drive | | | | | | | | | | r | 1Bh | 0000 0000 | Voltage | | | - | same as ran | same as ran I Drive voltage | m | | | | ٥ | 1Ch | 0000 0000 | Fan 3 Drive | | | | 000000 | 1 0 10 H | | | | | ב | 1Dh | 0000 0000 | Voltage | | | • | Same as ran | Same as Fan I Dinve vollage | 1) | | | | | 1Eh | 0000 0000 | Fan 4 Drive | | | | 00000 | # 0/\ 0; ::-\ C | | | | | r | 1升 | 0000 0000 | Voltage | | | | Same as Fan | Same as Fan I Drive vollage | n | | | | DAM | 20h | 0011 1100 | Fan 1 Target | D10 | 60 | D8 | D7 | 9Q | D2 | D4 | D3 | | <u> </u> | 21h | 0000 0000 | TACH Count | DS | D1 | 8 | | 1 | 1 | 1 | 1 | | 74 | 22h | 0011 1100 | Fan 2 Target | | | Č | + 40 L | O 10 V F +0 23 | 4 | | | | <u>}</u> | 23h | 0000 0000 | TACH Count | | | oal | ne as ran I I | Same as ran I larget IACH Count | Juno | | | | DAW. | 24h | 0011 1100 | Fan 3 Target | | | ac) | T 1 00 00 | talson 1 Torset TACH Center | <u>-</u> | | | | 1 / / / | 25h | 0000 0000 | TACH Count | | | Oal | 10 as 1 | | odi it | | | | WV2 | 26h | 0011 1100 | Fan 4 Target | | | , and | T Lab 1 T | Same as Ean 1 Target TACH Count | <u>+</u> | | | | ^ | 27h | 0000 0000 | TACH Count | | | S | 2<br>2<br>2<br>3<br>3<br>4<br>5<br>7 | | 1 100 | | | | DAM | 28h | XXXX XXXX | Fan 1 Target | 80 | <b>2</b> 0 | 90 | 90 | D4 | D3 | D2 | D1 | | <u> </u> | 29h | 0000 000X | Drive Voltage | 8 | 1 | | | 1 | | 1 | 1 | | DAM | 2Ah | XXXX XXXX | Fan 2 Target | | | 200 | 1 T C C C | 0/1 0/ riv 0 +000 | 0 | | | | ٧٧/٦ | 2Bh | X000 0000 | Drive Voltage | | | ଠୁଆ | 16 as 1a 1 1 1 | oarre as narr i rarget Drive voltage | lage | | | | B/W/ | 2Ch | XXXX XXXX | Fan 3 Target | | | Sar | T L de Dan 1 To | Sama as Ean 1 Taraat Driva Voltada | o Dat | | | | ^ ^ | 2Dh | X000 0000 | Drive Voltage | | | 300 | | aget Dive vo | lage | | | | D/W | 2Eh | XXXX XXXX | Fan 4 Target | | | Sar | T L do Ton 1 To | Samo as Ean 1 Taract Drive Voltage | 000 | | | | ^^ | 2Fh | 0000 000X | Drive Voltage | | | 300 | | שוטמו ביוועם אס | lage | | | | $\langle = De \rangle$ | X = Depends on input states at power-up. | states at DC | ower-up. | | | | | | | | | ' = Depends on input states at power- ## Register Descriptions ## Global Configuration Register (00h)—POR = 0000 0XXX | BIT | R/W | FUNCTION | |-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | R/W | Run: 0 = run 1 = standby | | 6 | R/W | POR: 0 = normal operation 1 = reset all registers to POR values This bit automatically resets itself and will always return a 0 when read. | | 5 | R/W | I2C Bus Timeout: 0 = enabled 1 = disabled The I2C interface will reset if SDA is low for more than 35ms. | | 4 | R/W | Fans to 100% on failure: 0 = if a fan failure is detected, all other fan channels immediately go to full-scale drive voltage to ensure adequate cooling 1 = disabled | | 3 | R/W | Oscillator Selection: Selects on-chip oscillator or 32.768kHz crystal/ceramic resonator. Use crystal if 1% RPM accuracy is required. 0 = internal oscillator (default at power-on) 1 = external 32.768kHz crystal When switching from the internal oscillator to an external crystal, the MAX6620 operates from the internal oscillator until the crystal oscillator has started up. If the crystal is damaged or the oscillator fails to start, the MAX6620 will continue to operate from the internal oscillator. | ## Global Configuration Register (00h)—POR = 0000 0XXX (continued) | ВІТ | R/W | | F | UNCTION | | |-----|-----|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------| | 2 | | transactions<br>will go to full<br>If the watchd<br>previous DA | the watchdog monitors SDA and SC between the master and the MAX66-scale drive voltage. Hog times out and valid I <sup>2</sup> C transactic C value. The master can then prograthe normal manner. | 20 within the watchdog pons begin to occur again | period, all fan output voltages I, operation will resume with the | | | R/W | periodically, | tchdog function is active, ensure the for example reading a status register te is set by the state of the WD_STA | er. | ates to the MAX6620 | | 1 | | 00 | I <sup>2</sup> C WATCHDOG PERIOD (s) Inactive (no watchdog) | WD START = GND | - | | | | 01 | 2 | WD_STAITT = GIND | - | | | | 10 | 6 | _ | - | | | | 11 | 10 | WD_START = V <sub>CC</sub> | - | | | | | 10 | 12_01/1111 = 000 | _ | | 0 | R | 1 = time b | og Status:<br>ansactions occurred within watchdog<br>between I <sup>2</sup> C transaction exceeds wa<br>eared by I <sup>2</sup> C read from this register. | | | ## Fan Fault Register (01h)—POR = 0000 1111 | | • | 1 | | ran rault Register (UTN)—POR = C | 7000 1111 | |-----|-----|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | BIT | R/W | | | FUNCTION | | | | | the correspond<br>faults to be ider<br>remain zero ur<br>new target drive | In fans have had faults detected ing fault bit is set. The fault bit if in fault status bit if | ed. When a fan fault is detected, the drive to the fan is its latch until they are cleared by reading, thus allowin t is cleared by reading, the corresponding output vage register or Fan_ Target TACH Register is writtent will cause drive to be applied to the fan again, at w | g short-term<br>oltage will<br>en. Writing a | | | | MODE | FAN_ DRIVE<br>VOLTAGE REGISTER | CONDITION | TIME<br>(s) | | 7 | R | DAC | Any | TACH count exceeds value of Fan_ Target TACH count | >1 | | | | 1FF (full) | | Locked rotor asserts | | | | | | 1FF (full) | TACH count exceeds value of Fan_ Target TACH Count | | | | | TACH count exceeds two times of Fan_ Target TACH Count value | >1 | | | | | | | | TACH count reaches it full count of 7FF | | | | | FAN_FAIL will k | oe asserted when four conse | ecutive faults are detected. | | | 6 | R | Fan 3 Fault St | atus | | | | 5 | R | Fan 2 Fault St | | | | | 4 | R | Fan 1 Fault St | | | | | 3 | R/W | Fan 4 Fault Ma<br>Masks faults or<br>status bits:<br>0 = not mask<br>1 = masked | n selected fans from assertin | ng the FAN_FAIL output. Faults will still be indicated | by the fault | | 2 | R/W | Fan 3 Fault Ma | ask | | | | 1 | R/W | Fan 2 Fault Ma | ask | | | | 0 | R/W | Fan 1 Fault Ma | ask | | | ## Fan\_ Configuration Registers (02h, 03h, 04h, 05h)—POR = 0XX0 0000 | BIT | R/W | | FUNCTIO | N | | | | |-----|---------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|--| | 7 | R/W | 1 = RPM m<br>TACH<br>When changing<br>the Fan_Targ | RPM/DAC: 0 = DAC mode. The fan drive voltage is set by the value in the Fan_ Target Drive Voltage register. 1 = RPM mode. The fan drive voltage is adjusted to produce the TACH count value in the Fan_ Target TACH Count register. When changing from DAC to RPM mode, if the current RPM value is different from the value selected in the Fan_ Target TACH Count register, the drive voltage will start from the current value and increment/ decrement toward the desired value at the selected DAC rate-of-change. | | | | | | 6 | R/W | necessary to<br>spinning befo<br>When spin-up<br>have been de<br>ensure that th<br>rotor has beer<br>Drive Voltage | When the fan drive voltage increases from 0V to a value less than the full-scale drive voltage, it may be necessary to drive the fan with the full-scale drive voltage for a brief period to ensure that the fan is spinning before reducing the drive to the selected value. When spin-up is selected, the fan is driven at the full-scale drive voltage until two tachometer pulses have been detected or locked rotor has been cleared. A maximum spin-up time is also selectable to ensure that the spin-up time is not excessive. After two tachometer pulses have been detected, or locked rotor has been cleared or the spin-up has timed out, the drive voltage goes to the value in the Fan_ Target Drive Voltage register. The POR state is set by the state of the SPINUP_START pin at power-up. | | | | | | | | D6:D5 | FUNCTION | POR CONDITION | | | | | | | 00 | No spin-up | SPIN_START pin = ground | | | | | 5 | R/W | 01 | Spin-up until two tachometer pulses or clearing of locked rotor, or 0.5s (max) | SPIN_START pin = open | | | | | J | 11,7 ** | 10 | Spin-up until two tachometer pulses or clearing of locked rotor, or 1s (max) | SPIN_START pin = V <sub>CC</sub> | | | | | | | 11 | Spin-up until two tachometer pulses or clearing of locked rotor, or 2s (max) | _ | | | | | 4 | | Reserved | | | | | | | 3 | R/W | TACH Input E<br>Enables TACH | H input function and fan fault detection (autoed. When disabled and TACH input is not us | · · · · · · · · · · · · · · · · · · · | | | | | 2 | R/W | Selects TACH<br>and assertion<br>0 = TACH | TACH/Locked Rotor: Selects TACH input function as TACH count or locked rotor. In locked rotor mode, the TACH count stops and assertion of the TACH input indicates that the fan has stopped. 0 = TACH count 1 = locked rotor | | | | | | 1 | R/W | | Polarity:<br>ked rotor. TACH input low in locked rotor macked rotor. TACH input high in locked rotor. | | | | | | 0 | _ | Reserved | | | | | | ## Fan\_ Dynamics Registers (06h, 07h, 08h, 09h)—POR = 0100 1100 | BIT | R/W | | - G <b>J</b> G | | | CTION | | , | - 0100 1100 | |-----|----------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | 7 | R/W | The MAX6<br>bit countershown in the<br>8192Hz cc<br>2000RPM<br>tachometer<br>a fan speed<br>speed TA<br>periods. T<br>this fan; a | Fan_ Speed Range: The MAX6620 determines fan speed by counting the number of internal 8192Hz clock cycles (using an 11-bit counter) during one or more fan tachometer periods. Three bits set the nominal RPM range for the fan, a shown in the table below. As an example, a setting of 010 causes the MAX6620 to count the number of 8192Hz clock cycles that occur during four complete tachometer periods. If the fan has a nominal speed of 2000RPM and two tachometer pulses per revolution, one tachometer period will be nominally 15ms, and for tachometer periods will be 60ms. With an 8192Hz clock, the TACH count will therefore be equal to 491. With a fan speed of 1/3 the nominal value, the count will be 1474. If the fan's nominal speed is 1000RPM, the full speed TACH count will be 983. At 1/3 the nominal speed, there will be 2948 clock cycles in four tachometer periods. This is greater than the maximum 11-bit count of 2047, so four tachometer periods is too many for this fan; a setting of 001 (two clock cycles) is recommended instead. The table below shows the full-speed tachometer counts for several combinations of nominal fan speeds | | | | | ge for the fan, as a number of cominal speed of ly 15ms, and four qual to 491. With 000RPM, the full-four tachometer is too many for | | | 6 | R/W | and D7:Date of obtain the minimum tachometer | below shows the fits settings. The shatthe highest tachom speed of interest. It er count will be three ter Counts/(Count NUMBER OF TACH PERIODS COUNTED | ided combinueter count we for example, ee times the | ations will pro<br>ithout excee<br>if the minimovalue shown | ovide the best ding the max um speed of in the table bock Used): | st results. Wh<br>imum count<br>interest is 1/3 | nen setting Di<br>of 2047 wher | 7:D5, the goal is the fan is at the | | | | 000 | 1 | <b>491</b> (60ms) | <b>245</b> (30ms) | <b>122</b> (15ms) | <b>61</b> (7.5ms) | <b>30</b> (3.75ms) | <b>15</b> (1.875ms) | | | | 001 | 2 | <b>983</b> (120ms) | <b>491</b> (60ms) | <b>245</b> (30ms) | <b>122</b> (15ms) | <b>61</b> (7.5ms) | <b>30</b> (3.75ms) | | | | 010 | 4 | <b>1966</b> (240ms) | <b>983</b> (120ms) | <b>491</b> (60ms) | <b>245</b> (30ms) | <b>122</b> (15ms) | <b>61</b> (7.5ms | | 5 | R/W | 011 | 8 | <b>2047</b> (480ms) | <b>1966</b> (240ms) | <b>983</b> (120ms) | <b>491</b> (60ms) | <b>245</b> (30ms) | <b>122</b> (15ms) | | | 1 1/ V V | 100 | 18 | <b>2047</b> (960ms) | <b>2047</b> (480ms) | <b>1966</b> (240ms) | <b>983</b> (120ms | <b>491</b> (60ms) | <b>245</b> (30ms | | | | 101,<br>110,<br>111 | 32 | <b>2047</b> (1920ms) | <b>2047</b> (960ms) | <b>2047</b> (480ms) | <b>1966</b> (240ms) | <b>983</b> (120ms) | <b>491</b> (60ms) | | | | | • | | | | | | | ## Fan\_ Dynamics Registers (06h, 07h, 08h, 09h)—POR = 0100 1100 (continued) | BIT | R/W | | | FUNCTION | | | | |-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--| | | | change bits determine | at the DACFB_ inputs) va<br>the time interval between | output voltage incremen | 512 increments. The rate-of-<br>its/decrements. In RPM mode, a<br>of 0.0625 is in effect when 0 is | à | | | 4 | R/W | When a target TAC full-scale target codrive avoids the podecrease toward. | ount is assumed to mean possibility of loss of contro 0 is desired, a target TAC it count has been reached | selected, the fan drive vo<br>that the intent is to shut d<br>-loop feedback at high T.<br>H count at the slowest pr | ange is always 0: Oltage immediately goes to 0V. A own the fan, and going directly ACH counts. If a slow- speed actical value for the fan should I (7FF) will then take the drive | to 0 | | | 3 | R/W | When a target fan assumed that the fan drive voltage of voltage has been When the current take the voltage to When the current (7FF) will immedia | et fan drive voltage of 0V is selected, the drive voltage immediately goes to 0V. Again, it is it the intent is to shut down the fan. If a slow-speed decrease toward 0 is desired, a target age of the slowest practical value for the fan in question should be chosen. Once that drive been reached, selecting a target value of 0 will then take the drive immediately to 0V. Trent drive level is 0 in DAC mode, selecting a new target fan drive voltage will immediately age to that value. The fan will spin-up first if spin-up is enabled. Trent drive level is 0 in RPM mode, selecting a new target TACH count that is less than 204 mediately take the drive voltage to the value in the Fan_Target Drive Voltage register. From the drive voltage will increment as needed to achieve the desired TACH count. The fan will | | | | | | | | D4:D2 | | UTPUT VOLTAGE<br>ENTS (s) | TIME FROM 33%<br>TO 100% | | | | | | | DAC MODE | RPM MODE | (s) | | | | | | 000 | 0 | 0.0625 | 0 | 1 | | | | | 001 | 0.01 | 5625 | 10 | | | | | | 010 | 0.03 | 3125 | 20 | | | | | 5,111 | 011 | 0.0625 ( | default) | 40 | | | | 2 | R/W | 100 | 0 | 25 | 80 | | | | | | 101 | 0. | 25 | 160 | | | | | | 110 | 0 | .5 | 320 | | | | | | 111 | 1 | .0 | 640 | 1 | | | | | | | | • | . | | | 1 | <u> </u> | Reserved | | | | $\overline{}$ | | | 0 | _ | Reserved | | | | | | ## Fan\_ TACH Count Registers (10h, 12h, 14h, 16h)—POR = 1111 1111 | BIT | R/W | FUNCTION | |-----|-----|-----------------------------------------------------------------------------------------------------| | 7 | | | | 6 | | | | 5 | | Fan_ TACH Count D10:D3: | | 4 | | Indicates the number of 8192Hz clock pulses counted during the counting period. The Fan_ TACH Count | | 3 | R | consists of 11 bits contained in two bytes. | | 2 | | To minimize noise from spurious tachometer transitions, pulses less than 25µs are ignored. | | 1 | | | | 0 | | | ## Fan\_ TACH Count Registers (11h, 13h, 15h, 17h)—POR = 1110 0000 | BIT | R/W | FUNCTION | |-----|-----|-----------------------| | 7 | | | | 6 | R | Fan_ TACH Count D7:D5 | | 5 | | | ## Fan\_ Drive Voltage Registers (18h, 1Ah, 1Ch, 1Eh)—POR = 0000 0000 | BIT | R/W | FUNCTION | |-----|-----|-------------------------------------------------------------------------------------------------------------------------------------| | 7 | | | | 6 | | | | 5 | | Fan_ Drive Voltage D8:D1: | | 4 | _ | This is a 9-bit value that ranges from 0 to 511. | | 3 | R | This register shows the actual fan drive voltage. When the value in this register is 480V, the nominal fan drive | | 2 | | voltage of V <sub>FAN</sub> is supplied to the fan, as shown in the table in the <i>Fan_Target Drive Voltage Registers</i> section. | | 1 | | | | 0 | | | ## Fan\_ Drive Voltage Registers (19h, 1Bh, 1Dh, 1Fh)—POR = 0000 0000 | BIT | R/W | FUNCTION | |-----|-----|----------------------------------------------------------------------------------------------------------------------------------| | 7 | R | Fan_ Drive Voltage D0 | | 0 | R | Full-Scale Status: 0 = DAC is driving with value of D8:D0 that is not at full scale 1 = DAC is driving with full scale voltage | 22 \_\_\_\_\_\_\_/VIXI/M ## Fan\_ Target TACH Count Registers (20h, 22h, 24h, 26h)—POR = 0011 1100 The Fan\_ Target TACH Count consists of 11 bits contained in two bytes. The two bytes must be written in order in one or two I<sup>2</sup>C transactions, with no other I<sup>2</sup>C writes in between. These target registers are updated internally at the same time when a second byte (LSB) is written. | BIT | R/W | FUNCTION | |-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | Fan_ Target TACH Count D10:D3: In RPM mode, write the desired tachometer count to this register. The MAX6620 will then adjust the fan drive | | 6 | | voltage to achieve this tachometer count. | | 5 | | In DAC mode, this register has no effect. | | 4 | R/W | When changing from DAC mode to RPM mode, best results are obtained by loading this register with the desired TACH count before changing to RPM mode. The target TACH count for a given RPM will be obtained | | 3 | 11/00 | by the following equation: | | 2 | | $TargetTACH = \frac{60}{NP \times RPM} \times SR \times 8192$ | | 1 | | where: NP = number of TACH pulses per revolution | | 0 | | SR = 1, 2, 4, 8, 16, or 32 (see the fan_ speed range information in the Fan_ Dynamics Registers (06h, 07h, 08h, 09h)—POR = 0100 1100 section) | ### Fan\_ Target TACH Count Registers (21h, 23h, 25h, 27h)—POR = 0000 0000 | BIT | R/W | FUNCTION | |-----|-----|------------------------------| | 7 | | | | 6 | R | Fan_ Target TACH Count D2:D0 | | 5 | | | ### Fan\_ Target Drive Voltage Registers (28h, 2Ah, 2Ch, 2Eh)—POR = XXXX XXXX The Fan\_ Target Drive Voltage consists of 9 bits contained in two bytes. The two bytes must be written in order in one or two I<sup>2</sup>C transactions with no other I<sup>2</sup>C writes in between. These target registers are updated internally at the same time when a second byte (LSB) is written | BIT | R/W | | FUNCTION | | | | | | |-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------|-----------|----------------------------------------|-------------------------------------------------------|---| | 7 | | desired fan drive v | e that ranges from oltage to these two | registers. The MA | X6620 wil | - | s. In DAC mode, write the mp the fan drive voltage to | | | 6 | | this value at a rate determined by the DAC rate-of-change bits. In RPM mode, the value contained in this register will be the voltage applied to the fan immediately after spin-up or after changing the Fan_ Target TACH Count from 2047 (7FF) to a value lower than 2047 (7FF). For example, if the fan is currently stopped with spin-up disabled, and a new Fan_ Target TACH Count | | | | | | | | 5 | | corresponding to 60% of the full-scale fan speed is to be selected, the fan voltage can be protected to immediately go to 60% of the full-scale drive voltage when the new Fan_ Target TACH Couselected from 2047 (7FF), and then close the RPM control loop starting from that voltage. The register value is converted to the drive voltage at the fan (or voltage at DACFB_) as follows: | | | | _ Target TACH Count is m that voltage. | | | | | | D8 | | FAN_ DRIVE | | | | | | 4 | | DECIMAL | HEX | 5V RANGE | 12V R | ANGE | - | | | | R/W | 0 | 000h | 0.000 | 0.0 | 00 | 1 | | | , | H/VV | IT/VV | 200 | 0C8h | 1.764 | 4.4 | 86 | 1 | | 3 | | 300 | 12Ch | 2.646 | 6.7 | 29 | 1 | | | | | 400 | 190h | 3.527 | 8.9 | 72 | ] | | | 2 | | 480 | 1E0h | 4.232 | 10.7 | 766 | ] | | | 2 | | 511 | 1FFh | 4.506 | 11.4 | 162 | | | | 1 | | below: | an_ Target Drive Vo | | | ate of the | DAC_START pin, as show | | | | | DECIMAL | HEX | DAC_STA | חו | | | | | 0 | | 0 | 000h | GND | | | | | | 0 | | 384 | 180h | Open | | | | | | | | 511 | 1FF | VCC | | | | | ## Fan\_ Target Drive Voltage Registers (29h, 2Bh, 2Dh, 2Fh)—POR = X000 0000 | Bit | R/W | FUNCTION | |-----|-----|------------------------------| | 7 | R | Fan_ Target Drive Voltage D0 | ## **Applications Information** ### **External Pass Transistors** Match external pass transistors to the fans being used. Ensure that the pass transistor is capable of handling the maximum fan current. For best results, the pass transistor's maximum current rating should be at least 50% greater than the fan's nominal supply current. The transistor should also be capable of dissipating the worst-case power, which usually occurs when the fan is being driven to approximately 50% of the nominal supply voltage. The maximum power dissipation will depend on the thermal resistance of the transistor, its case, and the printed-circuit board (PCB) to which it is soldered. For example, if the worst-case transistor power dissipation occurs when the fan current is 100mA, and the voltage across the fan is 6.5V, the maximum power dissipation will be 650mW. A BCP69T1-D in a SOT223-4 package is rated at 1.5W at 25°C (about 1W at 70°C) when soldered to a 0.93in<sup>2</sup> (6cm<sup>2</sup>) copper PCB pad, and can easily handle this power dissipation. Larger copper pads, packages with lower thermal resistance, or different transistors can give significantly different results. The MAX6620 uses an advanced output driver design that eliminates the large external capacitors often connected across the fan's power-supply terminals. For stability with a variety of fans, connect a 0.1µF capacitor from DACFB\_ to ground. # Using a Low-Dropout Voltage Regulator (LDO) as the Pass Device Voltage regulators can be used instead of discrete transistors to drive the fans (Figure 7). The voltage feedback loop is closed around the regulator to provide the desired output voltage. When using a voltage regulator, note the following: - Most regulators require relatively large capacitors at their inputs and outputs for stability. - Most regulators have a lower output voltage limit that is >0V. If removing the drive from the fan is necessary when using a regulator, choose a regulator that has an on/off control input and drive that input from the system microcontroller. ### Fan-Speed Control (DAC and RPM Modes) The MAX6620 has two main modes for controlling fan speeds. In DAC mode, the MAX6620 produces an output voltage that drives the fan. This voltage is proportional to the main fan power-supply voltage (VFAN). Write the 9-bit desired voltage value in the Fan\_ Target Drive Voltage register. In RPM mode, the MAX6620 monitors the tachometer signals from the fans through the TACH\_ inputs and adjusts the drive voltage to yield the desire tachometer count. The tachometer count is the number of internal 8192 clock cycles that are counted during the selected number of tachometer pulses. ### Controlling 2-Wire Fans (DAC Mode) In DAC mode, the MAX6620 sets the fan's supply voltage to the value selected in the Fan\_ Target Drive Voltage register. Tachometer monitoring is never done when controlling a 2-wire fan, so the TACH input enable bit in the Fan\_ Configuration register should be set to 0. Enabling the TACH input when using a 2-wire fan will result in an erroneous fan failure detection. ### **Initial Settings:** Begin with the POR settings. The POR value of the fan\_ DAC rate-of-change bits (4:2 of the Fan\_ Dynamics Register) can yield slower fan speed changes than desired. If this is the case, choose a faster value, such as 001. #### Starting the Fan: Write the desired drive voltage value to the Fan\_ Target Drive Voltage register. ### **Changing Speeds:** Write the new desired drive voltage value to the Fan\_ Target Drive Voltage register. ### Stopping the Fan: Write a voltage value of 0 to the Fan\_ Target Drive Voltage register. ## Controlling 3-Wire Fans (DAC Mode) In DAC mode, the MAX6620 sets the fan's supply voltage to the value selected in the Fan\_ Target Drive Voltage register. 3-wire fans with tachometer outputs allow monitoring of the fan's speed to detect fan failure. To monitor a fan's speed, the TACH input should be enabled. Figure 7. Using Low Dropout Voltage Regulators Instead of Discrete Transistors as the Pass Devices #### **Initial Settings:** - Begin with the POR settings. The POR value of the fan\_ DAC rate-of-change bits (4:2 of the Fan\_ Dynamics register) can yield slower fan speed changes than desired. If this is the case, choose a faster value, such as 001. - Write the desired number of tachometer periods to be counted in the speed range bits (7:5 of the Fan\_ Dynamics register). - Write the maximum allowable tachometer count to the Fan\_ Target TACH Count registers. Tachometer counts greater than this value will result in a fan fault detection. Choose a value that will not be encountered during normal operation, accounting for normal fan speed tolerances. **Note:** Setting a full-scale target count (2047) will result in the fan drive going to 0V. Set the TACH input enable bit in the Fan\_ Configuration register to 1. **Note:** This bit can be set after the fan has been started, if desired. If the bit is set before writing a target fan drive voltage, the target drive voltage should be set immediately after enabling the TACH input to avoid failure detection before the fan has started spinning. ### Starting the Fan: Write the desired drive voltage value to the Fan\_ Target Drive Voltage register. ### **Changing Speeds:** Write the new desired drive voltage value to the Fan\_ Target Drive Voltage register. ### Stopping the Fan: - Write a 0 to the TACH input enable bit in the Fan\_ Configuration register. This prevents the MAX6620 from deciding that the fan has failed after it has stopped. - Write a voltage value of 0V to the Fan\_ Target Drive Voltage register. - If a gradual decrease in fan speed is desired, write the lowest drive voltage at which the fan will reliably operate. When the drive voltage reaches that value, write 0V to the Fan\_ Target Drive Voltage register. Controlling 3-Wire Fans (RPM Mode) Begin as in DAC mode and start the fan. #### Changing from DAC Mode to RPM Mode: - Write the desired tachometer count to the Fan\_ TACH Count registers. - Set bit 7 of the Fan\_ Configuration register to 1. This selects RPM mode. The fan will go to the selected speed. **Note:** When the DAC rate-of-change is set to one of the faster values, the fan drive voltage can, depending on the fan's characteristics, undergo a slow oscillation. While this rarely has an audible impact, it can be reduced or eliminated by selecting a slower rate-of-change once the fan's speed has reached or approached its target value. ### **Changing Speeds:** Write the desired tachometer count to the Fan\_ Target TACH Count registers. ### Stopping the Fan: - Write the current drive voltage into the Fan\_ Target Drive Voltage register. - Write a value greater than the current tachometer count into the Fan\_ Target TACH Count register. - Write a 0 to bit 7 of the Fan\_ Configuration register. This selects DAC mode. - Write a 0 to the TACH input enable bit in the Fan\_ Configuration register. This prevents the MAX6620 from detecting a high TACH count and determining that the fan has failed. - Write a voltage value of 0V to the Fan\_ Target Drive Voltage register. - If a gradual decrease in fan speed is desired, write the lowest drive voltage at which the fan will reliably operate. When the drive voltage reaches that value, write 0 to the Fan\_Target Drive Voltage register. ## **Typical Application Circuit** \_Chip Information PROCESS: CMOS ## **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ## Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.) | COMMON DIMENSIONS | | | | | | | | | | | | | | | | |-------------------|-----------|------|-----------|---------|-----------|-----------|-----------|-----------|-----------|---------|-----------|------|---------|------|------| | PKG. | 16L 5×5 | | | 20L 5×5 | | | 29L 5×5 | | | 32L 5×5 | | | 40L 5×5 | | | | SYMBOL | MIN. | NDM. | MAX. | MIN. | NOM. | MAX. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | | A2 | 0.20 REF. | | 0.8 | 20 RE | F. | 0.20 REF. | | 0.20 REF. | | | 0.20 REF. | | | | | | b | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | D | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | | Ε | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5,00 | 5.10 | 4.90 | 5.00 | 5.10 | | e | 0.80 BSC. | | 0.65 BSC. | | 0.50 BSC. | | 0.50 BSC. | | 0.40 BSC. | | | | | | | | k | 0.25 | - | - | 0.25 | - | _ | 0.25 | _ | _ | 0.25 | - | _ | 0.25 | _ | _ | | L | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 | | N | 16 | | 20 | | 28 | | 32 | | | 40 | | | | | | | ND | 4 | | 5 | | 7 | | 8 | | | 10 | | | | | | | NE | 4 | | 5 | | 7 | | 8 | | | 10 | | | | | | | JEDEC | DEC WHHB | | WHHC | | WHHD-1 | | VHHD-2 | | | | | | | | | - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE - 🛕 DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. - riangle ND and NE refer to the number of terminals on each D and E side respectively. - DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. - 🔼 COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - DRAWING CONFORMS TO JEDEC MO220, EXCEPT EXPOSED PAD DIMENSION FOR - T2855-3, T2855-6, T4055-1 AND T4055-2. - WARPAGE SHALL NOT EXCEED 0.10 mm. - 11. MARKING IS FOR PACKAGE DRIENTATION REFERENCE DNLY. - NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. - 12. NUMBER OF LEADS SHOWN ARE FOR REFERENCE UNLT. ABLEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION 'e', ±0.05. - 14. ALL DIMENSIONS APPLY TO BOTH LEADED AND PHEREE PARTS. | -DRAWING | NOT | TO | SCALE- | |----------|-----|----|---------| | -DKAWING | NOI | 10 | 20 ALE- | | EXPOSED PAD VARIATIONS | | | | | | | | | |------------------------|------|------|------|------|------|------|--|--| | PKG. | | D2 | | E2 | | | | | | CODES | MIN. | NOM. | MAX. | MIN. | NDM. | MAX. | | | | T1655-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T1655-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T1655N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T2055-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T2055-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T2055-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | T2055MN-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | T2855-3 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | T2855-4 | 2.60 | 2.70 | 2.80 | 2.60 | 2,70 | 2.80 | | | | T2855-5 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | | | | T2955-6 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | T2855-7 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | | | | T2955-8 | 3.15 | 3.25 | 3.35 | 3.15 | 3,25 | 3.35 | | | | T2855N-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | T3255-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T3255-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T3255M-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T3255-5 | 3.00 | 3.10 | 3,20 | 3.00 | 3.10 | 3.20 | | | | T3255N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | T4055-1 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 | | | | T4055-2 | 3,40 | 3,50 | 3.60 | 3,40 | 3.50 | 3.60 | | | | T4055MN-1 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 | | | PACKAGE DUTLINE, 16,20,28,32,40L THIN QFN, 5x5x0.80mm DOCUMENT CONTROL NO. 21-0140 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.