# 2.7V to 18V, 6A Integrated Hot-Swap/Electronic Circuit Breaker #### **General Description** The MAX15096/MAX15096A/MAX15096D ICs are integrated solutions for hot-swap applications requiring the safe insertion and removal of circuit line cards from a live backplane. They can also be used as electronics circuit breaker for hard drive and solid-state drive and fans. The devices integrate a hot-swap controller, $12m\Omega$ (typ) power MOSFET, and an electronic circuit-breaker protection in a single package. The devices are designed for protection of 2.7V to 18V supply voltages. These devices implement a foldback current limit during startup to control inrush current, lowering di/dt and keeping the MOSFET operating under safe operating area (SOA) conditions. After the startup cycle is complete, on-chip comparators provide VariableSpeed/ BiLevel™ protection against short-circuit and overcurrent faults, and immunity against system noise and load transients. The load is disconnected in the event of a fault condition. The devices are factory calibrated to deliver accurate overcurrent protection with ±10% accuracy. During a fault condition, PG goes low and the devices latch off (MAX15096) or automatic retry (MAX15096A); the output could also be discharged after a fault event (MAX15096D). The devices feature an IN-to-OUT short-circuit detection before startup. The devices provide a power-MOSFET GATE pin to program the slew rate during startup by adding an external capacitor. The devices have an under-voltage/overvoltage input pin (UVOV) that can detect an undervoltage/overvoltage fault and disconnect the IN from the OUT. Additional features include internal overtemperature protection and a power-good output (PG). The devices are available in a 16-bump, 2mm x 2mm wafer-level package (WLP) and are rated over the -40°C to +105°C extended temperature range. #### **Features** - 2.7V to 18V Operating Voltage Range - 12mΩ (typ) Internal Power MOSFET - 6A (typ) Load-Current Capability - ±10% Circuit-Breaker Threshold Accuracy - Programmable Inrush Current Control Under SOA Operation - Adjustable Circuit-Breaker Current/Current-Limit Threshold - Programmable Slew-Rate Control - Variable-Speed Circuit-Breaker Response - Thermal Protection - Programmable Overvoltage Protection and Undervoltage-Lockout Threshold - Latchoff or Automatic Retry Options - Drive Present Signal Input - Enable Input (EN) - IN-to-OUT Short-Circuit Detection - · Open-Drain PG Output - Output Discharge After a Fault Event (MAX15096D Only) - Programmable Additional Delay (2µs max) to Fast-Comparator Response Time Through External Resistor on TIMER Pin #### **Applications** - Blade Servers - Server I/O Cards - RAID Systems - Disk Drive Power - Storage Applications - Industrial Applications Ordering Information appears at end of data sheet. VariableSpeed/BiLevel is a trademark of Maxim Integrated Products. Inc. ### 2.7V to 18V, 6A Integrated Hot-Swap/ Electronic Circuit Breaker #### **Absolute Maximum Ratings** | V <sub>CC</sub> to GND | | Continuous Power Dissipation (T <sub>A</sub> = +70°C | • | |-----------------------------|----------------------------------|------------------------------------------------------|----------------| | IN to GND | 0.3V to +20V | 16-bump WLP (derate 20.4mW/°C above | : +70°C)1633mW | | PG, PRSNT to GND | 0.3V to +20V | Operating Temperature Range | 40°C to +105°C | | OUT to GND | 0.3V to (V <sub>IN</sub> + 0.3V) | Junction Temperature | +150°C | | GATE to OUT | 0.3V to +6V | Storage Temperature Range | 60°C to +150°C | | EN, UVOV to GND | 0.3V to +6V | Lead Temperature (soldering, 10s) | +300°C | | TIMER, CB to GND0.3V to min | | Soldering Temperature (reflow) | +260°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Thermal Characteristics (Note 1)** Junction-to-Ambient Thermal Resistance (θ<sub>JA</sub>).....49°C/W **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. #### **Electrical Characteristics** $(V_{IN} = V_{CC} = 2.7V \text{ to } 18V, T_A = T_J = -40^{\circ}\text{C to } +105^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{IN} = 12V, R_{CB} = 10.5k\Omega$ , and $T_A = +25^{\circ}\text{C}$ .) (Note 2) | PARAMETER | SYMBOL | С | ONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------|-------|------|-------|-------| | POWER SUPPLIES | 1 | ' | | | | | | | V <sub>CC</sub> Operating Range | V <sub>CC</sub> | | | 2.7 | | 18 | V | | IN Operating Range | V <sub>IN</sub> | | | 2.7 | | 18 | V | | V Supply Current | 1 | $V_{IN} = V_{CC} = 2$ | 2.7V to 18V, enable | | 0.58 | 0.9 | mA | | V <sub>CC</sub> Supply Current | Icc | $V_{IN} = V_{CC} = 2$ | 2.7V to 18V, disable | | 0.59 | | mA | | IN Supply Current | l | R <sub>CB</sub> = 41.2kΩ | ), no load | | 3.3 | 3.8 | mΛ | | IN Supply Current | I <sub>IN</sub> | $R_{CB} = 10.5 k\Omega$ | Ω, no load | | 1.3 | 1.8 | mA | | V <sub>CC</sub> Default Undervoltage Lockout | V <sub>UVLO</sub> | V <sub>CC</sub> rising | | 2.35 | 2.5 | 2.65 | V | | V <sub>CC</sub> Default Undervoltage-Lockout<br>Hysteresis | V <sub>UVLO_HYS</sub> | | | | 0.1 | | V | | REG Regulator Voltage | V <sub>REG</sub> | No load, V <sub>CC</sub> | > 4V | 3 | 3.3 | 3.6 | V | | UV Turn-On Threshold | V <sub>UV_TH</sub> | V <sub>UVOV</sub> rising | | 0.536 | 0.55 | 0.564 | V | | UV Turn-On Threshold Hysteresis | V <sub>UV_HYS</sub> | V <sub>UVOV</sub> falling | | | 50 | | mV | | OV Turn-On Threshold | V <sub>OV_TH</sub> | V <sub>UVOV</sub> rising | | 1.199 | 1.23 | 1.261 | V | | OV Turn-On Threshold Hysteresis | V <sub>OV_HYS</sub> | V <sub>UVOV</sub> falling | | | 50 | | mV | | UVOV Input Leakage Current | I <sub>LEAK</sub> | $V_{UVOV} = 0$ to | 5.5V | -1 | | +1 | μA | | CURRENT LIMIT | | | | | | | | | Circuit-Breaker Accuracy (Note 3) | 1 | V <sub>IN</sub> = 12V | $R_{CB} = 41.2k\Omega$ | 5.4 | 6 | 6.6 | A | | Circuit-Breaker Accuracy (Note 3) | I <sub>CB_TH</sub> | VIN - 12V | $R_{CB} = 10.5k\Omega$ | 1.14 | 1.27 | 1.40 | _ ^ | | Circuit-Breaker Accuracy Deviation (Note 4) | | $R_{CB}$ = 10.5kΩ to 21.5kΩ, compared to nominal current-limit value, $V_{IN}$ = $V_{CC}$ = 8V to 15V | | -10 | | +10 | % | | (1000.) | | R <sub>CB</sub> = 21.5kΩ<br>nominal curre | to 41.2kΩ, compared to nt-limit value | -10 | | +10 | | ### **Electrical Characteristics (continued)** $(V_{IN} = V_{CC} = 2.7V \text{ to } 18V, T_A = T_J = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{IN} = 12V, R_{CB} = 10.5k\Omega$ , and $T_A = +25^{\circ}\text{C}$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------|------|-----------------------------|------|-------| | Slow-Comparator Response Time | | 0.6% overcurrent | | 2.7 | | ms | | (Note 5) | tscd | 30% overcurrent | | 200 | | μs | | CB Source Current | I <sub>THCB_NORM</sub> | In power-on mode | | 12 | | μA | | Maximum Current Limit During<br>Startup | I <sub>LIM</sub> | (see Figure 2) | | 0.5 x<br>I <sub>CB_TH</sub> | | А | | Fast-Comparator Threshold | I <sub>FC_TH</sub> | | | 1.5 x<br>I <sub>CB_TH</sub> | | А | | Fast-Comparator Response Time | t <sub>FCD</sub> | | | 200 | | ns | | Additional Delay Time by TIMER | t <sub>AFCD</sub> | R <sub>TIMER</sub> = open | | 2 | | μs | | Minimum CB Voltage Reference<br>During Foldback (Note 6) | V <sub>THCB_MIN</sub> | $V_{IN} - V_{OUT} > 10V, R_{CB} = 41.2k\Omega$ | | 60 | | mV | | Maximum CB Voltage Reference<br>During Foldback (Note 6) | V <sub>THCB_MAX</sub> | $V_{\text{IN}}$ - $V_{\text{OUT}}$ < 2V, $R_{\text{CB}}$ = 41.2k $\Omega$ | | 250 | | mV | | TIMING | | | | | | | | Startup Maximum Time Duration | t <sub>SU</sub> | | 43 | 52 | 61 | ms | | Autoretry Delay Time | tRESTART | MAX15096A/MAX15096D only | | 3.4 | | s | | Output Short Detection at Startup | t <sub>SHORT</sub> | | 10.4 | 13.2 | 15.6 | ms | | MOSFET | | | | | | | | Total On Decistance | В | T <sub>A</sub> = +25°C | | 12 | 18 | mΩ | | Total On-Resistance | R <sub>ON</sub> | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$ | | | 25 | 11122 | | GATE Charge Current | I <sub>GATE</sub> | | 4.8 | 5.9 | 7.1 | μA | | OUTPUTS | | | | | | | | PG Output Low Voltage | V <sub>OL</sub> | Low-impedance state, I <sub>PG</sub> = +5mA | | | 0.4 | V | | PG Output High-Leakage Current | I <sub>OH</sub> | High-impedance state, V <sub>PG</sub> = 16V | | | 1 | μA | | DISCHARGE | | | | | | | | Disabases Consent Affas DO | | V <sub>OUT</sub> < 7.1V (MAX15096D only) | 50 | 100 | 160 | | | Discharge Current After PG<br>Deasserted | IDISCHARGE | V <sub>OUT</sub> ≥ 7.1V to 18V<br>(MAX15096D only) | | 710mW/<br>V <sub>OUT</sub> | | mA | | PG THRESHOLD | | | | | | | | PG Threshold | V <sub>PG</sub> | V <sub>IN</sub> = 12V | | 0.9 x<br>V <sub>IN</sub> | | V | | PG Assertion Delay | t <sub>PG</sub> | From V <sub>OUT</sub> > V <sub>PG</sub> and V <sub>GATE</sub> - V <sub>OUT</sub> > 3V | 12 | 16 | 20 | ms | | OUT-to-IN Short-Circuit Detection<br>Threshold | V <sub>IOSHT</sub> | Measured at V <sub>OUT</sub> | | 0.9 x<br>V <sub>IN</sub> | | V | | OUT Preload Threshold | V <sub>PL</sub> | Measured at V <sub>OUT</sub> | | 0.5 x<br>V <sub>IN</sub> | | V | ### 2.7V to 18V, 6A Integrated Hot-Swap/ Electronic Circuit Breaker #### **Electrical Characteristics (continued)** $(V_{IN} = V_{CC} = 2.7 \text{V to } 18 \text{V}, T_A = T_J = -40 ^{\circ} \text{C} \text{ to } +105 ^{\circ} \text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{IN} = 12 \text{V}, R_{CB} = 10.5 \text{k}\Omega, \text{ and } 10.5 \text{k}\Omega$ $T_A = +25^{\circ}C.$ ) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|------------------------|-------------------------------|------|------|------|-------| | INPUTS | | | | | | • | | Input Logic Threshold EN | V <sub>EN_TH</sub> | Rising | 0.95 | 1 | 1.05 | V | | Threshold Hysteresis EN | V <sub>EN_TH_HYS</sub> | Falling | | 50 | | mV | | Input Logic Threshold PRSNT | V <sub>PRSNT_TH</sub> | Falling | 0.92 | 0.97 | 1.02 | V | | Threshold Hysteresis PRSNT | VPRSNT_TH_HYS | Rising | | 50 | | mV | | EN Bias Current | I <sub>EN_BIAS</sub> | V <sub>EN</sub> = 0 or 5.5V | | | 1 | μA | | PRSNT Input Bias Current | IPRSNT_BIAS | V <sub>PRSNT</sub> = 0 or 18V | | | 1 | μA | | EN Deglitch Time | t <sub>EN_DEG</sub> | | | 100 | | μs | | PRSNT High-to-Low Deglitch Time | tprsnt_deg | | | 400 | | μs | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown | TSD | T <sub>J</sub> rising | | 150 | | °C | | Thermal Shutdown Hysteresis | | T <sub>J</sub> falling | | 20 | | °C | - **Note 2:** All devices are 100% production tested at $T_A = +25$ °C. Limits over temperature are guaranteed by design. - Note 3: $41.2k\Omega$ is the maximum allowed external resistance value to be connected at the CB pin to GND for safe operation. All devices are tested with 10.5k $\Omega$ , the parameter specified at R<sub>CB</sub> = 41.2k $\Omega$ is guaranteed by bench characterization and correlation, with respect to the tested parameter at $R_{CB} = 10.5 k\Omega$ . The formula that describes the relationship between $R_{CB}$ and the circuit-breaker current threshold is: $I_{CB}$ = $R_{CB}/6510$ )( $\Omega/A$ ) - 0.34A. **Note 4:** Guaranteed by desing and not production tested. - Note 5: The current-limit slow-comparator response time is weighed against the amount of overcurrent so the higher the overcurrent condition, the faster the response time. - Note 6: Foldback is active during the startup phase so the internal power MOSFET operates within SOA. ### 2.7V to 18V, 6A Integrated Hot-Swap/ Electronic Circuit Breaker ### **Typical Operating Characteristics** $(V_{IN} = V_{CC} = 2.7V \text{ to } 18V, T_A = T_J = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{IN} = 12V, R_{CB} = 10.5k\Omega$ , and $T_A = +25^{\circ}\text{C}$ .) ### 2.7V to 18V, 6A Integrated Hot-Swap/ **Electronic Circuit Breaker** #### **Typical Operating Characteristics (continued)** $(V_{IN} = V_{CC} = 2.7V \text{ to } 18V, T_A = T_J = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{IN} = 12V, R_{CB} = 10.5k\Omega$ , and $T_A = +25^{\circ}\text{C}$ .) #### **OUTPUT DISCHARGE BEHAVIOR** MAX15096D ONLY Vou 2V/div $V_{IN}$ 10V/div $V_{PG}$ 10V/div $\rm V_{\rm GATE}$ 5V/div 2ms/div ### **Bump Configuration** ### **Bump Description** | BUMP | NAME | FUNCTION | |-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | V <sub>CC</sub> | Power-Supply Input. Connect $V_{CC}$ to a voltage between 2.7V and 18V. Connect a Schottky diode (or $10\Omega$ resistor) from IN to $V_{CC}$ , and a $1\mu F$ bypass capacitor to GND to guarantee full operation in the event $V_{IN}$ collapses during a strong short from OUT to GND. | | A2 | PG | Power-Good Output. PG is an open-drain, active-high output. PG pulls low until the internal power MOSFET is fully enhanced. | | А3 | TIMER | Timing Input. Connect a resistor from TIMER to GND to program the maximum time the part is allowed to remain in current limit. See the <i>TIMER</i> section. If TIMER is not connected, the parasitic capacitance between TIMER and GND must be less than 10pF. | | A4 | UVOV | Undervoltage and Overvoltage Threshold Pin. UVOV sets the under/overvoltage threshold. See the Setting the Undervoltage/Overvoltage Threshold section. | | B1 | СВ | Current-Limit Threshold Set. Connect a resistor from CB to GND to set the circuit-breaker threshold. Maximum value of $41.2k\Omega$ can be accepted for safe operation. Having the CB pin connected to GND sets the circuit-breaker threshold at 0A. | | B2-B4 | IN | Supply Voltage Input. IN is connected to the drain of the internal $12m\Omega$ (typ) MOSFET. Bypass IN with a transient voltage-suppressor diode to GND for clamping inductive kick transients in the case of fast output short circuit to GND. | | C1 | GND | Ground | | C2-C4 | OUT | Load Output. Source of the internal power MOSFET. | | D1 | REG | Internal Regulator Output. Bypass to ground with a 1µF capacitor. Do not power external circuitry using the REG output. | | D2 | GATE | Gate of Internal MOSFET. During startup, a 5.9µA (typ) current is sourced to enhance the internal MOSFET with a 10V/ms slew rate. Connect an external capacitance from GATE to GND to reduce the output slew rate during startup. | | D3 | EN | Active-High Enable Comparator Input. Pulling EN high enables the output if PRSNT is held low. | | D4 | PRSNT | Active-Low Present-Detect Logic Input. Pulling PRSNT to GND enables the output if EN is high. | ### **Block Diagram** ### **Timing Diagram** **Table 1. Timing** | TIMING PARAMETER | MIN | TYP | MAX | UNITS | |------------------|-----|-----|-----|-------| | t <sub>0</sub> | _ | 400 | _ | μs | | t <sub>1</sub> | _ | 100 | _ | μs | | t <sub>2</sub> | 12 | 16 | 20 | ms | | t <sub>3</sub> | _ | 100 | _ | μs | | t <sub>4</sub> | _ | 0.5 | _ | μs | ### 2.7V to 18V, 6A Integrated Hot-Swap/ Electronic Circuit Breaker #### **Detailed Description** #### **Enable Logic and Undervoltage/** Overvoltage-Lockout Threshold The supply output can become active only after all the following events have occurred: - IN is within the UVOV window - V<sub>CC</sub> is above its UVLO threshold - EN meets its enable threshold for more than 100µs - PRSNT is low for more than 400µs The MAX15096 devices enable the outputs as shown in Table 1. The devices are ready to drive the output when the $V_{CC}$ supply rises above the $V_{UVLO}$ threshold. The devices turn on the output when V<sub>CC</sub> > V<sub>UVLO</sub>, V<sub>UVOV</sub> is higher than 0.55V ( $V_{UV\ TH}$ ) and less than 1.23V $(V_{OV})$ Th. The devices turn off the output when $V_{UVOV}$ falls below (0.55V - V<sub>UV</sub> HYS) or V<sub>UVOV</sub> rises above 1.23V. An external resistive divider from IN to UVOV and ground provide the flexibility to select the undervoltage/ overvoltage-lockout threshold to the desired value. See Figure 1 and the Setting the Undervoltage/Overvoltage Threshold section in the Applications Information section. #### Startup Once the devices' output is enabled, the device provides controlled application of power to the load. The voltage at OUT begins to rise at approximately 10V/ms default until the programmed circuit-breaker current level is reached, while the devices actively limit the inrush current at the circuit-breaker setting. An external capacitance connected to the GATE pin allows the user to program the slew rate to a value lower than the default. The inrush current can be programmed by appropriate selection of RCB. During startup, a foldback current limit is active to protect the internal MOSFET to operate within safe operating area. (Figure 2). **Table 2. Output Enable Truth Table** | POWER SUPPLY | PRECISION A | NALOG INPUT | OUT | |-------------------------------------|-----------------------------------------------------------------|----------------------------------------|-----| | V <sub>CC</sub> UVLO | UVP | OVP | OUT | | V <sub>CC</sub> > V <sub>UVLO</sub> | V <sub>UVOV</sub> > V <sub>UV_TH</sub> | V <sub>UVOV</sub> < V <sub>OV_TH</sub> | On | | V <sub>CC</sub> < V <sub>UVLO</sub> | X | X | Off | | X | V <sub>UVOV</sub> < (V <sub>UV_TH</sub> - V <sub>UV_HYS</sub> ) | X | Off | | X | X | V <sub>UVOV</sub> > V <sub>OV TH</sub> | Off | X = Don't care. $V_{UV}$ $_{TH} = 0.55V$ (typ). $V_{OV}^{-}_{TH} = 1.23V (typ).$ Figure 1. Undervoltage/Overvoltage Threshold Setting Figure 2. Startup Inrush Current Foldback Characteristics ### 2.7V to 18V, 6A Integrated Hot-Swap/ Electronic Circuit Breaker An internal 52ms (typ) timer starts counting when the device enters startup phase. The devices complete startup phase and enter normal operation mode if the voltage at OUT rises above the preload threshold (0.9 x $V_{IN}$ ) and ( $V_{GATE}$ - $V_{OUT}$ ) > 3V. An open-drain power-good output (PG) goes high impedance 16ms after the startup successfully completes. The thermal-protection circuit is always active and the internal MOSFET is immediately turned off so thermal-shutdown threshold condition can be reached. If the startup is not successful because the output is shorted or the load is too high (OUT voltage < 1V), the devices turn off the hot-swap switch after the output short detection at startup $t_{SHORT}$ (13.2ms) elapses. #### VariableSpeed/BiLevel-Fault Protection VariableSpeed/BiLevel-fault protection incorporates comparators with different thresholds and response times to monitor the load current (Figure 3). Protection is provided in normal operation (after the startup period has expired) by discharging the MOSFET gate in response to a fault condition. During a fault condition, the MAX15096A enters an autoretry mode while the MAX15096 latches off (see the *Autoretry and Latchoff Fault Management* section). #### **Enable Input (EN)** The devices allow for enabling the MOSFET in an activehigh configuration. When all other enabling conditions are verified and the EN pin is at a logic-high level, the MOSFET is enabled. Similarly, when the EN pin is at a logic-low level, the MOSFET is disabled. #### **Charge Pump** An integrated charge pump provides the gate-drive voltage for the internal power MOSFET. The charge pump generates the proper gate-drive voltage above $V_{IN}$ to fully enhance the internal power MOSFET and guarantee low $R_{ON}$ operation during normal state condition. During startup, the internal charge pump drives the GATE of the MOSFET with a 5.9 $\mu$ A current to enhance the internal MOSFET with 10V/ms slew rate. Connect an external capacitor (C<sub>GATE</sub>) from GATE to GND to reduce the output slew rate during startup. C<sub>GATE</sub> can be calculated according to the formula below: $$C_{GATE} = (I_{GATE} \times \Delta t)/\Delta V_{GATE}$$ where $I_{GATE}$ is 5.9µA (typ), $\Delta t$ is the desired slew rate time, and the 5V of $\Delta V_{GATE}$ is the voltage at the gate of the internal MOSFET at turn-on. Figure 3. VariableSpeed/BiLevel Response ## Circuit-Breaker Comparator and Current Limit The current through the internal power MOSFET is compared to a circuit-breaker threshold. An external resistor between CB and ground sets this threshold according to the following formula: $$I_{CB} = (R_{CB}/6501)(A/\Omega) - 0.34A$$ where $I_{CB}$ is in amps and $R_{CB}$ (the resistor between CB and ground) is in ohms. The circuit-breaker comparator is designed so that the load current can exceed the threshold for some amount of time before tripping. The time delay varies inversely with the overdrive above the threshold. The greater the overcurrent condition, the faster the response time, allowing the devices to tolerate load transients and noise near the circuit-breaker threshold. The maximum allowed external resistor value is $41.2 k\Omega,$ which corresponds to a 6A CB threshold setting. Programming the CB threshold to a value higher than 6A could cause unsafe operating conditions, resulting in damage to the device. The devices also feature catastrophic short-circuit protection. During normal operation, if OUT is shorted directly to ground, a fast protection circuit forces the gate of the internal MOSFET to discharge quickly and disconnect the output from the input. #### **Autoretry and Latchoff Fault Management** During a fault condition, the devices turn off the internal MOSFET, disconnecting the output from the input. The MAX15096A enters an autoretry mode and restarts after $t_{RESTART}$ (3.4s typ.) time delay elapses. The MAX15096 latches off and remains off until the enable logic is cycled off and on after a certain delay. The delay prevents the latchoff device to restart and operate with unsafe power-dissipation duty cycle. See the *Timing* diagram and Table 1 for delay values. #### **Latchoff Reset** The latchoff could be reset if any one of the following happens: - V<sub>CC</sub> is below its UVLO threshold - EN is disabled for longer than 100µs - UV is triggered ### 2.7V to 18V, 6A Integrated Hot-Swap/ Electronic Circuit Breaker - PRSNT goes above its threshold - · OV is triggered #### Power-Good (PG) Delay The devices feature an open-drain, power-good output that asserts after $t_{PG}$ delay, indicating that OUT voltage has reached (0.9 x $V_{IN}$ ) voltage and ( $V_{GATE}$ - $V_{OUT}$ ) > 3V. #### REG The devices include a linear regulator that outputs 3.3V at REG. REG provides power to the internal circuit blocks of the devices and must not be loaded externally (except a resistor > $50k\Omega$ connected from REG to EN). REG requires a $1\mu F$ capacitor to ground for proper operation. #### **Output Discharging** The discharge FET is active when the output is disabled or under fault event. In this event, the hot-swap is off and the output is on the way down. The discharging is triggered after the main FET has completely turned off. The maximum output capacitance is approximately $1000\mu F$ . The voltage could be up to 18V. Ideally, it discharges the output capacitor in constant power mode (710mW typ) to ensure the voltage rail is below 0.3V within 2s or less time. #### TIMER Connect a resistor from the TIMER pin to the GND pin to program the fast-trip response time. This time is the sum of the internal fast-comparator propagation delay (less than 200ns typ) plus an additional delay set by the external resistor connected from TIMER to ground. Choosing different resistance values, it is possible to change the value of additional delay. If the TIMER pin is connected to REG, the total response time is less than 200ns (typ). Additional delay is disabled also during the startup phase or after a short-circuit event ( $V_{OUT}$ < 90% $V_{IN}$ ). Be careful about additional delay settings related to a short event. Additional delay can be calculated using the following formula: Additional\_Delay ( $\mu$ s) = R<sub>TIMER</sub> ( $k\Omega$ ) x 22.9E-03 Maximum additional delay time is set to $2\mu s$ . Table 3 provides additional delay settings. **Table 3. Additional Delay Settings** | OPTION | R <sub>TIMER</sub> (kΩ) | RESPONSE TIME (µs) | |--------|-------------------------|--------------------| | 1 | Open | 2 | | 2 | 86.6 | 2 | | 3 | 43.2 | 1 | | 4 | 21.5 | 0.5 | | 5 | 11 | 0.25 | | 6 | 0 | 0.050 | Table 4. Setting the Undervoltage/Overvoltage Thresholds | OPTION | R1 TABLE (kΩ)<br>R2 = 10kΩ | OVP | UVP | |--------|----------------------------|------|-----| | 1 | 133 | 17.6 | 7.9 | | 2 | 127 | 16.9 | 7.5 | | 3 | 118 | 15.7 | 7.0 | | 4 | 115 | 15.4 | 6.9 | | 5 | 113 | 15.1 | 6.8 | | 6 | 107 | 14.4 | 6.4 | | 7 | 102 | 13.8 | 6.2 | | 8 | 49.9 | 7.4 | 3.3 | | 9 | 46.4 | 6.9 | 3.1 | | 10 | 43.2 | 6.5 | 2.9 | | 11 | 39.2 | 6.1 | 2.7 | | 12 | 33.2 | 5.3 | 2.4 | #### **Thermal Protection** The devices enter a thermal shutdown mode in the event of overheating caused by excessive power dissipation or high ambient temperature. When the junction temperature exceeds $T_J$ = +150°C (typ), the internal thermal protection circuitry turns off the internal power MOSFET. The devices recover from thermal shutdown mode once the junction temperature drops by 20°C (typ). #### **IN-to-OUT Short-Circuit Protection** At startup, after all the input conditions are satisfied (UV, OV, $V_{UVLO}$ ), the devices immediately check for IN-to-OUT short-circuit faults. If $V_{OUT}$ is greater than 90% of $V_{IN}$ , the internal MOSFET cannot be turned on, then the MAX15096A autoretries in $t_{RESTART}$ (3.4s typ), while the MAX15096 latches off. If $V_{OUT}$ is in the range from 50% to 90% of $V_{IN}$ , then the internal MOSFET still cannot be turned on after $t_{SU}$ time elapses. The MAX15096A autoretries in $t_{RESTART}$ , while the MAX15096 latches off. #### **Applications Information** Setting the Undervoltage/ Overvoltage Threshold See Table 4 for options. ### **Typical Application Circuit** #### Wafer-Level Packaging (WLP) Applications Information For the latest application details on WLP construction, dimensions, tape carrier information, printed-circuit board techniques, bump-pad layout, and recommended reflow temperature profile, as well as the latest information on reliability testing results, refer to Application Note 1891: *Wafer-Level Packaging (WLP) and Its Applications*—available on Maxim's website at <a href="https://www.maximintegrated.com/wlp">www.maximintegrated.com/wlp</a>. #### **Ordering Information** | PART | TEMP RANGE (°C) | PIN-PACKAGE | FAULT MANAGEMENT | |----------------|-----------------|-------------|------------------| | MAX15096GWE+ | -40 to +105 | 16 WLP | Latchoff | | MAX15096AGWE+ | -40 to +105 | 16 WLP | Autoretry | | MAX15096DGWE+* | -40 to +105 | 16 WLP | Autoretry | <sup>+</sup>Denotes a lead (Pb)-free/RoHS-compliant package. #### **Chip Information** PROCESS: BiCMOS #### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND PATTERN | |---------|-----------|---------|--------------------------------| | TYPE | CODE | NO. | NO. | | 16 WLP | W162J2Z+1 | 21-0200 | Refer to Application Note 1891 | <sup>\*</sup>Future product—contact factory for availability. ### 2.7V to 18V, 6Am Integrated Hot-Swap/ **Electronic Circuit Breaker** ### **Typical Application Circuit** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-----------------|------------------| | 0 | 3/14 | Initial release | | For information on other Maxim Integrated products, visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.