#### **MAX11311** # PIXI, 12-Port Programmable Mixed-Signal I/O with 12-Bit ADC, 12-Bit DAC, Analog Switches, and GPIO #### **General Description** The MAX11311 integrates a PIXI™, 12-bit, multichannel, analog-to-digital converter (ADC) and a 12-bit, multichannel, buffered digital-to-analog converter (DAC) in a single integrated circuit. This device offers 12 mixed-signal high-voltage, bipolar ports, which are configurable as an ADC analog input, a DAC analog output, a general-purpose input (GPI), a general-purpose output (GPO), or an analog switch terminal. One internal and two external temperature sensors track junction and environmental temperature. Adjacent pairs of ports are configurable as a logic-level translator for open-drain devices or an analog switch. PIXI ports provide highly flexible hardware configuration for 12-bit mixed-signal applications. The MAX11311 is best suited for applications that demand a mixture of analog and digital functions. Each port is individually configurable with up to four selectable voltage ranges within -10V to +10V. The MAX11311 allows for the averaging of 2, 4, 8, 16, 32, 64, or 128 ADC samples from each ADC-configured port to improve noise performance. A DAC-configured output port can drive up to 25mA. The GPIO ports can be programmed to user-defined logic levels, and a GPI coupled with a GPO forms a logic-level translator. Internal and external temperature measurements monitor programmable conditions of minimum and maximum temperature limits, using the interrupt to notify the host if one or more conditions occur. The temperature measurement results are made available through the serial interface. The MAX11311 features an internal, low-noise 2.5V voltage reference and provides the option to use external voltage references with separate inputs for the DAC and ADC. The device uses a 4-wire, 20MHz, SPI-compatible serial interface, operating from a 5V analog supply and a 1.8V to 5.0V digital supply. The PIXI port supply voltages operate from a wide range of -12.0V to +12.0V. The MAX11311 is available in a 32-pin TQFN, 5mm x 5mm package or a 48-pin TQFP, 7mm x 7mm package specified over the -40°C to +105°C temperature range. #### **Applications** - Base Station RF Power Device Bias Controllers - System Supervision and Control - Power-Supply Monitoring - Industrial Control and Automation - Control for Optical Components #### **Benefits and Features** - 12 Configurable Mixed-Signal Ports Maximize Design Flexibility Across Platforms - Up to 12 12-Bit ADC Inputs - Single-Ended, Differential, or Pseudo-Differential Range Options: 0 to 2.5V, ±5V, 0 to +10V, -10V to 0V - Programmable Sample Averaging Per ADC Port - · Unique Voltage Reference for Each ADC PIXI Port - Up to 12 12-Bit DAC Outputs - Range Options: ±5V, 0 to +10V, -10V to 0V - 25mA Current Drive Capability with Overcurrent Protection - Up to 12 General-Purpose Digital I/Os - 0 to +5V GPI Input Range - 0 to +2.5V GPI Programmable Threshold Range - 0 to +10V GPO Programmable Output Range - · Logic-Level Shifting Between Any Two Pins - 60Ω Analog Switch Between Adjacent PIXI Ports - Internal/External Temperature Sensors, ±1°C Accuracy - Adapts to Specific Application Requirements and Allows for Easy Reconfiguration as System Needs Change - Configurability of Functions Enables Optimized PCB Layout - Reduces BOM Cost with Fewer Components in Small Footprint - 25mm<sup>2</sup> 32-Pin TQFN Ordering Information appears at end of data sheet. PIXI is a trademark of Maxim Integrated Products, Inc. ### **Functional Diagram** ### **Absolute Maximum Ratings** | 1 100001010 | |----------------------------------------------------------------------------------------| | DVDD to DGND0.3V to +6V | | AVDD to AGND0.3V to +6V | | AVDDIO to AVSSIO0.3V to +25V | | AVDDIO to AGND0.3V to +17V | | AVSSIO to AGND14V to +0.3V | | AGND to AGND10.3V to +0.3V | | AGND to DGND0.3V to +0.3V | | AGND1 to DGND0.3V to +0.3V | | (PORT0 to PORT11) to AGNDmax of (VAVSSIO - 0.3V) | | or -14V to min of $(V_{AVDDIO} + 0.3V)$ or +17V | | (PORT0 to PORT11) to AGND (GPI and Bidirectional Level | | Translator Modes)0.3V to the min of (V <sub>AVDD</sub> + 0.3V) or +6V | | $(\overline{\text{CNVT}}, \text{ DOUT})$ to DGND0.3V to the min of $(V_{DVDD} + 0.3V)$ | | or +6V | | $\overline{(CS)}$ SCLK DIN $\overline{INT}$ ) to DGND -0.3V to +6V | | DAC and ADC Reference Pins to AGND (DADC_INT_REF) | <b>-</b> | |------------------------------------------------------|----------------------------------| | (\ | / <sub>AVDD</sub> + 0.3V) or +4V | | Temperature Sensor Pins | | | (D0N, D0P, D1N, D1P) to AGND | 0.3V to the min of | | ( | V <sub>AVDD</sub> + 0.3V) or +6V | | Current into Any PORT Pin | 100mA | | Current into Any Other Pin Except Supplies | 3 | | and Ground | 50mA | | Continuous Power Dissipation (T <sub>A</sub> = +70°C | (Multilayer board) | | TQFN (derate 34.5mW/°C above +70°C) | 2758.6mW | | Operating Temperature Range | 40°C to +105°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | Soldering Temperature (reflow) | +260°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Package Thermal Characteristics (Note 1)** **TQFN** Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ).......1.7°C/W Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ).......29°C/W Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **Electrical Characteristics** #### **ADC Electrical Specifications** $(V_{AVDD}$ = 4.75V to 5.25V, $V_{DVDD}$ = 3.3V, $V_{AVDDIO}$ = +12.0V, $V_{AGND}$ = $V_{DGND}$ = 0V, $V_{AVSSIO}$ = -2.0V, $V_{DACREF}$ = 2.5V, $V_{ADCREF}$ = 2.5V (Internal), $f_S$ = 400ksps, 10V analog input range set to range 1 (0 to +10V). $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | | | |---------------------------------------|--------|-----------------------------------|-----|--------|------|--------|--|--|--|--|--| | DC ACCURACY (Note 3) | | | | | | | | | | | | | Resolution | | | 12 | | | Bits | | | | | | | Integral Nonlinearity | INL | | | | ±2.5 | LSB | | | | | | | Differential Nonlinearity | DNL | No missing codes over temperature | | | ±1 | LSB | | | | | | | Offset Error | | | | ±0.5 | ±8 | LSB | | | | | | | Offset Error Drift | | | | ±0.002 | | LSB/°C | | | | | | | Gain Error | | | | | ±11 | LSB | | | | | | | Gain Error Drift | | | | ±0.01 | | LSB/°C | | | | | | | Channel-to-Channel Offset<br>Matching | | | | 1 | | LSB | | | | | | | Channel-to-Channel Gain<br>Matching | | | | 2 | | LSB | | | | | | ### **Electrical Characteristics (continued)** #### **ADC Electrical Specifications** $(V_{AVDD}$ = 4.75V to 5.25V, $V_{DVDD}$ = 3.3V, $V_{AVDDIO}$ = +12.0V, $V_{AGND}$ = $V_{DGND}$ = 0V, $V_{AVSSIO}$ = -2.0V, $V_{DACREF}$ = 2.5V, $V_{ADCREF}$ = 2.5V (Internal), $f_S$ = 400ksps, 10V analog input range set to range 1 (0 to +10V). $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|-------------------|---------------------------------------------------|-----|-----|-----|----------| | DYNAMIC PERFORMANCE (Sin | gle-Ended In | puts) | | | | | | Signal-to-Noise Plus Distortion | SINAD | f <sub>S</sub> = 400ksps, f <sub>IN</sub> = 10kHz | | 70 | | dB | | Signal to Noise | SNR | f <sub>S</sub> = 400ksps, f <sub>IN</sub> = 10kHz | | 71 | | dB | | Total Harmonic Distortion | THD | f <sub>S</sub> = 400ksps, f <sub>IN</sub> = 10kHz | | -75 | | dB | | Spurious-Free Dynamic Range | SFDR | $f_S = 400 \text{ksps}, f_{IN} = 10 \text{kHz}$ | | 75 | | dB | | Crosstalk | | $f_S = 100$ ksps, $f_{IN} = 10$ kHz | | -85 | | dB | | DYNAMIC PERFORMANCE (Diff | erential Input | ts) | | | | | | Signal-to-Noise Plus Distortion | SINAD | f <sub>S</sub> = 400ksps, f <sub>IN</sub> = 10kHz | | 71 | | dB | | Signal to Noise | SNR | f <sub>S</sub> = 400ksps, f <sub>IN</sub> = 10kHz | | 72 | | dB | | Total Harmonic Distortion | THD | f <sub>S</sub> = 400ksps, f <sub>IN</sub> = 10kHz | | -82 | | dB | | Spurious-Free Dynamic Range | SFDR | f <sub>S</sub> = 400ksps, f <sub>IN</sub> = 10kHz | | 82 | | dB | | Crosstalk | | f <sub>S</sub> = 100ksps, f <sub>IN</sub> = 10kHz | | -85 | | dB | | CONVERSION RATE | | | | | | | | | | ADCCONV[1:0] = 00 | | 200 | | | | There is a control (Alada, 4) | | ADCCONV[1:0] = 01 | | 250 | | Lance | | Throughput (Note 4) | | ADCCONV[1:0] = 10 | | 333 | | ksps | | | | ADCCONV[1:0] = 11 | | 400 | | | | | | ADCCONV[1:0] = 00 | | 3.5 | | | | A constatition Time | | ADCCONV[1:0] = 01 | | 2.5 | | | | Acquisition Time | t <sub>ACQ</sub> | ADCCONV[1:0] = 10 | | 1.5 | | μs | | | | ADCCONV[1:0] = 11 | | 1.0 | | | | ANALOG INPUT (All Ports) | | | · | | | | | | | Range 1 | 0 | | 10 | | | Absolute Input Voltage (Note 5) | VDODT | Range 2 | -5 | | +5 | V | | Absolute input voltage (Note 3) | V <sub>PORT</sub> | Range 3 | -10 | | 0 | <b>'</b> | | | | Range 4 | 0 | | 2.5 | | | Input Resistance | | Range 1, 2, 3 | 70 | 100 | 130 | kΩ | | input i colotanoc | | Range 4 | 50 | 75 | 100 | kΩ | #### **REF Electrical Specifications** $(V_{AVDD}$ = 4.75V to 5.25V, $V_{DVDD}$ = 3.3V, $V_{AVDDIO}$ = +12.0V, $V_{AGND}$ = $V_{DGND}$ = 0V, $V_{AVSSIO}$ = -2.0V, $V_{DACREF}$ = 2.5V, $V_{ADCREF}$ = 2.5V (Internal), $f_S$ = 400ksps, 10V analog input range set to range 1 (0 to +10V). $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|---------------------|-----------------------------------------------|-------|-----|-------|----------| | ADC INTERNAL REFERENCE | | | | | | | | Reference Output Voltage | | Internal references at T <sub>A</sub> = +25°C | 2.494 | 2.5 | 2.506 | V | | REF Output Tempco (Note 6) | T <sub>C-VREF</sub> | | | ±10 | ±25 | ppm/°C | | Capacitor Bypass at ADC_INT_<br>REF | | | 4.7 | | 10 | μF | | DAC INTERNAL REFERENCE | | | | | | | | Reference Output Voltage | | Internal references at T <sub>A</sub> = +25°C | 2.494 | 2.5 | 2.506 | <b>\</b> | | REF Output Tempco (Note 6) | T <sub>C-VREF</sub> | | | ±10 | ±25 | ppm/°C | | Capacitor Bypass at DAC_REF | | | 4.7 | | 10 | μF | | DAC EXTERNAL REFERENCE | | | | | | | | Reference Input Range | | | 1.25 | · | 2.5 | ٧ | #### **GPIO Electrical Specifications** $(V_{AVDD} = 5.0V, V_{DVDD} = 3.3V, V_{AVDDIO} = +12.0V, V_{AGND} = V_{DGND} = 0V, V_{AVSSIO} = -2.0V, V_{DACREF} = 2.5V, V_{ADCREF} = 2.5V (Internal), f_S = 400ksps, 10V analog input range set to range 1 (0 to +10V). <math>T_A = -40^{\circ}C$ to +105°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------|------------------------|-----|----------------------------|-------| | GPIO EXCEPT IN BIDIRECTIONA | L LEVEL TR | RANSLATION MODE | | | | | | Programmable Input Logic<br>Threshold | V <sub>ITH</sub> | | 0.3 | | V <sub>DACREF</sub> | V | | Input High Voltage | V <sub>IH</sub> | | V <sub>ITH</sub> + 0.3 | | | V | | Input Low Voltage | $V_{IL}$ | | | | V <sub>ITH</sub> - 0.3 | V | | Hysteresis | | | | ±30 | | mV | | Programmable Output Logic Level | V <sub>OLVL</sub> | | 0 | | 4 x<br>V <sub>DACREF</sub> | V | | Propagation Delay from GPI Input<br>to GPO Output in Unidirectional<br>Level Translating Mode | | Midscale threshold, 5V logic swing | | 2 | | μs | | BIDIRECTIONAL LEVEL TRANSL | ATION PATI | H AND ANALOG SWITCH | | | | | | Input High Voltage | V <sub>IH</sub> | | 1 | | | V | | Input Low Voltage | V <sub>IL</sub> | | | | 0.2 | V | | On-Resistance | | From V <sub>AVSSIO</sub> +2.50V to V <sub>AVDDIO</sub> - 2.50V | | | 60 | Ω | #### **GPIO Electrical Specifications (continued)** $(V_{AVDD}$ = 4.75V to 5.25V, $V_{DVDD}$ = 3.3V, $V_{AVDDIO}$ = +12.0V, $V_{AGND}$ = $V_{DGND}$ = 0V, $V_{AVSSIO}$ = -2.0V, $V_{DACREF}$ = 2.5V, $V_{ADCREF}$ = 2.5V (Internal), $f_S$ = 400ksps, 10V analog input range set to range 1 (0 to +10V). $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|--------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | Propagation Delay | | 10kΩ pullup resistors to rail in each side. Midvoltage to midvoltage when driving side goes from high to low | | | 1 | μs | | ANALOG SWITCH | | | | | | | | Turn-On Delay | | (Note 7) | | | 400 | ns | | Turn-Off Delay | | (Note 7) | | | 400 | ns | | On-Time Duration | | (Note 7) | 1 | | | μs | | Off Time Duration | | (Note 7) | 1 | | | μs | | On-Resistance | | From V <sub>AVSSIO</sub> +2.50V to V <sub>AVDDIO</sub> - 2.50V | | | 60 | Ω | #### **DAC Electrical Specifications** $(V_{AVDD} = 4.75V \text{ to } 5.25V, V_{DVDD} = 3.3V, V_{AVDDIO} = +12.0V, V_{AGND} = V_{DGND} = 0V, V_{AVSSIO} = -2.0V, V_{DACREF} = 2.5V, V_{ADCREF} = 2.5V (Internal), f_S = 400ksps, 10V analog input range set to range 1 (0 to +10V). T_A = -40°C to +105°C, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 2)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | | | |-------------------------------------------------|-------------------|----------------------------------------------------------------------------|------|------|------|-------------------|--|--|--|--|--| | DC ACCURACY | | | | | | | | | | | | | Resolution | N | | 12 | | | Bits | | | | | | | | | Range 1 | 0 | | +10 | | | | | | | | Output Range (Note 5) | V <sub>PORT</sub> | Range 2 | -5 | | +5 | V | | | | | | | | | Range 3 | -10 | | 0 | | | | | | | | Integral Linearity Error | INL | From code 100 to code 3996 | | ±0.5 | ±1.5 | LSB | | | | | | | Differential Linearity Error | DNL | | | ±0.5 | ±1 | LSB | | | | | | | Offset Voltage | | At code 100 | | | ±20 | LSB | | | | | | | Offset Voltage Tempco | | | | 15 | | ppm/°C | | | | | | | Gain Error | | From code 100 to code 3996 | -0.6 | | +0.6 | % of<br>FS | | | | | | | Gain Error Tempco | | From code 100 to code 3996 | | 4 | | ppm of<br>FS/°C | | | | | | | Power-Supply Rejection<br>Ratio | PSRR | | | 0.4 | | mV/V | | | | | | | DYNAMIC CHARACTERIST | ics | | | | | | | | | | | | Output Voltage Slew Rate | SR | | | 1.6 | | V/µs | | | | | | | Output Settling Time | | To ±1 LSB, from 0 to full scale, output load capacitance of 250pF (Note 7) | | 40 | | μs | | | | | | | Settling Time After Current-<br>Limit Condition | | | | 6 | | μs | | | | | | | Noise | | f = 0.1Hz to 300kHz | | 3.8 | | mV <sub>P-P</sub> | | | | | | #### **DAC Electrical Specifications (continued)** $(V_{AVDD}$ = 4.75V to 5.25V, $V_{DVDD}$ = 3.3V, $V_{AVDDIO}$ = +12.0V, $V_{AGND}$ = $V_{DGND}$ = 0V, $V_{AVSSIO}$ = -2.0V, $V_{DACREF}$ = 2.5V, $V_{ADCREF}$ = 2.5V (Internal), $f_S$ = 400ksps, 10V analog input range set to range 1 (0 to +10V). $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|--------|------------|-----|-----|-----|-------| | TRACK-AND-HOLD | | | | | | | | Digital Feedthrough | | | | 5 | | nV⋅s | | Hold Step | | (Note 6) | | 1 | 6 | mV | | Droop Rate | | (Note 6) | | 0.3 | 15 | mV/s | #### **Interface Digital IO Electrical Specifications** $(V_{AVDD} = 5.0V, V_{DVDD} = 1.62V \text{ to } 5.50V, V_{AVDDIO} = +12.0V, V_{AGND} = V_{DGND} = 0V, V_{AVSSIO} = -2.0V, V_{DACREF} = 2.5V, V_{ADCREF} = 2.5V (Internal), f_S = 400ksps, 10V analog input range set to range 1 (0 to +10V). T_A = -40°C to +105°C, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 2)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|--------|------------------------------------------------------------|-----------------------------|-----|-----------------------------|-------| | SPI IO DC SPECIFICATION | | | | | | • | | Input High Voltage | | V <sub>DVDD</sub> = 2.50V to 5.50V | 0.7 x<br>V <sub>DVDD</sub> | | | V | | (DIN, SCLK, CS, CNVT) | | V <sub>DVDD</sub> = 1.62V to 2.50V | 0.85 x<br>V <sub>DVDD</sub> | | | V | | Input Low Voltage<br>(DIN, SCLK, CS, CNVT) | | V <sub>DVDD</sub> = 2.50V to 5.50V | | | 0.3 x<br>V <sub>DVDD</sub> | V | | | | V <sub>DVDD</sub> = 1.62V to 2.50V | | | 0.15 x<br>V <sub>DVDD</sub> | V | | Input Leakage Current (DIN, SCLK, CS, CNVT, INT) | | Input voltage at DVDD | -10 | | +10 | μА | | Input Capacitance<br>(DIN, SCLK, CS, CNVT) | | | | 10 | | pF | | Output High Voltage (DOLIT) | | I <sub>SRC</sub> = 5mA, V <sub>DVDD</sub> = 2.50V to 5.50V | V <sub>DVDD</sub> - 0.5 | | | V | | Output High Voltage (DOUT) | | I <sub>SRC</sub> = 2mA, V <sub>DVDD</sub> = 1.62V to 2.50V | V <sub>DVDD</sub> - 0.3 | | | V | | Output Low Voltage | | I <sub>SNK</sub> = 5mA, V <sub>DVDD</sub> = 2.50V to 5.50V | | | 0.4 | V | | (DOUT, $\overline{\text{INT}}$ ) | | I <sub>SNK</sub> = 2mA, V <sub>DVDD</sub> = 1.62V to 2.50V | | | 0.2 | V | | Output Leakage Current (DOUT) | | | -10 | | +10 | μA | #### **Interface Digital IO Electrical Specifications (continued)** $(V_{AVDD} = 5.0V, V_{DVDD} = 1.62V \text{ to } 5.50V, V_{AVDDIO} = +12.0V, V_{AGND} = V_{DGND} = 0V, V_{AVSSIO} = -2.0V, V_{DACREF} = 2.5V, V_{ADCREF} = 2.5V (Internal), f_S = 400ksps, 10V analog input range set to range 1 (0 to +10V). T_A = -40°C to +105°C, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 2)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|-------------------|------------------------------------|-----|-----|-----|-------| | SPI TIMING REQUIREMENTS (See I | Figures 1 and | d 2) | • | | | | | SCLV Fraguency | f | V <sub>DVDD</sub> = 2.50V to 5.50V | | | 20 | MHz | | SCLK Frequency | fsclk | V <sub>DVDD</sub> = 1.62V to 2.50V | | | 10 | MHz | | SCLK Clock Period | | V <sub>DVDD</sub> = 2.50V to 5.50V | 50 | | | ns | | SCLK Clock Period | t <sub>CP</sub> | V <sub>DVDD</sub> = 1.62V to 2.50V | 100 | | | ns | | SCLK Pulse-Width High | tсн | | 10 | | | ns | | SCLK Dulas Width Law | | V <sub>DVDD</sub> = 2.50V to 5.50V | 25 | | | ns | | SCLK Pulse-Width Low | tCL | V <sub>DVDD</sub> = 1.62V to 2.50V | 65 | | | ns | | CS Low to First SCLK Rise Setup | t <sub>CSS0</sub> | | 5 | | | ns | | 24th SCLK Rising Edge to CS<br>Rising Edge | t <sub>CSS1</sub> | | 5 | | | ns | | SCLK Rise to CS Low | t <sub>CSH0</sub> | | 5 | | | ns | | CS Pulse-Width High | t <sub>CSW</sub> | | 50 | | | ns | | DIN to SCLK Setup | t <sub>DS</sub> | | 5 | | | ns | | DIN Hold After SCLK | t <sub>DH</sub> | | 5 | | | ns | | DOLLT Transition Valid After CCLK Foll | | V <sub>DVDD</sub> = 2.50V to 5.50V | | | 23 | ns | | DOUT Transition Valid After SCLK Fall | t <sub>DOT</sub> | V <sub>DVDD</sub> = 1.62V to 2.50V | | | 55 | ns | | CS Rise to DOUT Disable | t <sub>DOD</sub> | C <sub>LOAD</sub> = 20pF | | | 50 | ns | Figure 1. SPI Write Timing (N = Number of Words Written; N > 1 for Burst Mode) Figure 2. SPI Read Timing (N = Number of Words Written; N > 1 for Burst Mode) #### **Internal and External Temperature Sensor Specifications** $(V_{AVDD}$ = 4.75V to 5.25V, $V_{DVDD}$ = 3.3V, $V_{AVDDIO}$ = +12.0V, $V_{AGND}$ = $V_{DGND}$ = 0V, $V_{AVSSIO}$ = -2.0V, $V_{DACREF}$ = 2.5V, $V_{ADCREF}$ = 2.5V (Internal), $V_{ASSIO}$ = -40°C to +105°C, unless otherwise noted. Typical values are at $V_{ASSIO}$ = -40°C to +105°C, unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|--------|-------------------------------------|-----|-------|------|-------| | ACCURACY | | | • | | | | | Accuracy of Internal Sensor | | 0°C ≤ T <sub>J</sub> ≤ +80°C | | ±0.3 | ±2.0 | °C | | (Note 6,8) | | -40°C ≤ T <sub>J</sub> ≤ +125°C | | ±0.7 | ±5 | °C | | Accuracy of External Sensor | | 0°C ≤ T <sub>RJ</sub> ≤ +80°C | | ±0.3 | ±2.0 | °C | | (Note 6,8) | | -40°C ≤ T <sub>RJ</sub> ≤ +150°C | | ±1.0 | ±5 | °C | | Temperature Measurement Resolution | | | | 0.125 | | °C | | External Sensor Junction Current | High | | | 68 | | μA | | External Sensor Junction Current | Low | | | 4 | | μΑ | | External Sensor Junction Current | High | Series resistance cancellation mode | | 136 | | μA | | External Sensor Junction Current | Low | Series resistance cancellation mode | | 8 | | μΑ | | Remote Junction Current<br>Conversion Ratio | | | | 17 | | | | D0N/D1N Voltage (Internally Generated) | | Internally Generated | | 0.5 | | V | #### **Power Supply Specifications** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|--------|----------------------------------|-------------------|-----|-------|-------| | V <sub>AVDD</sub> | | | 4.75 | | 5.25 | V | | V <sub>DVDD</sub> | | | 1.62 | | 5.50 | V | | V <sub>AVDDIO</sub> | | | V <sub>AVDD</sub> | | 15.75 | V | | V <sub>AVSSIO</sub> | | | -12.0 | | 0 | V | | V <sub>AVDDIO</sub> to V <sub>AVSSIO</sub> | | | V <sub>AVDD</sub> | | 24 | V | | | | All ports in high-impedance mode | | 14 | 18 | mA | | 1 | | LPEN = 1 | | 11 | | mA | | IAVDD | | All ports in ADC-related modes | | 17 | | mA | | | | All ports in DAC-related modes | | 18 | | mA | | I <sub>DVDD</sub> | | Serial interface in idle mode | | | 2 | μA | | I <sub>AVDDIO</sub> | | All ports in mode 0 | | | 150 | μA | | I <sub>AVSSIO</sub> | | All ports in mode 0 | -400 | | | μA | #### Recommended VDDIO/VSSIO Supply Selection | | | 1.1 | <u> </u> | | | |---------|------------|---------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------| | | | | ADC R | RANGE | | | | | -10V TO 0V | -5V TO +5V | 0V TO +10V | 0 TO 2.5V | | GE | -10V TO 0V | V <sub>AVDDIO</sub> = +5V<br>V <sub>AVSSIO</sub> = -12V | V <sub>AVDDIO</sub> = +5V<br>V <sub>AVSSIO</sub> = -12V | V <sub>AVDDIO</sub> = +10V<br>V <sub>AVSSIO</sub> = -12V | V <sub>AVDDIO</sub> = +5V<br>V <sub>AVSSIO</sub> = -12V | | C RANGI | -5V TO +5V | $V_{AVDDIO} = +7V$<br>$V_{AVSSIO} = -10V$ | V <sub>AVDDIO</sub> = +7V<br>V <sub>AVSSIO</sub> = -7V | V <sub>AVDDIO</sub> = +10V<br>V <sub>AVSSIO</sub> = -7V | V <sub>AVDDIO</sub> = +7V<br>V <sub>AVSSIO</sub> = -7V | | DAC | 0V TO +10V | $V_{AVDDIO} = +12V$<br>$V_{AVSSIO} = -10V$ | V <sub>AVDDIO</sub> = +12V<br>V <sub>AVSSIO</sub> = -5V | V <sub>AVDDIO</sub> = +12V<br>V <sub>AVSSIO</sub> = -2V | V <sub>AVDDIO</sub> = +12V<br>V <sub>AVSSIO</sub> = -2V | The values of VAVDDIO and VAVSSIO supply voltages depend on the application circuit and the device configuration. V<sub>AVDDIO</sub> needs to be the maximum of those four values: - If one or more ports are in mode 3, 4, 5, 6, or 10 (DAC-related modes), V<sub>AVDDIO</sub> must be set, at minimum, to the value of the largest voltage driven by any of the ports set in those modes. For improved linearity, it is recommended to set V<sub>AVDDIO</sub> 2.0V above the largest voltage value. - If one or more ports are in mode 7, 8, or 9 (ADC-related modes), V<sub>AVDDIO</sub> must be set, at minimum, to the value of the largest voltage applied to any of the ports set in those modes. - If one or more ports are in mode 11 or 12 (Analog switch-related modes), V<sub>AVDDIO</sub> must be set, at minimum, to 2.0V above the value of the largest voltage applied to any of the ports functioning as analog switch terminals. - V<sub>AVDDIO</sub> cannot be set lower than V<sub>AVDD</sub>. V<sub>AVSSIO</sub> needs to be the minimum of those four values: - If one or more ports are in mode 3, 4, 5, 6, or 10 (DAC-related modes), V<sub>AVSSIO</sub> must be set, at maximum, to the value of the lowest voltage driven by any of the ports set in those modes. For improved linearity, it is recommended to set V<sub>AVSSIO</sub> 2.0V below the lowest voltage value. - If one or more ports are in mode 7, 8, or 9 (ADC-related modes), V<sub>AVSSIO</sub> must be set, at maximum, to the value of the lowest voltage applied to any of the ports set in those modes. #### Recommended VDDIO/VSSIO Supply Selection (continued) - If one or more ports are in mode 11 or 12 (Analog Switch-related modes), V<sub>AVSSIO</sub> must be set, at maximum, to 2.0V below the value of the lowest voltage applied to any of the ports functioning as analog switch terminals. - V<sub>AVSSIO</sub> cannot be set higher than V<sub>AGND</sub>. For example, the MAX11311 can operate with only one voltage supply of 5V (±5%) connected to AVDD, AVDDIO, and DVDD, and one ground of 0V connected to AGND, DGND, and AVSSIO. However, the level of performance presented in the electrical specifications requires the setting of the supplies connected to AVDDIO and AVSSIO as previously described. #### **Common PIXI Electrical Specifications** $(V_{AVDD}$ = 4.75V to 5.25V, $V_{DVDD}$ = 3.3V, $V_{AVDDIO}$ = +12.0V, $V_{AGND}$ = $V_{DGND}$ = 0V, $V_{AVSSIO}$ = -2.0V, $V_{DACREF}$ = 2.5V, $V_{ADCREF}$ = 2.5V (Internal), $f_S$ = 400ksps, 10V analog input range set to range 1 (0 to +10V). $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|-----------|-----------------------------------------------------------------------|------------------------------|-----|------------------------------|-------| | PIXI PORTS | 1 | | | | | | | Input Capacitance | | All PIXI ports | | 20 | | pF | | Input Resistance | | All PIXI input ports except ADC mode | 50 | 75 | 100 | kΩ | | Startup Time | | Between stable supplies and accessing registers | | | 100 | ms | | HIGH-VOLTAGE OUTPUT DRIVE | R CHARACT | ERISTICS | | | | | | Maximum Output Capacitance | | | | | 250 | pF | | Output Low Voltage, DAC Mode | | Sinking 25mA, V <sub>AVSSIO</sub> = 0V,<br>AVDDIO = 10V | | | V <sub>AVSSIO</sub><br>+ 1.0 | V | | Output High Voltage, DAC Mode | | Sourcing 25mA, V <sub>AVSSIO</sub> = 0V,<br>V <sub>AVDDIO</sub> = 10V | V <sub>AVDDIO</sub><br>- 1.5 | | | V | | Output Low Voltage, GPO Mode | | Sinking 2mA, V <sub>AVSSIO</sub> = 0V,<br>V <sub>AVDDIO</sub> = 10V | | | V <sub>AVSSIO</sub><br>+ 0.4 | V | | Output High Voltage, GPO Mode | | Sourcing 2mA, V <sub>AVSSIO</sub> = 0V,<br>V <sub>AVDDIO</sub> = 10V | V <sub>AVDDIO</sub><br>– 0.4 | | | V | | Current Limit | | Short to AVDDIO | | 75 | | mA | | Current Limit | | Short to AVSSIO | | 75 | | mA | - Note 2: Electrical specifications are production tested at $T_A = +25^{\circ}$ C. Specifications over the entire operating temperature range are guaranteed by design and characterization. Typical specifications are at $T_A = +25^{\circ}$ C. - **Note 3:** DC accuracy specifications are tested for single-ended ADC inputs only. - Note 4: The effective ADC sample rate for port X configured in mode 6, 7, or 8 is: [ADC sample rate per ADCCONV]/(([number of ports in modes 6,7,8] + [1 if TMPSEL ≠ 000]) x [2# OF SAMPLES for port X]) - **Note 5:** See the *Recommended VDDIO/VSSIO Supply Selection* table for each range. For ports in modes 6, 7, 8, or 9, the voltage applied to those ports must be within the limits of their selected input range, whether in single-ended or differential mode. - Note 6: Specification is guaranteed by design and characterization. - Note 7: Switch controlled by GPI-configured port. One switch terminal connected to 0V, the other terminal connected to 5V through a 5mA current source. Timing is measured at the 2.5V transition point. Turn-on and turn-off delays are measured from the edge of the control signal to the 2.5V transition point. Turn-on and turn-off durations are measured between control signal transitions. - Note 8: In DAC-related modes, the rate, at which PIXI ports configured in mode 1, 3, 4, 5, 6, or 10 are refreshed, is as follows: 1/(40μs x [number of ports in modes 1, 3, 4, 5, 6, 10]) - Note 9: Typical (TYP) values represent the errors at the extremes of the given temperature range. ### **Typical Operating Characteristics** $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ### **Typical Operating Characteristics (continued)** $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ## **Typical Operating Characteristics (continued)** $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ## Typical Operating Characteristics (continued) (T<sub>A</sub> = +25°C, unless otherwise noted.) Maxim Integrated | 15 www.maximintegrated.com ### **Typical Operating Characteristics (continued)** (T<sub>A</sub> = +25°C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** (T<sub>A</sub> = +25°C, unless otherwise noted.) ## **Pin Configurations** ## **Pin Description** | PIN | NAME | FUNCTION | |-------|-------------|--------------------------------------------------------------------------------------------------------| | 1 | DVDD | Positive Digital Supply | | 2 | DIN | Serial Interface Data Input | | 3 | SCLK | Serial Interface Clock Input | | 4 | CSB | Serial Interface Chip-Select. Active-low. | | 5 | DOUT | Serial Interface Data Output | | 6 | ĪNT | Interrupt Open-Drain Output. Active-low. | | 7 | CNVT | ADC Trigger Control Input. Active-low. | | 8 | ADC_INT_REF | ADC Internal Voltage Reference Output. Connect a bypass capacitor at this pin (4.7μF to 10μF). | | 9 | DAC_REF | DAC External/Internal Voltage Reference Input. Connect a bypass capacitor at this pin (4.7µF to 10µF). | | 10 | D0P | 1st External Temperature Sensor Positive Input | | 11 | D0N | 1st External Temperature Sensor Negative Input | | 12 | AVDD | Positive Analog Supply | | 13 | AGND | Analog Ground | | 14 | PORT0 | Configurable Mixed-Signal Port 0 | | 15 | D1P | 2 <sup>nd</sup> External Temperature Sensor Positive Input | | 16 | D1N | 2 <sup>nd</sup> External Temperature Sensor Negative Input | | 17 | PORT1 | Configurable Mixed-Signal Port 1 | | 18,27 | AVDDIO | Analog Positive Supply For Mixed-Signal Ports. Connect both pins to AVDDIO. | | 19 | PORT2 | Configurable Mixed-Signal Port 2 | | 20 | PORT3 | Configurable Mixed-Signal Port 3 | | 21 | PORT4 | Configurable Mixed-Signal Port 4 | | 22 | PORT5 | Configurable Mixed-Signal Port 5 | | 23 | AVSSIO | Analog Negative Supply for Mixed-Signal Ports. | | 24 | PORT6 | Configurable Mixed-Signal Port 6 | | 25 | PORT7 | Configurable Mixed-Signal Port 7 | | 26 | AGND1 | Analog Ground | | 28 | PORT8 | Configurable Mixed-Signal Port 8 | | 29 | PORT9 | Configurable Mixed-Signal Port 9 | | 30 | PORT10 | Configurable Mixed-Signal Port 10 | | 31 | PORT11 | Configurable Mixed-Signal Port 11 | | 32 | DGND | Digital Ground | | | EP | Exposed Pad. Connect EP to AVSSIO. | ## **Application Circuits** Control and Monitoring Solution #### **Detailed Description** #### **Functional Overview** The MAX11311 has 12 configurable mixed-signal I/O ports. Each port is independently configured as a DAC output, an ADC input, a GPI, a GPO, or an analog switch terminal. User-controllable parameters are available for each of those configurations. The device offers one internal and two external temperature sensors. The serial interface operates as a SPI Mode 0 interface. The DAC is used to drive out a voltage defined by the DAC data register of the DAC-configured ports. The DAC uses either an internal or external voltage reference. The selection of the voltage reference is set for all the ports and cannot be configured on a port-by-port basis. The ADC converts voltages applied to the ADC-configured ports. The ADC can operate in single-ended mode or in differential mode, by which any two ports can form a differential pair. The port configured as the negative input of the ADC can be used by more than one differential ADC input pairs. The ADC uses an internal voltage reference. In some configurations, the ADC uses the DAC voltage reference selection can be configured on a port-by-port basis. Interrupts provide the host with the occurrence of userselected events through the configuration of an interrupt mask register. #### **ADC Operations** The ADC is a 12-bit, low-power, successive approximation analog-to-digital converter, capable of sampling a single input at up to 400ksps. The ADC's conversion rate can be programmed to 400ksps, 333ksps, 250ksps, or 200ksps. The default conversion rate setting is 200ksps. Each ADC-configured port can be programmed for one of four input voltage ranges: 0V to +10V, -5V to +5V, -10V to 0V, and 0V to +2.5V. The ADC uses the internal ADC 2.5V voltage reference, or, in some cases, the DAC voltage reference. The voltage reference can be selected on a port-by-port basis. #### **ADC Control** The ADC can be triggered using an external signal $\overline{\text{CNVT}}$ or from a control bit. $\overline{\text{CNVT}}$ is active-low and must remain low for a minimal duration of 0.5µs to trigger a conversion. Four configurations are available: - Idle mode (default setting). - Single sweep mode. The ADC sweeps sequentially the ADC-configured ports, from the lowest index port to the highest index port, once CNVT is asserted. - Single conversion mode. The ADC performs a single conversion at the current port in the series of ADCconfigured ports when CNVT is asserted. - Continuous sweep mode. The ADC continuously sweeps the ADC-configured ports. The CNVT port has no effect in this mode. #### **ADC Averaging Function** ADC-configured ports can be configured to average blocks of 2, 4, 8, 16, 32, 64, or 128 conversion results. The corresponding ADC data register is updated only when the averaging is completed, thus decreasing the throughput proportionally. If the number of samples to average is modified for a given port, the content of the ADC data register for that port is cleared before starting to average the new block of samples. #### **ADC Mode Change** When users change the ADC active mode (continuous sweep, single sweep, or single conversion), the ADC data registers are reset. However, ADC data registers retain content when the ADC is changed to idle mode. #### **ADC Configurations** The ADC can operate in single-ended, differential, or pseudo-differential mode. In single-ended mode, the PIXI port is the positive input to the ADC while the negative input is grounded internally (Figure 3). In differential mode (Figure 4), any pair of PIXI ports can be configured as inputs to the differential ADC. In pseudo-differential mode (Figure 5), one PIXI port produces the voltage applied to the negative input of the ADC while another PIXI port forms the positive input. The ADC data format is straight binary in single-ended mode, and two's complement in differential and pseudodifferential modes. #### **DAC Operations** The MAX11311 uses a 12-bit DAC, which operates at the rate of 40µs per port. Since up to 12 ports can be configured in DAC-related modes, the minimum refresh rate per port is 2.083kHz. No external component is required to set the offset and gain of the DAC drivers. The PIXI port driver features a wide output voltage range of ±10V and high current capability with dedicated power supplies (AVDDIO, AVSSIO). The DAC uses either the internal or external voltage reference. Unlike the ADC, the DAC voltage reference cannot be configured on a port-by-port basis. DAC mode configuration is illustrated in Figure 6. Figure 3. ADC with Single-Ended Input Figure 4. ADC with Differential Inputs Figure 5. ADC with Pseudo-Differential Input Set by DAC Figure 6. DAC Configuration Figure 7. DAC Configuration with ADC Monitoring DAC operations can be monitored by the ADC. In such a mode, the ADC samples the DAC-configured port to allow the host to monitor that the voltage at the port is within expectations given the accuracy of the ADC and DAC. This ADC monitoring mode is shown in Figure 7. By default, the DAC updates the DAC-configured ports sequentially. However, users can configure the DAC so that its sequence can jump to update the port that just received new data to convert. After having updated this port, the DAC continues its default sequence from that port. In that mode, users should allow a minimum of 80µs between DAC data register updates for subsequent jump operations. In addition to port-specific DAC data registers, the host can also use the same data for all DAC-related ports using one of two preset DAC data registers. All DAC output drivers are protected by overcurrent limit circuitry. In case of overcurrent, the MAX11311 generates an interrupt. Detailed status registers are offered to the host to determine which ports are current limited. #### **General-Purpose Input and Output** Each PIXI port can be configured as a GPI or a GPO. The GPI threshold (Figure 8) is adjusted by setting the DAC data register of that GPI port to the corresponding voltage. If the DAC data register is set at 0x0FFF, the GPI threshold is the DAC reference voltage. The amplitude of the input signal must be contained within 0V to V<sub>AVDD</sub>. The GPI- configured port can be set to detect rising edges, falling edges, either rising or falling edges, or none. When a port is configured as GPO (Figure 9), the amplitude of its logic-one level is set by its DAC data register. If the DAC data register is set at 0x0FFF, the GPO logic-one level is four times the DAC reference voltage. The logic-zero level is always 0V. The host can set the logic state of GPO-configured ports through the corresponding GPO data registers. Figure 8. GPI Mode Figure 9. GPO Mode ## Unidirectional and Bidirectional Level Translator Operations By combining GPI- and GPO-configured ports, unidirectional level translator paths can be formed. The signaling at the input of the path can be different from the signaling at the end (<u>Figure 10</u>). For example, a unidirectional path could convert a signal from 1.8V logic level to 3.3V logic level. The unidirectional path configuration allows for the transmission of signals received on a GPI-configured port to one or more GPO-configured ports. Pairs of adjacent PIXI ports can also form bidirectional level translator paths that are targeted to operate with open-drain drivers (Figure 11). In this configuration, adjacent PIXI ports must be from the same six-channel group: PORT0 to PORT5 or PORT6 to PORT11. When used as a bidirectional level translator, the pair of PIXI ports must be accompanied with external pullup resistors to meet proper logic levels. Figure 10. Unidirectional Level Translator Path Mode Figure 11. Bidirectional Level Translation Application Diagram ## Internally or Externally Controlled Analog Switch Operation Two adjacent PIXI ports from the same group of ports (PORT0 to PORT5 or PORT6 to PORT11) can form a $60\Omega$ analog switch that is controlled by two different configurations. Analog switches cannot be configured between programmable ports in different groups, such as between PORT5 and PORT6 or between PORT0 and PORT11. In one configuration, the switch is dynamically controlled by any other GPI-configured PIXI port, as illustrated in Figure 12. The signal applied to that GPI-configured port can be inverted. In the other configuration, the switch is programmed to be permanently "ON" by configuring the corresponding PIXI port. To turn the switch "OFF", the host must set that PIXI port in high-impedance configuration. #### **Power-Supply Brownout Detection** The MAX11311 features a brownout detection circuit that monitors AVDDIO and AVDD pins. When AVDDIO goes below approximately 4.0V, an interrupt is registered, and the interrupt port is asserted if not masked. When AVDD goes below approximately 4.0V, the device resets. #### **SPI Operations** The MAX11311 SPI interface complies with the timing of Mode 0, as illustrated in <u>Figure 13</u>. The MAX11311 samples incoming data on the rising edge of SCLK and releases outgoing data on the falling edge of SCLK. Figure 12. PIXI Ports as a Controllable Analog Switch Figure 13. SPI Timing (Mode 0) SPI transactions are made of a minimum of three bytes. Each transaction is defined by the assertion of $\overline{\text{CS}}$ . The first byte contains the address and the read/write bit. The second byte carries the most significant byte of the data to either write or read. The third byte contains the least significant byte of the data to either write or read. Such a transaction is shown in $\underline{\text{Table 1}}$ . For write transactions, the targeted register content is modified only after the third byte has been fully received. The bits come out of DOUT (or come in DIN), most significant bit first. Note that the duration of the transaction is determined by the assertion of $\overline{\text{CS}}$ . If $\overline{\text{CS}}$ remains asserted past the third byte, and if SCLK remains active past the third byte, the MAX11311 assumes that a second data sample is received (or transmitted) corresponding to the next register address. The address keeps on incrementing as $\overline{\text{CS}}$ remains asserted and SCLK remains active. Table 2 shows an example of such a burst transaction. Each time a new data sample is read or written, the register address is incremented by one until it reaches the last register address. If a transaction targets an unused address, nothing is written within the MAX11311 for write transactions, and all zeros are read back for read transactions. Similarly, if **Table 1. Single Register SPI Transaction Format** | | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |----------|----|----|-----|--------|---------|----|----|------| | 1st Byte | | | Add | dress[ | 6:0] | | | R/WB | | 2nd Byte | | | | Dat | a[15:8 | ] | | | | 3rd Byte | | | | Da | ta[7:0] | | | | a write transaction targets a read-only register, nothing is written to the device. #### **Burst Transaction Address Incrementing Modes** With a burst transaction, the address of the initial register is entered once. The data of the targeted register can then be written or read. If the serial clock keeps running, and if $\overline{\text{CS}}$ remains asserted, the device increments the address pointer and writes or reads the next data after the next 16 serial clock periods. This scheme goes on until $\overline{\text{CS}}$ is deasserted. There are two address incrementing modes. In one mode, the address is simply incremented by one (default mode), while in the other, the address is incremented contextually. When writing DAC data registers in a burst fashion using contextual addressing, the host would write the address of the first port that is DAC-configured (starting from the lowest port index). As $\overline{\text{CS}}$ remains asserted and another set of 16 serial clock cycles are received, the next DAC-configured port is written. This scheme continues until the last DAC-configured port is reached. At that point, any additional serial clock cycle results in looping back to the first DAC-configured port. The contextual addressing scheme is only valid for writing DAC data registers, as described above, and reading ADC data registers. #### **Interrupt Operations** The MAX11311 issues interrupts to alert the host of various events. All events are recorded by the interrupt register. The assertion of an interrupt register bit results in the assertion of the interrupt port (INT) if that interrupt bit is **Table 2. Multiple Register SPI Transaction Format** | | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |-----------|----|----|----|-------------|------------|----|----|------| | 1st Byte | | | A | ddress_N[6: | 0] | | | R/WB | | 2nd Byte | | | | Dat | a_N[15:8] | | | | | 3rd Byte | | | | Da | ta_N[7:0] | | | | | 4th Byte | | | | Data | _N+1[15:8] | | | | | 5th Byte | | | | Data | a_N+1[7:0] | | | | | 6th Byte | | | | Data | _N+2[15:8] | | | | | 7th Byte | | | | Data | a_N+2[7:0] | | | | | 8th Byte | | | | Data | _N+3[15:8] | | | | | 9th Byte | | | | Data | a_N+3[7:0] | | | | | 10th Byte | | | | Data | _N+4[15:8] | | | | | 11th Byte | | | | Data | a_N+4[7:0] | | | | not masked. By default, all interrupts are masked upon power-up or reset. The interrupts are listed hereafter. The ADCFLAG (ADC Flag) interrupt indicates that the ADC just completed a conversion or set of conversions. It is asserted either at the end of a conversion when the ADC is in single-conversion mode or at the end of a sweep when the ADC is either in single-sweep mode or continuous-sweep mode. ADCFLAG is cleared when the interrupt register is read. The ADCDR (ADC Data Ready) interrupt is asserted when at least one ADC data register is refreshed. Since one conversion per ADC-configured port is performed per sweep, many sweeps may be required before refreshing the data register of a given ADC-configured port that utilizes the averaging function. See the <u>ADC Averaging Function</u> section. To determine which ADC-configured port received a new data sample, the host must read the ADC status registers. ADCDR is cleared after the interrupt register and both ADC status registers are read subsequently. The ADCDM (ADC Data Missed) interrupt is asserted when any ADC data register is not read by the host before new data is stored in that ADC data register. ADCDM is cleared after the interrupt register is read. The GPIER (GPI Event Received) interrupt indicates that an event has been received on one of the GPI-configured ports. Each GPI port can be configured to generate an interrupt for an event such as detecting a rising edge, a falling edge, or either edge at the corresponding port. If the GPI port is configured to detect no edge, it is equivalent to masking the interrupt related to that port. A GPI status register allows the host to identify which port detected the event. GPIER is cleared after the interrupt register and both GPI status registers are read subsequently. The GPIEM (GPI Event Missed) interrupt informs the host that it did not service the GPI interrupt caused by the occurrence of an event recorded by GPI status registers before another event was received on the same port. The host must read the interrupt register and the GPI status registers whenever a GPI event received interrupt occurs; otherwise, the GPIEM register is asserted upon receiving the next event. This interrupt must be used in conjunction with the GPIER interrupt bit to operate properly. GPIEM is cleared after the interrupt register and both GPI status registers are read subsequently. The DACOI (DAC Overcurrent) interrupt indicates that a DAC-configured port current exceeded approximately 50mA. This limit is not configurable. A DAC overcurrent status register allows the host to identify which DAC- configured port exceeded the 50mA current limit. DACOI is cleared after the interrupt register is read, and both DAC overcurrent status registers are read subsequently. The TMPINT[2:0] (Internal Temperature Monitor) interrupt has three sources of interrupt, each independently controllable: a new internal temperature value is ready, the internal temperature value exceeds the maximum limit, or the internal temperature value is below the minimum limit. TMPINT is cleared after the interrupt register is read. The TMPEXT1[2:0] (1st External Temperature Monitor) interrupt has three sources of interrupt, each independently controllable: a new first external temperature value is ready, the first external temperature value exceeds the maximum limit, or the first external temperature value is below the minimum limit. TMPEXT1 is cleared after the interrupt register is read. The TMPEXT2[2:0] (2nd External Temperature Monitor) interrupt has three sources of interrupt, each independently controllable: a new second external temperature value is ready, the second external temperature value exceeds the maximum limit, or the second external temperature value is below the minimum limit. TMPEXT2 is cleared after the interrupt register is read. The VMON (High-Voltage Supply Monitor) interrupt is triggered when AVDDIO supply voltage falls below approximately 4V. VMON is cleared after the interrupt register is read. #### **Temperature Sensors Overview** The MAX11311 integrates one internal and two external temperature sensors. The external sensors are diodeconnected transistors, typically a low-cost, easily mounted 2N3904 NPN type, that replace conventional thermistors or thermocouples. The external sensors' accuracy is typically ±1°C over the -40°C to +150°C temperature range with no calibration necessary. Use of a transistor with a different ideality factor produces a proportionate difference in the absolute measured temperature. Parasitic series resistance results in a temperature reading error of about 0.25°C per Ohm of resistance. The MAX11311 features a series resistance cancellation mode (RS CANCEL) that eliminates this error for resistances up to 10 Ohms. The external sensors can also measure the die temperature of other ICs, such as microprocessors, that contain a substrateconnected diode available for temperature-sensing purposes. Temperature data can be read from the temperature data registers. The temperature data format is in two's complement, with one LSB representing 0.125°C. Register bits that are shown unused do not impact device functionality and read out as "0". Register bits that shown as "reserved" cannot be written by a value different from their default value. Writing a different value to those bits may affect the functionality of the device. Table 3. Register Table (Read/Write) Register Description | ADDRESS | DESCRIPTION | R15 | B14 | 2,2 | R12 | 5 | B40 | å | ä | R7 | ä | ä | PA | , a | 83 | ğ | OH OH | DEFAIIIT | |------------|----------------------------------------------|-------|---------------|---------------------|--------------|----------|---------------------|-------------|-------------------|--------------------|--------------|-------------------|------------------------|----------|------------------------|--------------|-----------------------|----------| | 200 | DESCRIPTION | 2 | 4 | 2 | D 12 | | 2 | â | | à | | 6 | 4 | 2 | 2 | ā | ã | DELAGE | | 0x00 (R) | Device ID | | | | | | | | | DEVID[15:0] | [0] | | | | | | | 0x0424 | | 0x01 (R) | Interrupt | VMON | | TmPExt2[2:0] | 2:0] | | TmPExt1[2:0] | ::0] | | TmPint[2:0] | | DACOI | GPIDM | GPIDR | ADCDM | ADCDR | ADCFLAG | 0000x0 | | 0x02 (R) | ADC data status;<br>ports 0-10 | | ` | ADCST[10:6] | [9:0] | | reserved | reserved | reserved | | | AD | ADCST[5:0] | | | reserved | reserved | 0000x0 | | 0x03 (R) | ADC data status;<br>port 11 | | | | | | ī) | UNUSED | | | | | | reserved | reserved | reserved | ADCST[11] | 000000 | | 0x04 (R) | Overcurrent status;<br>ports 0-10 | | | DACOIST[10:6] | [10:6] | | reserved | | reserved reserved | _ | | DAC | DACOIST[5:0] | | | reserved | reserved | 000000 | | 0x05 (R) | Overcurrent status;<br>port 11 | | | | | | 5 | UNUSED | | | | | | reserved | reserved | reserved | DACOIST[11] | 000000 | | 0x06 (R) | GPI status;<br>ports 0-10 | | | GPIST[10:6] | 10:6] | | reserved | | reserved reserved | | | GF | GPIST[5:0] | | | reserved | reserved | 000000 | | 0x07 (R) | GPI status; port 11 | | | | | | )<br>j | UNUSED | | | | | | reserved | reserved | reserved | GPIST[11] | 0000×0 | | 0x08 (R) | Internal<br>temperature data | | NO | UNUSED | | | | | | | TMF | TMPINTDAT[11:0] | 1:0] | | | | | 000000 | | 0x09 (R) | 1 <sup>st</sup> external<br>temperature data | | NO | UNUSED | | | | | | | TMPI | TMPEXT1DAT[11:0] | 11:0] | | | | | 000000 | | 0x0A (R) | 2 <sup>nd</sup> external<br>temperature data | | N S | UNUSED | | | | | | | TMP | TMPEXT2DAT[11:0] | 11:0] | | | | | 000000 | | 0x0B (R) | GPI data;<br>ports10-0 | | | GPIDAT[10:6] | 10:6] | | reserved | reserved | reserved | | | GP | GPIDAT[5:0] | | | reserved | peviesa | 000000 | | 0x0C (R) | GPI data;<br>port 11 | | | | | | ה<br>ה | UNUSED | | | | | | reserved | reserved | reserved | GPIDAT[11] | 000000 | | OXOD (R/W) | GPO data;<br>ports 10-0 | | | GPODAT | DAT[10:6] | | reserved | reserved | d reserved | | | GPC | GPODAT[5:0] | | | reserved | reserved | 000000 | | 0x0E (R/W) | GPO data;<br>port 11 | | | | | | j) | UNUSED | | | | | | reserved | reserved | reserved | GPODAT[11] | 000000 | | 0x10 (R/W) | Device control | Reset | BRST | LPEN | RS_CANCE | E TMPPER | œ | TmPCTL[2:0] | :0] | THSHDN | DACREF | ADCc | ADCconv[1:0] | DACC | DACCtL[1:0] | ADC | ADCCTL[1:0] | 000000 | | 0x11 (R/W) | Interrupt mask | VMON | | TmPExt2<br>MSK[2:0] | 15<br>0] | | TmPExt1<br>MSK[2:0] | | | TmPint<br>MSK[2:0] | | DACOI<br>MSK | SPID<br>GPID | GPIDR | ADCDM<br>MSK | ADCDR<br>MSK | ADCFLAG<br>MSK | 0xFFFF | | 0x12 (R/W) | GPI IRQ mode;<br>ports 0–5 | GPIMI | GPIMD_5[1:0] | GPIN | GPIMD_4[1:0] | GPIME | GPIMD_3[1:0] | GPIMD | GPIMD_2[1:0] | GPIMD | GPIMD_1[1:0] | GPIM | GPIMD_0[1:0] | resŧ | reserved | reę | reserved | 000000 | | 0x13 (R/W) | GPI IRQ mode;<br>ports 10–6 | GPIMD | GPIMD_10[1:0] | GPI№ | GPIMD_9[1:0] | GPIME | GPIMD_8[1:0] | GPIMD | GPIMD_7[1:0] | GPIME | GPIMD_6[1:0] | res | reserved | resŧ | reserved | reŧ | reserved | 000000 | | 0x14 (R/W) | GPI IRQ mode;<br>port 11 | | | | ם | UNUSED | | | | rese | reserved | res | reserved | rest | reserved | GPIM | GPIMD_11[1:0] | 000000 | | 0x16 (R/W) | DAC preset<br>data #1 | | N<br>N | UNUSED | | DACPRS | DACPRSTDAT1[11:0] | 0] | | | | | | | | | | 0000×0 | | 0x17 (R/W) | DAC preset<br>data #2 | | N | UNUSED | | | | | | | DACF | DACPRSTDAT2[11:0] | [11:0] | | | | | 0000×0 | | 0x18 (R/W) | Temperature<br>monitor<br>Configuration | | | | | 5 | UNUSED | | | | | TMPEXT<br>[ | TMPEXT2MONCFG<br>[1:0] | TMPEXT | TMPEXT1MONCFG<br>[1:0] | .NIAML | TMPINTMONCFG<br>[1:0] | 000000 | | | | | | | | | | | | | | | | | | | | | Table 3. Register Table (Read/Write) (continued) | 5 | DESCRIPTION B15 | B14 | B13 | R12 | B11 | B10 | 68 | 88 | R7 | B. | 85 | 84 | 83 | 83 | 2 | 8 | DEFAIIT | |-----------------------------------------------------------|-----------------|-------------|----------------|-----|-----|-----|----|----|----|-------|------------------|-------|----|----|---|---|---------| | Internal<br>temperature high<br>threshold | | | UNUSED | | | | | | | | TMPINTHI[11:0] | | | | | | 0x07FF | | Internal<br>temperature low<br>threshold | | NO ON | UNUSED | | | | | | | TMT | TMPINTLO[11:0] | [0: | | | | | 008000 | | 1 <sup>st</sup> external<br>temperature high<br>threshold | _ | N<br>O<br>N | UNUSED | | | | | | | TMF | TMPEXT1HI[11:0] | [0: | | | | | 0x07FF | | 1 <sup>st</sup> external<br>temperature low<br>threshold | _ | N<br>N | UNUSED | | | | | | | TMP | TMPEXT1LO[11:0] | 1:0] | | | | | 0x08000 | | 2 <sup>nd</sup> external<br>temperature high<br>threshold | | N<br>N | UNUSED | | | | | | | TMT | TMPEXT2HI[11:0] | [0:1 | | | | | 0x07FF | | 2 <sup>nd</sup> external<br>temperature low<br>threshold | | N<br>N | UNUSED | | | | | | | TMP | TMPEXT2LO[11:0] | 1:0] | | | | | 0x08000 | | reserved | | rese | reserved | | | | | | | | reserved | | | | | | | | reserved | | rese | reserved | | | | | | | | reserved | | | | | | | | Port 0<br>configuration | | Funcil | FuncID_0[3:0] | | | | | | | NO. | FUNCPRM_0[11:0] | 1:0] | | | | | 0000x0 | | Port 1<br>configuration | | Funcl | FuncID_1[3:0] | | | | | | | P. P. | FUNCPRM_1[11:0] | 1:0] | | | | | 0000x0 | | Port 2 configuration | | Funcl | FuncID_2[3:0] | | | | | | | P. P. | FUNCPRM_2[11:0] | 1:0] | | | | | 0000x0 | | Port 3 configuration | | Funcl | FuncID_3[3:0] | | | | | | | P.O. | FUNCPRM_3[11:0] | 1:0] | | | | | 000000 | | Port 4 configuration | | Funcl | FuncID_4[3:0] | | | | | | | FUN | FUNCPRM_4[11:0] | 1:0] | | | | | 000000 | | Port 5<br>configuration | | Funcl | FuncID_5[3:0] | | | | | | | FUN | FUNCPRM_5[11:0] | 1:0] | | | | | 000000 | | reserved | | rese | reserved | | | | | | | | reserved | | | | | | | | reserved | | rese | reserved | | | | | | | | reserved | | | | | | | | reserved | | rese | reserved | | | | | | | | reserved | | | | | | | | Port 6<br>configuration | | FuncID_6[3: | [0:8]9 | | | | | | | P.O. | FUNCPRM_6[11:0] | 1:0] | | | | | 000000 | | Port 7<br>configuration | | Funcl | FuncID_7[3:0] | | | | | | | FUN | FUNCPRM_7[11:0] | 1:0] | | | | | 000000 | | Port 8 configuration | | Funcl | FuncID_8[3:0] | | | | | | | FUN | FUNCPRM_8[11:0] | 1:0] | | | | | 000000 | | Port 9<br>configuration | | Funcl | FuncID_9[3:0] | | | | | | | FUN | FUNCPRM_9[11:0] | 1:0] | | | | | 000000 | | Port 10 configuration | | FunclD | FuncID_10[3:0] | | | | | | | FUNC | FUNCPRM_10[11:0] | 11:0] | | | | | 000000 | | Port 11<br>configuration | | Funcl | FuncID_11[3:0] | | | | | | | FUNC | FUNCPRM_11[11:0] | 11:0] | | | | | 000000 | | reserved | | resc | reserved | | | | | | | | reserved | | | | | | | | | | | | | | | | | | | | | | | | | | | ਰ | |-----------| | (continue | | 0 | | <u>=</u> | | 4 | | 5 | | ਰ | | ā | | Re | | | | Ф | | 9 | | <u>ש</u> | | Ε. | | ē | | ž | | = | | 9 | | Ř | | რ | | Ф | | <u></u> | | a | | | | 00000 | MOLEGICA | 040 040 | 20 20 20 20 20 20 20 20 20 | 20 | F 11 4 2 2 4 | |------------|------------------|----------|----------------------------|----|--------------| | ADDRESS | DESCRIPTION | 5.0 | 29 29 29 29 29 29 29 29 29 | | DELAGE | | 0x32 (R/W) | reserved | reserved | reserved | | | | 0x33 (R/W) | reserved | reserved | reserved | | | | 0x40 (R) | reserved | UNUSED | reserved | | | | 0x41 (R) | reserved | UNUSED | reserved | | | | 0x42 (R) | Port 0 ADC data | UNUSED | ADCDAT_0[11:0] | | 0000×0 | | 0x43 (R) | Port 1 ADC data | UNUSED | ADCDAT_1[11:0] | | 0000x0 | | 0x44 (R) | Port 2 ADC data | UNUSED | ADCDAT_2[111:0] | | 0000x0 | | 0x45 (R) | Port 3 ADC data | UNUSED | ADCDAT_3[11:0] | | 0000X0 | | 0x46 (R) | Port 4 ADC data | UNUSED | ADCDAT_4[11:0] | | 0000X0 | | 0x47 (R) | Port 5 ADC data | UNUSED | ADCDAT_5[11:0] | | 0000X0 | | 0x48 (R) | reserved | UNUSED | reserved | | | | 0x49 (R) | reserved | UNUSED | reserved | | | | 0x4A (R) | reserved | UNUSED | reserved | | | | 0x4B (R) | Port 6 ADC data | UNUSED | ADCDAT_6[11:0] | | 0000x0 | | 0x4C (R) | Port 7 ADC data | UNUSED | ADCDAT_7[11:0] | | 0000x0 | | 0x4D (R) | Port 8 ADC data | UNUSED | ADCDAT_8[11:0] | | 0000X0 | | 0x4E (R) | Port 9 ADC data | UNUSED | ADCDAT_9[11:0] | | 0000X0 | | 0x4F (R) | Port 10 ADC data | UNUSED | ADCDAT_10[11:0] | | 0000X0 | | 0x50 (R) | Port 11 ADC data | UNUSED | ADCDAT_11[11:0] | | 0000×0 | | 0x51 (R) | reserved | UNUSED | релезел | | | | 0x52 (R) | reserved | UNUSED | reserved | | | | 0x53 (R) | reserved | UNUSED | reserved | | | | 0x60 (R/W) | reserved | UNUSED | reserved | | | | 0x61 (R/W) | reserved | UNUSED | reserved | | | | 0x62 (R/W) | Port 0 DAC data | UNUSED | DaCDAT_0[11:0] | | 0x0000 | | 0x63 (R/W) | Port 1 DAC data | UNUSED | DaCDAT_1[11:0] | | 0x0000 | | 0x64 (R/W) | Port 2 DAC data | UNUSED | DaCDAT_2[11:0] | | 0x0000 | | 0x65 (R/W) | Port 3 DAC data | UNUSED | DaCDAT_3[11:0] | | 0x0000 | | 0x66 (R/W) | Port 4 DAC data | UNUSED | DaCDAT_4[11:0] | | 0000×0 | | 0x67 (R/W) | Port 5 DAC data | UNUSED | DaCDAT_5[11:0] | | 0x0000 | | 0x68 (R/W) | reserved | UNUSED | reserved | | | | 0x69 (R/W) | reserved | UNUSED | reserved | | | | 0x6A (R/W) | reserved | UNUSED | reserved | | | | 0x6B (R/W) | Port 6 DAC data | UNUSED | DaCDAT_6[11:0] | | 0000×0 | | 0x6C (R/W) | Port 7 DAC data | UNUSED | DaCDAT_7[11:0] | | 0x0000 | | 0x6D (R/W) | Port 8 DAC data | UNUSED | DaCDAT_8[11:0] | | 0x0000 | | 0x6E (R/W) | Port 9 DAC data | UNUSED | DaCDAT_9[11:0] | | 0x0000 | | 0x6F (R/W) | Port 10 DAC data | UNUSED | DaCDAT_10[11:0] | | 0000x0 | | 0x70 (R/W) | Port 11 DAC data | UNUSED | DaCDAT_11[11:0] | | 0000x0 | | 0x71 (R/W) | reserved | UNUSED | reserved | | | | 0x72 (R/W) | reserved | UNUSED | reserved | | | | 0x73 (R/W) | reserved | UNUSED | reserved | | | | | | | | | | # Register Detailed Description Device ID Register (Read) | BIT | FIELD NAME | DESCRIPTION | |------|-------------|---------------------------------| | 15:0 | DEVID[15:0] | Device ID - 0000_0100_0010_0100 | ### **Interrupt Register (Read)** | BIT | FIELD NAME | DESCRIPTION | |-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DII | FIELD NAIVIE | | | 0 | ADCFLAG | <ul> <li>ADC flag interrupt</li> <li>Asserted when the ADC completes a conversion (ADC set in single-conversion mode) or when the ADC completes a sweep (ADC set in single-sweep or continuous-sweep mode).</li> <li>No interrupt is generated when the ADC is in idle mode.</li> <li>Cleared after the interrupt register is read.</li> </ul> | | 1 | ADCDR | <ul> <li>ADC data ready interrupt</li> <li>Asserted when any ADC data register receives a new data sample. If a port is configured to average 2<sup>N</sup> samples, it takes 2<sup>N</sup> sweeps for that port data register to be refreshed and assert ADCDR.</li> <li>Data registers are refreshed either at the end of a conversion (ADC set in single-conversion mode) or at the end of a sweep (ADC set in single-sweep or continuous-sweep mode).</li> <li>Cleared after the interrupt register is read, and after both ADCST[10:0] and ADCST[11] registers are read subsequently.</li> </ul> | | 2 | ADCDM | <ul> <li>ADC data missed interrupt</li> <li>Asserted when the host missed reading a port's ADC data register by the time that port's ADC data register is overwritten by new data.</li> <li>Cleared after the interrupt register is read.</li> </ul> | | 3 | GPIDR | <ul> <li>GPI event ready interrupt</li> <li>Asserted when a new event is captured by GPI-configured ports. The type of event is set by the corresponding GPI IRQ mode register. The host can then consult GPIST[10:0] and GPIST[11] registers to identify the port that caused the interrupt.</li> <li>Cleared after the interrupt register is read, and after both GPIST[10:0] and GPIST[11] are read subsequently.</li> </ul> | | 4 | GPIDM | <ul> <li>GPI event missed interrupt</li> <li>Asserted when the host missed reading the GPI status register by the time that register is overwritten.</li> <li>Must be used in conjunction with GPIDR for proper operation.</li> <li>Cleared after the interrupt register is read, and after both GPIST[10:0] and GPIST[11] are read subsequently.</li> </ul> | | 5 | DACOI | Asserted when the DAC driver current exceeds approximately 50mA. The host can then read DACOIST[10:0] and DACOIST[11] to identify the port that caused the interrupt. Cleared after the interrupt register is read, and after both DACOIST[10:0] and DACOIST[11] registers are read subsequently. | ### **Interrupt Register (Read) (continued)** | BIT | FIELD NAME | DESCRIPTION | |-------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8:6 | TMPINT[2:0] | Internal temperature interrupts | | 11:9 | TMPEXT1[2:0] | <ul> <li>1st external temperature interrupts</li> <li>TMPEXT1[2]: Asserted when the 1st external temperature value is larger than the value stored in TMPEXT1HI[11:0]. Cleared after the interrupt register is read.</li> <li>TMPEXT1[1]: Asserted when the 1st external temperature value is lower than the value stored in TMPEXT1LO[11:0]. Cleared after the interrupt register is read.</li> <li>TMPEXT1[0]: Asserted when a new temperature value is available. Cleared after the interrupt register is read.</li> </ul> | | 14:12 | TMPEXT2[2:0] | <ul> <li>2nd external temperature interrupts</li> <li>TMPEXT2[2]: Asserted when the 2nd external temperature value is larger than the value stored in TMPEXT2HI[11:0]. Cleared after the interrupt register is read.</li> <li>TMPEXT2[1]: Asserted when the 2nd external temperature value is lower than the value stored in TMPEXT2LO[11:0]. Cleared after the interrupt register is read.</li> <li>TMPEXT2[0]: Asserted when a new temperature value is available. Cleared after the interrupt register is read.</li> </ul> | | 15 | VMON | High-voltage supply monitor interrupt Asserted when the high voltage supply (AVDDIO) falls below approximately 4V. Cleared after the interrupt register is read. | ### **ADC Status Registers (Read)** | BIT | FIELD NAME | DESCRIPTION | |-------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2<br>15:11<br>0 | ADCST[5:0]<br>ADCST[10:6]<br>ADCST[11] | <ul> <li>Status of ADC data received for ports 0 to 11</li> <li>Once new data is written in an ADC data register, the corresponding ADCST bit is asserted. The new data is written only after the set of samples to average is collected when the averaging function is enabled.</li> <li>This register content is not affected by any related interrupt mask. Activity on ADC-configured ports is recorded by this register regardless of the mask interrupt register setting.</li> <li>Cleared after the interrupt register is read, and after both ADCST[10:0] and ADCST[11] registers are read, subsequently.</li> </ul> | ### **Overcurrent Status Registers (Read)** | BIT | FIELD NAME | DESCRIPTION | |--------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2<br>15:11 | DACOIST[5:0]<br>DACOIST[10:6] | Status of DAC drivers overcurrent for ports 0 to 11 Once a port driver exceeds approximately 50mA, the host can identify which driver caused the interrupt by reading DACOIST[10:0] and DACOIST[11]. This register content is not affected by any related interrupt mask. Activity on overcurrent | | 0 | DACOIST[11] | <ul> <li>detection is recorded by these registers regardless of the mask interrupt register setting.</li> <li>Cleared after the interrupt register is read, and after both DACOIST[10:0] and DACOIST[11] registers are read, subsequently.</li> </ul> | ### **Internal Temperature Data Register (Read)** | BIT | FIELD NAME | DESCRIPTION | |------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:0 | TMPINTDAT[11:0] | <ul> <li>Internal temperature measurement data</li> <li>Temperature measurement produced by the internal temperature sensor.</li> <li>The data sample is represented in two's complement, and one LSB represents 0.125°C.</li> </ul> | ### **1st External Temperature Data Register (Read)** | BIT | FIELD NAME | DESCRIPTION | |------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:0 | TMPEXT1DAT[11:0] | <ul> <li>1st external temperature measurement data</li> <li>Temperature measurement produced by the first external temperature sensor.</li> <li>The data sample is represented in two's complement, and one LSB represents 0.125°C.</li> </ul> | ### **2nd External Temperature Data Register (Read)** | BIT | FIELD NAME | DESCRIPTION | |------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:0 | TMPEXT2DAT[11:0] | <ul> <li>2nd external temperature measurement data</li> <li>Temperature measurement produced by the second external temperature sensor.</li> <li>The data sample is represented in two's complement, and one LSB represents 0.125°C.</li> </ul> | ### **GPI Status Registers (Read)** | BIT | FIELD NAME | DESCRIPTION | |-------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2<br>15:11<br>0 | GPIST[5:0]<br>GPIST[10:6]<br>GPIST[11] | <ul> <li>Status of GPI event detection for ports 0 to 11</li> <li>Asserted when an event is detected on a GPI-configured port. The type of event to detect is set by the corresponding GPI IRQ register.</li> <li>Once a GPIDT interrupt is generated, the host can identify which GPI port(s) caused the interrupt by reading GPIST[10:0] and GPIST[11] registers.</li> <li>GPIST content is not affected by any related interrupt mask. Activity on GPI-configured ports is recorded by GPIST regardless of the mask interrupt register setting.</li> <li>Cleared after the interrupt register is read, and after both GPIST[10:0] and GPIST[11] registers are read, subsequently.</li> </ul> | ## **Interrupt Mask Register (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | |-------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ADCFLAGMSK | Masks ADCFLAG interrupt bit when asserted. In ADC continuous-sweep mode, INT is asserted for 100nS at the end of each sweep whether ADCFLAG interrupt is cleared or not. 1: Prevents the assertion of ADCFLAG interrupt bit from pulling INT low. 0: Allows the assertion of ADCFLAG interrupt bit to pull INT low. | | 1 | ADCDRMSK | ADC data ready interrupt mask Masks ADCDR interrupt bit when asserted. 1: Prevents the assertion of ADCDR interrupt bit from pulling INT low. 0: Allows the assertion of ADCDR interrupt bit to pull INT low. | | 2 | ADCDMMSK | ADC data missed interrupt mask Masks ADCDM interrupt bit when asserted. 1: Prevents the assertion of ADCDM interrupt bit from pulling INT low. 0: Allows the assertion of ADCDM interrupt bit to pull INT low. | | 3 | GPIDRMSK | Masks GPIDR interrupt bit when asserted. Supersedes the settings in the GPI IRQ Mode registers. 1: Prevents the assertion of GPIDR interrupt bit from pulling INT low. 0: Allows the assertion of GPIDR interrupt bit to pull INT low. | | 4 | GPIDMMSK | GPI event missed interrupt mask Masks GPIDM interrupt bit when asserted. Can be deasserted only if GPIDRMSK is deasserted. 1: Prevents the assertion of GPIDM interrupt bit from pulling INT low. O: Allows the assertion of GPIDM interrupt bit to pull INT low. | | 5 | DACOIMSK | DAC driver overcurrent interrupt mask Masks DACOI interrupt bit when asserted. 1: Prevents the assertion of DACOI interrupt bit from pulling INT low. 0: Allows the assertion of DACOI interrupt bit to pull INT low. | | 8:6 | TMPINTMSK[2:0] | Internal temperature interrupt mask • Masks TMPINT[2:0] interrupt bits when asserted on a bit-by-bit basis. • 1: Prevents the assertion of TMPINT[i] interrupt bit from pulling INT low (0≤i≤2). • 0: Allows the assertion of TMPINT[i] interrupt bit to pull INT low (0≤i≤2). | | 11:9 | TMPEXT1MSK[2:0] | 1st external temperature interrupt mask • Masks TMPEXT1[2:0] interrupt bits when asserted on a bit-by-bit basis. • 1: Prevents the assertion of TMPEXT1[i] interrupt bit from pulling INT low (0≤i≤2). • 0: Allows the assertion of TMPEXT1[i] interrupt bit to pull INT low (0≤i≤2). | | 14:12 | TMPEXT2MSK[2:0] | <ul> <li>2nd external temperature interrupt mask</li> <li>Masks TMPEXT2[2:0] interrupt bits when asserted on a bit-by-bit basis.</li> <li>1: Prevents the assertion of TMPEXT2[i] interrupt bit from pulling NT low (0≤i≤2).</li> <li>O: Allows the assertion of TMPEXT2[i] interrupt bit to pull NT low (0≤i≤2).</li> </ul> | | 15 | VMONMSK | High-voltage supply monitor mask Masks VMON interrupt bit when asserted. 1: Prevents the assertion of VMON interrupt bit from pulling INT low. 0: Allows the assertion of VMON interrupt bit to pull INT low. | ## **GPI IRQ Mode Registers (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | |-------|---------------|-----------------------------------------------------------------------------------------------| | 5:4 | GPIMD_0[1:0] | GPI interrupt request mode for ports 0 to 11 | | 7:6 | GPIMD_1[1:0] | Each input port is controlled by GPIMD, a 2-bit code. | | 9:8 | GPIMD_2[1:0] | For a given port i (0≤i≤11): | | 11:10 | GPIMD_3[1:0] | GPIMD_i[1:0] = 00: GPIST[i] is never asserted | | 13:12 | GPIMD_4[1:0] | <ul> <li>GPIMD_i[1:0] = 01: GPIST[i] is asserted upon detection of a positive edge</li> </ul> | | 15:14 | GPIMD_5[1:0] | GPIMD_i[1:0] = 10: GPIST[i] is asserted upon detection of a negative edge | | 7:6 | GPIMD_6[1:0] | GPIMD_i[1:0] = 11: GPIST[i] is asserted upon detection of a positive or a negative edge | | 9:8 | GPIMD_7[1:0] | | | 11:10 | GPIMD_8[1:0] | | | 13:12 | GPIMD_9[1:0] | | | 15:14 | GPIMD_10[1:0] | | | 1:0 | GPIMD_11[1:0] | | ### **Device Control Register (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | |-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | ADCCTL[1:0] | <ul> <li>ADC conversion mode selection</li> <li>00: Idle mode – The ADC does not perform any conversion.</li> <li>01: Single sweep – The ADC performs one conversion for each of the ADC-configured ports sequentially. The assertion of CNVT triggers the single sweep. The sweep starts with the ADC-configured port of lowest index and stops with the ADC-configured port of highest index.</li> <li>10: Single conversion – The ADC performs one conversion for the current port. It starts with the lowest index port that is ADC-configured, and it progresses to higher index ports as CNVT is asserted.</li> <li>11: Continuous sweep – This mode is not controlled by CNVT. The ADC continuously sweeps the ADC-configured ports.</li> </ul> | | 3:2 | DACCTL[1:0] | <ul> <li>DAC mode selection</li> <li>00: Sequential update mode for DAC-configured ports.</li> <li>01: Immediate update mode for DAC-configured ports. The DAC-configured port that received new data is the next port to be updated. After updating that port, the DAC-configured port update sequence continues from that port onward. A minimum of 80µs must be observed before requesting another immediate update.</li> <li>10: All DAC-configured ports use the same data stored in DACPRSTDAT1[11:0].</li> <li>11: All DAC-configured ports use the same data stored in DACPRSTDAT2[11:0].</li> </ul> | | 5:4 | ADCCONV[1:0] | ADC conversion rate selection Ou: ADC conversion rate of 200ksps (default) Ou: ADC conversion rate of 250ksps 10: ADC conversion rate of 333ksps 11: ADC conversion rate of 400ksps | ### **Device Control Register (Read/Write) (continued)** | BIT | FIELD NAME | DESCRIPTION | | | | |------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 6 | DACREF | <ul> <li>DAC voltage reference selection</li> <li>0: External reference voltage</li> <li>1: Internal reference voltage</li> </ul> | | | | | 7 | THSHDN | <ul> <li>Thermal shutdown enable</li> <li>0: Thermal shutdown function disabled.</li> <li>1: Thermal shutdown function enabled. If the internal temperature monitor is enabled, and if the internal temperature is measured to be larger than 145°C, the device is reset, thus bringing all channels to high-impedance mode and setting all registers to their default value.</li> </ul> | | | | | 10:8 | TMPCTL[2:0] | Temperature monitor selection TMPCTL[0]: Internal temperature monitor (0: disabled; 1: enabled) TMPCTL[1]: 1st external temperature monitor (0: disabled; 1: enabled) TMPCTL[2]: 2nd external temperature monitor (0: disabled; 1: enabled) | | | | | 11 | TMPPER | Temperature conversion time control O: Default conversion time setting. Selected for junction capacitance filter < 100pF. Extended conversion time setting. Selected for junction capacitance filter from 100pF to 390pF | | | | | 12 | RS_CANCEL | Temperature sensor series resistor cancellation mode | | | | | 13 | LPEN | Power mode selection O: Default power mode for normal operations I: Lower power mode. The analog ports are in high-impedance mode. The device can be brought out of the lower power mode by deasserting this bit. The device would then undergo the regular power-on sequence. | | | | | 14 | BRST | Serial interface burst-mode selection O: Default address incrementing mode. The address is automatically incremented by "1" in burst mode. T: Contextual address incrementing mode. In burst mode, the address automatically points to the next ADC- or DAC-configured port data register. Specifically, when reading ADC data (writing DAC data), the serial interface reads (writes to) only the data registers of those ports that are ADC-configured (DAC-configured). This mode applies to ADC data read and DAC data write, not DAC data read. | | | | | 15 | RESET | Soft reset control • Self-clearing soft reset register, equivalent to power-on reset. | | | | ### **GPI Data Registers (Read)** | BIT | FIELD NAME | DESCRIPTION | | | |-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:2<br>15:11<br>0 | GPIDAT[5:0]<br>GPIDAT[10:6]<br>GPIDAT[11] | <ul> <li>Data received on GPI ports 0 to 11</li> <li>The data received on GPI-configured ports can be read by the host.</li> <li>For a given port i (0≤i≤11)</li> <li>GPIDAT[i] = 0: A logic zero level is received at GPI port i</li> <li>GPIDAT[i] = 1: A logic one level is received at GPI port i</li> </ul> | | | ### **GPO Data Registers (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | | | |-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | Data transmitted through GPO ports 0 to 11 | | | | 7:2<br>15:11<br>0 | GPODAT[5:0]<br>GPODAT[10:6]<br>GPODAT[11] | <ul> <li>Data written by the host to be transmitted through the GPO-configured ports</li> <li>For a given port i (0≤i≤11):</li> <li>GPIDAT[i] = 0: A logic zero level is transmitted through GPO port i</li> <li>GPIDAT[i] = 1: A logic one level is transmitted through GPO port i</li> </ul> | | | ### **DAC Preset Data Registers (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | | | |--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 11:0<br>11:0 | | <ul> <li>DAC preset data register 1 and 2</li> <li>DAC data used by all ports configured in a DAC-related mode (1, 3, 4, 5, 6, and 10)</li> <li>Writing to these registers does not alter the contents of the DAC data registers</li> </ul> | | | ### **Temperature Monitor Configuration Register (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | | | | | |-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1:0 | TMPINTMONCFG[1:0] | Number of samples averaged for calculating the internal temperature Our 4 samples Our 8 samples 10: 16 samples 11: 32 samples | | | | | | 3:2 | TMPEXT1MONCFG[1:0] | Number of samples averaged for calculating the 1st external temperature 00: 4 samples 01: 8 samples 10: 16 samples 11: 32 samples | | | | | | 5:4 | TMPEXT2MONCFG[1:0] | Number of samples averaged for calculating the 2nd external temperature 00: 4 samples 01: 8 samples 10: 16 samples 11: 32 samples | | | | | ### **Internal Temperature Monitor High Threshold Register (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | | | |------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 11:0 | TMPINTHI[11:0] | Internal temperature monitor high threshold Maximum temperature value beyond which TMPINT[2] is asserted. This value is represented in two's complement; one LSB represents 0.125°C. | | | #### **Internal Temperature Monitor Low Threshold Register (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | | | |------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 11:0 | TMPINTLO[11:0] | <ul> <li>Internal temperature monitor low threshold</li> <li>Minimum temperature value below which TMPINT[1] is asserted.</li> <li>This value is represented in two's complement; one LSB represents 0.125°C.</li> </ul> | | | ### 1st External Temperature Monitor High Threshold Register (Read/Write) | BIT | FIELD NAME | DESCRIPTION | | | |------|-----------------|----------------------------------------------------------------------------|--|--| | 11:0 | TMPEXT1HI[11:0] | 1st external temperature monitor high threshold | | | | | | Maximum temperature value beyond which TMPEXT1[2] is asserted. | | | | | | This value is represented in two's complement; one LSB represents 0.125°C. | | | #### 1st External Temperature Monitor Low Threshold Register (Read/Write) | BIT | FIELD NAME | DESCRIPTION | | | |------|-----------------|----------------------------------------------------------------------------|--|--| | | TMPEXT1LO[11:0] | 1st external temperature monitor low threshold | | | | 11:0 | | Minimum temperature value below which TMPEXT1[1] is asserted. | | | | | | This value is represented in two's complement; one LSB represents 0.125°C. | | | ### 2nd External Temperature Monitor High Threshold Register (Read/Write) | BIT | FIELD NAME | DESCRIPTION | | | |------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 11:0 | TMPEXT2HI[11:0] | <ul> <li>2nd external temperature monitor high threshold</li> <li>Maximum temperature value beyond which TMPEXT2[2] is asserted.</li> <li>This value is represented in two's complement; one LSB represents 0.125°C.</li> </ul> | | | ### 2nd External Temperature Monitor Low Threshold Register (Read/Write) | BIT | FIELD NAME | DESCRIPTION | | | |------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 11:0 | TMPEXT2LO[11:0] | <ul> <li>2nd external temperature monitor low threshold</li> <li>Minimum temperature value below which TMPEXT2[1] is asserted.</li> <li>This value is represented in two's complement; one LSB represents 0.125°C.</li> </ul> | | | ### Port Configuration Registers (Read/Write) | BIT | FIELD NAME | | DESCR | DESCRIPTION | | | | |------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|-----------------------|--|--| | 11:0 | FUNCPRM_0[11:0]<br>FUNCPRM_1[11:0]<br>FUNCPRM_2[11:0]<br>FUNCPRM_3[11:0] | FUNCPRM_i[4:0]: ASSOCIATED PORT Defines the port to use in conjunction with a port configured in mode 4, 8, or 11. The associated port addresses are : | | | | | | | | FUNCPRM_4[11:0] | ASSOCIATED PORT NAME | | CORRESPONDING ADDRESS | | | | | | FUNCPRM_5[11:0] | P0 | | 0x02 | | | | | | FUNCPRM_6[11:0]<br>FUNCPRM_7[11:0] | P1 | | | 0x03 | | | | | FUNCPRM 8[11:0] | P2 | | | 0x04 | | | | | FUNCPRM_9[11:0] | P3 | | | 0x05 | | | | | FUNCPRM_10[11:0] | P4 | | | 0x06 | | | | | FUNCPRM_11[11:0] | P5 | | | 0x07 | | | | | | P6 | | | 0x0B | | | | | | P7 | | | 0x0C | | | | | | P8 | | | 0x0D | | | | | | P9 | | | 0x0E | | | | | | P10 | | | 0x0F | | | | | | P11 | | 0x10 | | | | | | | FUNCPRM_i[7:5]: # OF SAMP | LES (for ADC-rel | ated functional | modes only) | | | | | | VOLTAGE RANGE CODES | ADC VOLTAGE | | DAC VOLTAGE RANGE (V) | | | | | | 000 | + | Selected | No Range Selected | | | | | | 001 | + | +10 | 0 to +10 | | | | | | 010 | -5 to | o +5 | -5 to +5 | | | | | | 011 | -10 | to 0 | -10 to 0 | | | | | | 100 | 0 to | +2.5 | -5 to +5 | | | | | | 101 | | erved | Reserved | | | | | | 110 | - | +2.5 | 0 to +10 | | | | | | 111 | + | erved | Reserved | | | | | | FUNCPRM_i[11]: AVR (for mode 6 only) • ADC voltage reference selection • 0: ADC internal voltage reference • 1: ADC DAC voltage reference determined by DACREF FUNCPRM_i[11]: INV (for GPI-controlled functional modes only) • Asserted to invert the data received by the GPI-configured port. • 0: Data received from GPI-configured port is not inverted • 1: Data received from GPI-configured port is inverted | | | | | | ### Port Configuration Registers (Read/Write)(continued) | BIT | FIELD NAME | DESCRIPTION | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | FUNCID_0[3:0] FUNCID_1[3:0] FUNCID_2[3:0] FUNCID_3[3:0] FUNCID_5[3:0] FUNCID_6[3:0] FUNCID_7[3:0] FUNCID_8[3:0] FUNCID_9[3:0] FUNCID_10[3:0] FUNCID_11[3:0] | <ul> <li>Functional mode for port i (0≤i≤11)</li> <li>When switching from one mode to another, it is recommended to first switch to the high-impedance mode. The duration for which the device may need to stay in the transitional high-impedance mode depends on the application and hardware configuration.</li> <li>0000: Mode 0 - High impedance <ul> <li>The port is configured in high-impedance mode.</li> </ul> </li> <li>0001: Mode 1 - Digital input with programmable threshold, GPI (Figure 7)</li> <li>The port is configured as a GPI whose threshold is set through the DAC data register. The DAC data register for that port needs to be set to the value corresponding to the intended input threshold voltage. Any input voltage above that programmed threshold is reported as a logic one. The input voltage must be between 0V and 5V.</li> <li>To avoid false interrupts, the port's GPIERMSK register bit must be asserted. The DAC data register can then be set for the desired threshold voltage. It may take up to 1ms for the threshold voltage to be effective. The port's GPIMD register bit is set next. At that point, GPIERMSK can be deasserted for the port to start detecting events. The data resulting from the comparison between the threshold voltage and the voltage at the port can be read from the corresponding GPIDAT register bit.</li> <li>0010: Mode 2 - Bidirectional level translator terminal (Figure 10)</li> <li>Any pair of adjacent ports can form a bidirectional level translator path. Only the lower index port of the pair needs to be configured to enable this mode. The other port (index + 1) must be set in high-impedance mode.</li> <li>Ports 5 and 11 cannot be set in mode 2.</li> <li>The activity on this port is observable through its GPI path. The GPI-related registers are</li> </ul> | ### Port Configuration Registers (Read/Write)(continued) | BIT | FIELD NAME | DESCRIPTION | |-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | FIELD NAME | <ul> <li>0011: Mode 3 - Register-driven digital output with DAC-controlled level, GPO (Figure 8)</li> <li>The port is configured as a GPO driven by the corresponding GPODAT register bit. The logic one level is set by the DAC data register of that port.</li> <li>The port's DAC data register needs to be set first. It may require up to 1ms for the port to be ready to produce the desired logic one level. At that point, the port can be set in mode 3. The logic level at the port is then controlled by the corresponding GPODAT register bit.</li> <li>0100: Mode 4 - Unidirectional path output with DAC-controlled level, GPO (Figure 9)</li> <li>The port is configured as a GPO forming the output of a unidirectional level translator path. The input port of that path is specified by the functional parameter, ASSOCIATED PORT, and that port must be separately configured in GPI mode. The port's DAC data register defines the logic one level. The data received by the GPI-configured port is transmitted by this port configured in mode 4.</li> <li>The data from the associated GPI-configured port can be inverted by asserting the functional parameter INV.</li> <li>Multiple ports configured in mode 4 can refer to the same GPI-configured port through the functional parameter, ASSOCIATED PORT. Therefore, one GPI-configured port can transmit its data to multiple ports configured in mode 4.</li> <li>To avoid false interrupts and unexpected activity at the port configured in mode 4.</li> <li>Functional parameters to be set: INV, ASSOCIATED PORT</li> <li>0101: Mode 5 - Analog output for DAC (Figure 5) The port's DAC data register must be set for the desired voltage at the port. It may take up to 1ms for the port to reflect the data written in the DAC data register. </li> <li>Functional parameters to be set: RANGE (codes 001, 010, and 011 apply to this mode).</li> <li>0110: Mode 6 - Analog output for DAC with ADC monitoring (Figure 6)</li> </ul> | | | | <ul> <li>0101: Mode 5 - Analog output for DAC (Figure 5) The port's DAC data register must be set for the desired voltage at the port. It may take up to 1ms for the port to reflect the data written in the DAC data register. </li> <li>Functional parameters to be set: RANGE (codes 001, 010, and 011 apply to this mode).</li> </ul> | | | | the DAC data register value must be limited to the range of values corresponding to 0V to 2.5V at the port. Internally, the DAC data register value is clipped, so that the PIXI port voltage is contained within a range from 0V to 5V to prevent device damage. • Functional parameters to be set: AVR, RANGE • 0111: Mode 7 - Positive analog input to single-ended ADC (Figure 2) • The port is configured as a single-ended ADC input. • Functional parameters to be set: RANGE, # OF SAMPLES • 1000: Mode 8 - Positive analog input to differential ADC (Figure 3) • The port is configured as a differential ADC positive input. • Functional parameters to be set: RANGE, # OF SAMPLES, ASSOCIATED PORT | ### Port Configuration Registers (Read/Write)(continued) | BIT | FIELD NAME | DESCRIPTION | |-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>1001: Mode 9 - Negative analog input to differential ADC</li> <li>The port is configured as a differential ADC negative input.</li> <li>The number of samples to average is defined by the associated positive port. The functional parameter RANGE must be identical to that used by the corresponding positive port.</li> <li>A port configured in mode 9 can be associated to more than one port configured in mode 8.</li> <li>Functional parameter to be set: RANGE</li> </ul> | | | | <ul> <li>1010: Mode 10 - Analog output for DAC and negative analog input to differential ADC (Figure 4)</li> <li>While this port drives the voltage corresponding to its DAC data register, it also operates as the negative input for the ADC.</li> <li>The number of samples to average is defined by the associated positive port. The functional parameter RANGE must be identical to that used by the corresponding positive port.</li> <li>A port configured in mode 10 can be associated to more than one port configured in mode 8.</li> <li>When the ADC input voltage range is set from 0V to 2.5V (RANGE = 100 or 110), the DAC data register value must be limited to the range of values corresponding to 0V to 2.5V at the port. Internally, the DAC data register value is clipped, so that the PIXI port voltage is contained within a range from 0V to 5V to prevent device damage.</li> <li>Functional parameter to be set: RANGE</li> <li>1011: Mode 11 - Terminal to GPI-controlled analog switch (Figure 11)</li> <li>In this mode, two adjacent ports can be connected together through an analog switch controlled by a GPI-configured port (designated by the functional parameter ASSOCIATED PORT). This function involves three ports. The switch controlling port needs to be separately configured in GPI mode. Only the port with the lower index needs to be configured in mode 11. The port with the higher index can be</li> </ul> | | | | <ul> <li>configured in any other mode, except mode 2. If the port of higher index operates in an ADC-related mode (mode 6, 7, 8, or 9), the signals applied to the port in mode 11 must comply with the input voltage range for which the port of higher index is configured.</li> <li>Ports 5 and 11 cannot be configured in mode 11, as there is no switch between ports 5 and 6 and between ports 11 and 0.</li> <li>Functional parameters to be set: INV, ASSOCIATED PORT</li> <li>1100: Mode 12 - Terminal to register-controlled analog switch</li> <li>This mode is identical to Mode 11, except that the switch remains closed as long as this port is configured in mode 12.</li> </ul> | **Table 4. Port Functional Modes** | | | | FUNC | ID[3:0] | | | | | | FUN | NCPR | M[11:0] | l | | | | | |------|------------------------------------------------------------------------------------------------|----|------|---------|----|-----|----|-------|----------|------|-------|---------|---|-------|--------|-------|-----| | MODE | DESCRIPTION | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | High impedance | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | 1 | Digital input with programmable threshold, GPI | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | 2 | Bidirectional level translator terminal | 0 | 0 | 1 | 0 | | | | | | | | | | | | | | 3 | Register-driven digital output with DAC-controlled level, GPO | 0 | 0 | 1 | 1 | | | | | | | | | | | | | | 4 | Unidirectional path output with DAC-controlled level, GPO | 0 | 1 | 0 | 0 | INV | | | | | | | A | ssoc | CIATEI | ) POF | ₹T* | | 5 | Analog output for DAC | 0 | 1 | 0 | 1 | | F | RANGE | | | | | | | | | | | 6 | Analog output for DAC with ADC monitoring | 0 | 1 | 1 | 0 | AVR | F | RANGE | <b>=</b> | | | | | | | | | | 7 | Positive analog input to single-ended ADC | 0 | 1 | 1 | 1 | 0 | F | RANGE | <b>=</b> | # 01 | FSAN | IPLES | | | | | | | 8 | Positive analog input to differential ADC | 1 | 0 | 0 | 0 | 0 | F | RANGE | Ξ | # O | F SAN | MPLES | А | ssoc | CIATE | D POF | ₹T* | | 9 | Negative analog input to differential ADC | 1 | 0 | 0 | 1 | 0 | F | RANGE | <b>=</b> | | | | | | | | | | 10 | Analog output for DAC and negative analog input to differential ADC (pseudo-differential mode) | 1 | 0 | 1 | 0 | 0 | F | RANGE | Ξ | | | | | | | | | | 11 | Terminal to GPI-<br>controlled analog<br>switch | 1 | 0 | 1 | 1 | INV | | | | | | | A | .SSO0 | CIATEI | D POF | ₹T* | | 12 | Terminal to register-<br>controlled analog<br>switch | 1 | 1 | 0 | 0 | | | | | | | | | | | | | <sup>\*</sup>Port must be configured separately to a compatible mode. ### **ADC Data Registers (Read)** | BIT | FIELD NAME | DESCRIPTION | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:0 | ADCDAT_0[11:0] ADCDAT_1[11:0] ADCDAT_2[11:0] ADCDAT_3[11:0] ADCDAT_4[11:0] ADCDAT_5[11:0] ADCDAT_6[11:0] ADCDAT_7[11:0] ADCDAT_8[11:0] ADCDAT_9[11:0] ADCDAT_9[11:0] ADCDAT_10[11:0] ADCDAT_11[11:0] | <ul> <li>ADC data for port i (0≤i≤11)</li> <li>12-bit data produced by the ADC when converting the analog input signal on port i.</li> <li>The conversion result is represented in straight binary for ports configured in single-ended mode (modes 6, 7), and in two's complement for ports configured as an ADC positive input (mode 8) in differential or pseudo-differential mode (mode 9). The ADC data register of the port configured as an ADC negative input in differential (mode 9) or pseudo-differential mode (mode 10) contains 0x0000.</li> </ul> | ### **DAC Data Registers (Read/Write)** | BIT | FIELD NAME | DESCRIPTION | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 11:0 | DACDAT_0[11:0] DACDAT_1[11:0] DACDAT_2[11:0] DACDAT_3[11:0] DACDAT_4[11:0] DACDAT_5[11:0] DACDAT_6[11:0] DACDAT_7[11:0] DACDAT_8[11:0] DACDAT_9[11:0] DACDAT_10[11:0] DACDAT_11[11:0] | <ul> <li>DAC data for port i (0≤i≤11)</li> <li>12-bit DAC data for port i.</li> <li>The data is represented in straight binary.</li> </ul> | ### **Applications Information** #### **Configuration Flow Chart** Figure 14. PIXI Port Configuration Flow Chart #### **Configuration Software (GUI)** To simplify use of the MAX11311, Maxim has created a GUI for users to easily configure the device for unique application needs with a simple drag and drop. The software generates register addresses and corresponding register values. Figure 15 shows an example of this software with a few functional connections. Figure 15. Example of GUI to Develop Configuration File ### **Configuration Software Output File** | Supply | Voltage | |-------------|---------| | AVSSIO | -2.5 | | AVDDIO | 12.5 | | DVDD | 3.3 | | AVDD | 5 | | DAC_REF | 2.5 | | ADC_EXT_REF | 2.5 | | Name | Address | Value | Description | |------------------------|---------|--------|---------------------------------------------------------------------------| | gpo_data_P10P6_P5P0 | 0x0D | 0x0000 | GPO data for PIXI ports P10 to P6 and P5 to P0 | | gpo_data_P11 | 0x0E | 0x0000 | GPO data for PIXI port P11 | | device_control | 0x10 | 0x00c0 | Device main control register | | interrupt_mask | 0x11 | 0xffff | Interrupt mask register | | gpi_irqmode_P5_P0 | 0x12 | 0x0000 | GPI ports P5 to P0 mode register | | gpi_irqmode_P10_P6 | 0x13 | 0x0000 | GPI ports P10 to P6 mode register | | gpi_irqmode_P11 | 0x14 | 0x0000 | GPI port P11 mode register | | dac_preset_data_1 | 0x16 | 0x0000 | DAC preset data #1 | | dac_preset_data_2 | 0x17 | 0x0000 | DAC preset data #2 | | tmp_mon_cfg | 0x18 | 0x0000 | Temperature monitor configuration | | tmp_mon_int_hi_thresh | 0x19 | 0x07ff | Internal temperature monitor high threshold | | tmp_mon_int_lo_thresh | 0x1A | 0x0800 | Internal temperature monitor low threshold | | tmp_mon_ext1_hi_thresh | 0x1B | 0x07ff | 1st external temperature monitor high threshold | | tmp_mon_ext1_lo_thresh | 0x1C | 0x0800 | 1st external temperature monitor low threshold | | tmp_mon_ext2_hi_thresh | 0x1D | 0x07ff | 2nd external temperature monitor high threshold | | tmp_mon_ext2_lo_thresh | 0x1E | 0x0800 | 2nd external temperature monitor low threshold | | reserved_20 | 0x20 | 0x0000 | Configuration register for (reserved) N.C. | | reserved_21 | 0x21 | 0x0000 | Configuration register for (reserved) N.C. | | port_cfg_p0 | 0x22 | 0x7100 | Configuration register for PIXI port P0 Single Ended ADC | | port_cfg_p1 | 0x23 | 0x5100 | Configuration register for PIXI port P1 DAC | | port_cfg_p2 | 0x24 | 0x9100 | Configuration register for PIXI port P2 Differential ADC (+) | | port_cfg_p3 | 0x25 | 0x9100 | Configuration register for PIXI port P3 Differential ADC (-) | | port_cfg_p4 | 0x26 | 0x6100 | Configuration register for PIXI port P4 DAC with ADC Monitoring | | port_cfg_p5 | 0x27 | 0x1000 | Configuration register for PIXI port P5 GPI | | reserved_28 | 0x28 | 0x0000 | Configuration register for (reserved) N.C. | | reserved_29 | 0x29 | 0x0000 | Configuration register for (reserved) N.C. | | reserved_2A | 0x2A | 0x0000 | Configuration register for (reserved) N.C. | | port_cfg_p6 | 0x2B | 0x3000 | Configuration register for PIXI port P6 GPO | | port_cfg_p7 | 0x2C | 0x0000 | Configuration register for PIXI port P7 Software Controlled Analog Switch | #### **Configuration Software Output File (continued)** | Name | Address | Value | Description | |-------------------|---------|--------|---------------------------------------------------------------------------| | port_cfg_p8 | 0x2D | 0x0000 | Configuration register for PIXI port P8 Software Controlled Analog Switch | | port_cfg_p9 | 0x2E | 0x1000 | Configuration register for PIXI port P9 Level Translator | | port_cfg_p10 | 0x2F | 0x4009 | Configuration register for PIXI port P10 Level Translator | | port_cfg_p11 | 0x30 | 0x5100 | Configuration register for PIXI port P11 DAC | | reserved_31 | 0x31 | 0x0000 | Configuration register for (reserved) N.C. | | reserved_32 | 0x32 | 0x0000 | Configuration register for (reserved) N.C. | | reserved_33 | 0x33 | 0x0000 | Configuration register for (reserved) N.C. | | reserved_60 | 0x60 | 0x0000 | DAC data register for (reserved) N.C. | | reserved_61 | 0x61 | 0x0000 | DAC data register for (reserved) N.C. | | dac_data_port_p0 | 0x62 | 0x0000 | DAC data register for PIXI port P0 Single Ended ADC | | dac_data_port_p1 | 0x63 | 0x0000 | DAC data register for PIXI port P1 DAC | | dac_data_port_p2 | 0x64 | 0x0000 | DAC data register for PIXI port P2 Differential ADC (+) | | dac_data_port_p3 | 0x65 | 0x0000 | DAC data register for PIXI port P3 Differential ADC (-) | | dac_data_port_p4 | 0x66 | 0x0000 | DAC data register for PIXI port P4 DAC with ADC Monitoring | | dac_data_port_p5 | 0x67 | 0x0666 | DAC data register for PIXI port P5 GPI | | reserved_68 | 0x68 | 0x0000 | DAC data register for (reserved) N.C. | | reserved_69 | 0x69 | 0x0000 | DAC data register for (reserved) N.C. | | reserved_6A | 0x6A | 0x0000 | DAC data register for (reserved) N.C. | | dac_data_port_p6 | 0x6B | 0x0666 | DAC data register for PIXI port P6 GPO | | dac_data_port_p7 | 0x6C | 0x0000 | DAC data register for PIXI port P7 Software Controlled Analog Switch | | dac_data_port_p8 | 0x6D | 0x0000 | DAC data register for PIXI port P8 Software Controlled Analog Switch | | dac_data_port_p9 | 0x6E | 0x0666 | DAC data register for PIXI port P9 Level Translator | | dac_data_port_p10 | 0x6F | 0x0666 | DAC data register for PIXI port P10 Level Translator | | dac_data_port_p11 | 0x70 | 0x0000 | DAC data register for PIXI port P11 DAC | | reserved_71 | 0x71 | 0x0000 | DAC data register for (reserved) N.C. | | reserved_72 | 0x72 | 0x0000 | DAC data register for (reserved) N.C. | | reserved_73 | 0x73 | 0x0000 | DAC data register for (reserved) N.C. | #### Layout, Grounding, Bypassing For best performance, use PCBs with a solid ground plane. Ensure that digital and analog signal lines are separated from each other. Do not run analog and digital (especially clock) lines parallel to one another or digital lines underneath the MAX11311 package. Noise in AVDD, AGND, AVDDIO, AVSSIO, ADC\_REF\_INT, and DAC\_REF affects the device performance. Bypass AVDD, DVDD, AVDDIO, and AVSSIO to ground with 0.1µF and 10μF bypass capacitors. Bypass ADC\_INT\_REF and DAC\_REF to ground with capacitors whose values are shown in the *REF Electrical Specifications* table. Place the bypass capacitors as close as possible to the respective pins and minimize capacitor lead and trace lengths for best supply-noise rejection. For optimum heat dissipation, connect the exposed pad (EP) to a large copper area, such as a ground plane. ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |---------------|-----------------|-------------| | MAX11311GTJ+ | -40°C to +105°C | 32 TQFN-EP* | | MAX11311GTJ+T | -40°C to +105°C | 32 TQFN-EP* | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. ### **Chip Information** PROCESS: BICMOS ### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND | |------------|---------|----------------|-------------| | TYPE | CODE | NO. | PATTERN NO. | | 32 TQFN-EP | T3255+9 | <u>21-0140</u> | 90-100015 | <sup>\*</sup>EP = Exposed pad. #### MAX11311 ### PIXI, 12-Port Programmable Mixed-Signal I/O with 12-Bit ADC, 12-Bit DAC, Analog Switches, and GPIO ### **Revision History** | REVISION | REVISION | DESCRIPTION | PAGES | |----------|----------|-----------------|---------| | NUMBER | DATE | | CHANGED | | 0 | 12/15 | Initial release | _ | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.