# **M45PE20** # 2 Mbit, Low Voltage, Page-Erasable Serial Flash Memory With Byte-Alterability and a 25 MHz SPI Bus Interface Figure 1. Packages #### **FEATURES SUMMARY** - 2Mbit of Page-Erasable Flash Memory - Page Write (up to 256 Bytes) in 11ms (typical) - Page Program (up to 256 Bytes) in 1.2ms (typical) - Page Erase (256 Bytes) in 10ms (typical) - Sector Erase (512 Kbit) - 2.7 to 3.6V Single Supply Voltage - SPI Bus Compatible Serial Interface - 25MHz Clock Rate (maximum) - Deep Power-down Mode 1µA (typical) - Electronic Signature - JEDEC Standard Two-Byte Signature (4012h) - More than 100,000 Write Cycles - More than 20 Year Data Retention October 2004 1/35 # **TABLE OF CONTENTS** | FEATURES SUMMARY | 1 | |--------------------------------------------------------|----| | Figure 1. Packages | 1 | | SUMMARY DESCRIPTION | 5 | | Figure 2. Logic Diagram | | | Figure 3. SO and VDFPN Connections | | | Table 1. Signal Names | | | | | | SIGNAL DESCRIPTION | 6 | | Serial Data Output (Q) | 6 | | Serial Data Input (D) | 6 | | Serial Clock (C) | 6 | | Chip Select (S) | 6 | | Reset (Reset) | 6 | | Write Protect (W) | 6 | | | | | SPI MODES | 7 | | Figure 4. Bus Master and Memory Devices on the SPI Bus | | | Figure 5. SPI Modes Supported | 7 | | | _ | | OPERATING FEATURES | | | Sharing the Overhead of Modifying Data | | | An Easy Way to Modify Data | 8 | | A Fast Way to Modify Data | | | Polling During a Write, Program or Erase Cycle | | | Reset | | | Active Power, Standby Power and Deep Power-Down Modes | | | Status Register | | | WIP bit | | | WEL bit | | | Table 2. Status Register Format | | | Protection Modes | 9 | | MEMORY ORGANIZATION | 10 | | Table 3. Memory Organization | 10 | | Figure 6. Block Diagram | | | rigure of block biagram | | | INSTRUCTIONS | 11 | | Table 4. Instruction Set | 11 | | Write Enable (WREN) | 12 | | Figure 7. Write Enable (WREN) Instruction Sequence | 12 | | Write Disable (WRDI) | 12 | | Figure 8. Write Disable (WRDI) Instruction Sequence | | | | Read Identification (RDID) | 13 | |------|---------------------------------------------------------------------------------------------------|----| | | Table 5. Read Identification (RDID) Data-Out Sequence | 13 | | | Figure 9. Read Identification (RDID) Instruction Sequence and Data-Out Sequence | 13 | | | Read Status Register (RDSR) | 14 | | | WIP bit | 14 | | | WEL bit | 14 | | | Figure 10.Read Status Register (RDSR) Instruction Sequence and Data-Out Sequence | 14 | | | Read Data Bytes (READ) | 15 | | | Figure 11.Read Data Bytes (READ) Instruction Sequence and Data-Out Sequence | 15 | | | Read Data Bytes at Higher Speed (FAST_READ) | 16 | | | Figure 12.Read Data Bytes at Higher Speed (FAST_READ) Instruction Sequence and Data-Out quence 16 | Se | | | Page Write (PW) | 17 | | | Figure 13.Page Write (PW) Instruction Sequence | | | | | | | | Page Program (PP) | | | | Figure 14.Page Program (PP) Instruction Sequence | | | | Page Erase (PE) | | | | Figure 15.Page Erase (PE) Instruction Sequence | | | | Sector Erase (SE) | | | | Figure 16.Sector Erase (SE) Instruction Sequence | | | | Deep Power-down (DP) | | | | Figure 17.Deep Power-down (DP) Instruction Sequence | | | | Release from Deep Power-down (RDP) | | | | Figure 18.Release from Deep Power-down (RDP) Instruction Sequence | 22 | | PΟ\ | WER-UP AND POWER-DOWN | 23 | | | Figure 19.Power-up Timing | | | | Table 6. Power-Up Timing and VWI Threshold | | | | Table 6. Power-up filling and vwi filleshold | 24 | | INIT | TAL DELIVERY STATE | 24 | | | | | | MA | KIMUM RATING | 25 | | | Table 7. Absolute Maximum Ratings | 25 | | | Table 1. Absolute Maximum Ratings | 20 | | DC | AND AC PARAMETERS | 26 | | | Table 8. Operating Conditions | 26 | | | Table 9. AC Measurement Conditions | | | | Figure 20.AC Measurement I/O Waveform | | | | Table 10. Capacitance | | | | Table 11. DC Characteristics | | | | Table 12. AC Characteristics | | | | Figure 21. Serial Input Timing | | | | Figure 22.Write Protect Setup and Hold Timing | | | | Figure 23.Output Timing | | | | Figure 24.Reset AC Waveforms | | | | | | ### M45PE20 | PACKAGE MECHANICAL31 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Figure 25.SO8 narrow – 8 lead Plastic Small Outline, 150 mils body width, Package Outline 31 Table 13. SO8 narrow – 8 lead Plastic Small Outline, 150 mils body width, Package Mechanical Data 31 | | Figure 26.MLP8, 8-lead Very thin Dual Flat Package No lead, 6x5mm, Package Outline 32 Table 14. MLP8, 8-lead Very thin Dual Flat Package No lead, 6x5mm, Package Mechanical Data32 | | PART NUMBERING33 | | Table 15. Ordering Information Scheme | | REVISION HISTORY34 | | Table 16. Document Revision History | #### **SUMMARY DESCRIPTION** The M45PE20 is a 2Mbit (256K x 8 bit) Serial Paged Flash Memory accessed by a high speed SPI-compatible bus. The memory can be written or programmed 1 to 256 bytes at a time, using the Page Write or Page Program instruction. The Page Write instruction consists of an integrated Page Erase cycle followed by a Page Program cycle. The memory is organized as 4 sectors, each containing 256 pages. Each page is 256 bytes wide. Thus, the whole memory can be viewed as consisting of 1024 pages, or 262,144 bytes. The memory can be erased a page at a time, using the Page Erase instruction, or a sector at a time, using the Sector Erase instruction. Figure 2. Logic Diagram **Table 1. Signal Names** | С | Serial Clock | |-----------------|--------------------| | D | Serial Data Input | | Q | Serial Data Output | | S | Chip Select | | W | Write Protect | | Reset | Reset | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 3. SO and VDFPN Connections - Note: 1. There is an exposed die paddle on the underside of the MLP8 package. This is pulled, internally, to V<sub>SS</sub>, and must not be allowed to be connected to any other voltage or signal line on the PCB. - See PACKAGE MECHANICAL section for package dimensions, and how to identify pin-1. #### SIGNAL DESCRIPTION **Serial Data Output (Q).** This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C). **Serial Data Input (D).** This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be programmed. Values are latched on the rising edge of Serial Clock (C). **Serial Clock (C).** This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) changes after the falling edge of Serial Clock (C). Chip Select $(\overline{S})$ . When this input signal is High, the device is deselected and Serial Data Output (Q) is at high impedance. Unless an internal Read, Program, Erase or Write cycle is in progress, the device will be in the Standby Power mode (this is not the Deep Power-down mode). Driving Chip Select $(\overline{S})$ Low selects the device, placing it in the Active Power mode. After Power-up, a falling edge on Chip Select $(\overline{S})$ is required prior to the start of any instruction. **Reset (Reset).** The Reset (Reset) input provides a hardware reset for the memory. In this mode, the outputs are high impedance. When Reset (Reset) is driven High, the memory is in the normal operating mode. When Reset (Reset) is driven Low, the memory will enter the Reset mode, provided that no internal operation is currently in progress. Driving Reset (Reset) Low while an internal operation is in progress has no effect on that internal operation (a write cycle, program cycle, or erase cycle). Write Protect ( $\overline{W}$ ). This input signal puts the device in the Hardware Protected mode, when Write Protect ( $\overline{W}$ ) is connected to V<sub>SS</sub>, causing the first 256 pages of memory to become read-only by protecting them from write, program and erase operations. When Write Protect ( $\overline{W}$ ) is connected to V<sub>CC</sub>, the first 256 pages of memory behave like the other pages of memory. #### **SPI MODES** These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes: - CPOL=0, CPHA=0 - CPOL=1, CPHA=1 For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C). The difference between the two modes, as shown in Figure 5., is the clock polarity when the bus master is in Stand-by mode and not transferring data: - C remains at 0 for (CPOL=0, CPHA=0) - C remains at 1 for (CPOL=1, CPHA=1) Figure 4. Bus Master and Memory Devices on the SPI Bus Note: The Write Protect $(\overline{W})$ signal should be driven, High or Low as appropriate. Figure 5. SPI Modes Supported #### **OPERATING FEATURES** #### Sharing the Overhead of Modifying Data To write or program one (or more) data bytes, two instructions are required: Write Enable (WREN), which is one byte, and a Page Write (PW) or Page Program (PP) sequence, which consists of four bytes plus data. This is followed by the internal cycle (of duration tpw or tpp). To share this overhead, the Page Write (PW) or Page Program (PP) instruction allows up to 256 bytes to be programmed (changing bits from 1 to 0) or written (changing bits to 0 or 1) at a time, provided that they lie in consecutive addresses on the same page of memory. #### An Easy Way to Modify Data The Page Write (PW) instruction provides a convenient way of modifying data (up to 256 contiguous bytes at a time), and simply requires the start address, and the new data in the instruction sequence. The Page Write (PW) instruction is entered by driving Chip Select ( $\overline{S}$ ) Low, and then transmitting the instruction byte, three address bytes (A23-A0) and at least one data byte, and then driving Chip Select ( $\overline{S}$ ) High. While Chip Select ( $\overline{S}$ ) is being held Low, the data bytes are written to the data buffer, starting at the address given in the third address byte (A7-A0). When Chip Select ( $\overline{S}$ ) is driven High, the Write cycle starts. The remaining, unchanged, bytes of the data buffer are automatically loaded with the values of the corresponding bytes of the addressed memory page. The addressed memory page then automatically put into an Erase cycle. Finally, the addressed memory page is programmed with the contents of the data buffer. All of this buffer management is handled internally, and is transparent to the user. The user is given the facility of being able to alter the contents of the memory on a byte-by-byte basis. #### A Fast Way to Modify Data The Page Program (PP) instruction provides a fast way of modifying data (up to 256 contiguous bytes at a time), provided that it only involves resetting bits to 0 that had previously been set to 1. This might be: - when the designer is programming the device for the first time - when the designer knows that the page has already been erased by an earlier Page Erase - (PE) or Sector Erase (SE) instruction. This is useful, for example, when storing a fast stream of data, having first performed the erase cycle when time was available - when the designer knows that the only changes involve resetting bits to 0 that are still set to 1. When this method is possible, it has the additional advantage of minimising the number of unnecessary erase operations, and the extra stress incurred by each page. #### Polling During a Write, Program or Erase Cycle A further improvement in the write, program or erase time can be achieved by not waiting for the worst case delay (t<sub>PW</sub>, t<sub>PP</sub>, t<sub>PE</sub>, or t<sub>SE</sub>). The Write In Progress (WIP) bit is provided in the Status Register so that the application program can monitor its value, polling it to establish when the previous cycle is complete. #### Reset An internal Power On Reset circuit helps protect against inadvertent data writes. Addition protection is provided by driving Reset (Reset) Low during the Power-on process, and only driving it High when $V_{CC}$ has reached the correct voltage level, $V_{CC}$ (min). # **Active Power, Standby Power and Deep Power-Down Modes** When Chip Select $(\overline{S})$ is Low, the device is selected, and in the Active Power mode. When Chip Select $(\overline{S})$ is High, the device is deselected, but could remain in the Active Power mode until all internal cycles have completed (Program, Erase, Write). The device then goes in to the Standby Power mode. The device consumption drops to $I_{CC1}$ . The Deep Power-down mode is entered when the specific instruction (the Deep Power-down (DP) instruction) is executed. The device consumption drops further to I<sub>CC2</sub>. The device remains in this mode until another specific instruction (the Release from Deep Power-down and Read Electronic Signature (RES) instruction) is executed. All other instructions are ignored while the device is in the Deep Power-down mode. This can be used as an extra software protection mechanism, when the device is not in active use, to protect the device from inadvertent Write, Program or Erase instructions. #### Status Register The Status Register contains two status bits that can be read by the Read Status Register (RDSR) instruction. **WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write, Program or Erase cycle. **WEL bit.** The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. #### **Table 2. Status Register Format** | b7 | | | | | | | b0 | |----|---|---|---|---|---|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | WEL | WIP | Note: WEL and WIP are volatile read-only bits (WEL is set and reset by specific instructions; WIP is automatically set and reset by the internal logic of the device). #### **Protection Modes** The environments where non-volatile memory devices are used can be very noisy. No SPI device can operate correctly in the presence of excessive noise. To help combat this, the M45PE20 features the following data protection mechanisms: - Power On Reset and an internal timer (t<sub>PUW</sub>) can provide protection against inadvertant changes while the power supply is outside the operating specification. - Program, Erase and Write instructions are checked that they consist of a number of clock - pulses that is a multiple of eight, before they are accepted for execution. - All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state by the following events: - Power-up - Reset (RESET) driven Low - Write Disable (WRDI) instruction completion - Page Write (PW) instruction completion - Page Program (PP) instruction completion - Page Erase (PE) instruction completion - Sector Erase (SE) instruction completion - The Hardware Protected mode is entered when Write Protect (W) is driven Low, causing the first 256 pages of memory to become read-only. When Write Protect (W) is driven High, the first 256 pages of memory behave like the other pages of memory - The Reset (Reset) signal can be driven Low to protect the contents of the memory during any critical time, not just during Power-up and Power-down. - In addition to the low power consumption feature, the Deep Power-down mode offers extra software protection from inadvertant Write, Program and Erase instructions while the device is not in active use. #### **MEMORY ORGANIZATION** The memory is organized as: - 1024 pages (256 bytes each). - 262,144 bytes (8 bits each) - 4 sectors (512 Kbits, 65536 bytes each) Each page can be individually: - programmed (bits are programmed from 1 to 0) - erased (bits are erased from 0 to 1) - written (bits are changed to either 0 or 1) The device is Page or Sector Erasable (bits are erased from 0 to 1). **Table 3. Memory Organization** | Sector | Address Range | | | | |--------|---------------|--------|--|--| | 3 | 3 30000h 3FFF | | | | | 2 | 20000h | 2FFFFh | | | | 1 | 10000h 1FFFFh | | | | | 0 | 00000h | 0FFFFh | | | Figure 6. Block Diagram #### **INSTRUCTIONS** All instructions, addresses and data are shifted in and out of the device, most significant bit first. Serial Data Input (D) is sampled on the first rising edge of Serial Clock (C) after Chip Select $(\overline{S})$ is driven Low. Then, the one-byte instruction code must be shifted in to the device, most significant bit first, on Serial Data Input (D), each bit being latched on the rising edges of Serial Clock (C). The instruction set is listed in Table 4... Every instruction sequence starts with a one-byte instruction code. Depending on the instruction, this might be followed by address bytes, or by data bytes, or by both or none. In the case of a Read Data Bytes (READ), Read Data Bytes at Higher Speed (Fast\_Read) or Read Status Register (RDSR) instruction, the shifted-in instruction sequence is followed by a data-out se- quence. Chip Select $(\overline{S})$ can be driven High after any bit of the data-out sequence is being shifted out. In the case of a Page Write (PW), Page Program (PP), Page Erase (PE), Sector Erase (SE), Write Enable (WREN), Write Disable (WRDI), Deep Power-down (DP) or Release from Deep Power-down (RDP) instruction, Chip Select $(\overline{S})$ must be driven High exactly at a byte boundary, otherwise the instruction is rejected, and is not executed. That is, Chip Select $(\overline{S})$ must driven High when the number of clock pulses after Chip Select $(\overline{S})$ being driven Low is an exact multiple of eight. All attempts to access the memory array during a Write cycle, Program cycle or Erase cycle are ignored, and the internal Write cycle, Program cycle or Erase cycle continues unaffected. **Table 4. Instruction Set** | Instruction | Description | One-byte Instruction Code | | Address<br>Bytes | Dummy<br>Bytes | Data<br>Bytes | |-------------|---------------------------------|---------------------------|-----|------------------|----------------|---------------| | WREN | Write Enable | 0000 0110 | 06h | 0 | 0 | 0 | | WRDI | Write Disable | 0000 0100 | 04h | 0 | 0 | 0 | | RDID | Read Identification | 1001 1111 | 9Fh | 0 | 0 | 1 to 3 | | RDSR | Read Status Register | 0000 0101 | 05h | 0 | 0 | 1 to ∞ | | READ | Read Data Bytes | 0000 0011 | 03h | 3 | 0 | 1 to ∞ | | FAST_READ | Read Data Bytes at Higher Speed | 0000 1011 | 0Bh | 3 | 1 | 1 to ∞ | | PW | Page Write | 0000 1010 | 0Ah | 3 | 0 | 1 to 256 | | PP | Page Program | 0000 0010 | 02h | 3 | 0 | 1 to 256 | | PE | Page Erase | 1101 1011 | DBh | 3 | 0 | 0 | | SE | Sector Erase | 1101 1000 | D8h | 3 | 0 | 0 | | DP | Deep Power-down | 1011 1001 | B9h | 0 | 0 | 0 | | RDP | Release from Deep Power-down | 1010 1011 | ABh | 0 | 0 | 0 | #### Write Enable (WREN) The Write Enable (WREN) instruction (Figure 7.) sets the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit must be set prior to every Page Write (PW), Page Program (PP), Page Erase (PE), and Sector Erase (SE) instruction. The Write Enable (WREN) instruction is entered by driving Chip Select $(\overline{S})$ Low, sending the instruction code, and then driving Chip Select $(\overline{S})$ High. Figure 7. Write Enable (WREN) Instruction Sequence #### Write Disable (WRDI) The Write Disable (WRDI) instruction (Figure 8.) resets the Write Enable Latch (WEL) bit. The Write Disable (WRDI) instruction is entered by driving Chip Select $(\overline{S})$ Low, sending the instruction code, and then driving Chip Select $(\overline{S})$ High. The Write Enable Latch (WEL) bit is reset under the following conditions: - Power-up - Write Disable (WRDI) instruction completion - Page Write (PW) instruction completion - Page Program (PP) instruction completion - Page Erase (PE) instruction completion - Sector Erase (SE) instruction completion Figure 8. Write Disable (WRDI) Instruction Sequence #### Read Identification (RDID) The Read Identification (RDID) instruction allows the 8-bit manufacturer identification to be read, followed by two bytes of device identification. The manufacturer identification is assigned by JEDEC, and has the value 20h for STMicroelectronics. The device identification is assigned by the device manufacturer, and indicates the memory type in the first byte (40h), and the memory capacity of the device in the second byte (12h). Any Read Identification (RDID) instruction while an Erase or Program cycle is in progress, is not decoded, and has no effect on the cycle that is in progress. The device is first selected by driving Chip Select $\overline{(S)}$ Low. Then, the 8-bit instruction code for the in- struction is shifted in. This is followed by the 24-bit device identification, stored in the memory, being shifted out on Serial Data Output (Q), each bit being shifted out during the falling edge of Serial Clock (C). The instruction sequence is shown in Figure 9.. The Read Identification (RDID) instruction is terminated by driving Chip Select $(\overline{S})$ High at any time during data output. When Chip Select $(\overline{S})$ is driven High, the device is put in the Standby Power mode. Once in the Standby Power mode, the device waits to be selected, so that it can receive, decode and execute instructions. Table 5. Read Identification (RDID) Data-Out Sequence | Manufacturer Identification | Device Identification | | | | |-----------------------------|-----------------------|-----------------|--|--| | | Memory Type | Memory Capacity | | | | 20h | 40h | 12h | | | #### Read Status Register (RDSR) The Read Status Register (RDSR) instruction allows the Status Register to be read. The Status Register may be read at any time, even while a Program, Erase or Write cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in Figure 10.. The status bits of the Status Register are as follows: **WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write, Program or Erase cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress. **WEL bit.** The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write, Program or Erase instruction is accepted. Figure 10. Read Status Register (RDSR) Instruction Sequence and Data-Out Sequence #### Read Data Bytes (READ) The device is first selected by driving Chip Select $(\overline{S})$ Low. The instruction code for the Read Data Bytes (READ) instruction is followed by a 3-byte address (A23-A0), each bit being latched-in during the rising edge of Serial Clock (C). Then the memory contents, at that address, is shifted out on Serial Data Output (Q), each bit being shifted out, at a maximum frequency $f_R$ , during the falling edge of Serial Clock (C). The instruction sequence is shown in Figure 11.. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes (READ) instruction. When the highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be continued indefinitely. The Read Data Bytes (READ) instruction is terminated by driving Chip Select $(\overline{S})$ High. Chip Select $(\overline{S})$ can be driven High at any time during data output. Any Read Data Bytes (READ) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 11. Read Data Bytes (READ) Instruction Sequence and Data-Out Sequence Note: Address bits A23 to A18 are Don't Care. # Read Data Bytes at Higher Speed (FAST\_READ) The device is first selected by driving Chip Select $(\overline{S})$ Low. The instruction code for the Read Data Bytes at Higher Speed (FAST\_READ) instruction is followed by a 3-byte address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of Serial Clock (C). Then the memory contents, at that address, is shifted out on Serial Data Output (Q), each bit being shifted out, at a maximum frequency $f_C$ , during the falling edge of Serial Clock (C). The instruction sequence is shown in Figure 12.. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes at Higher Speed (FAST\_READ) instruction. When the highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be continued indefinitely. The Read Data Bytes at Higher Speed (FAST\_READ) instruction is terminated by driving Chip Select (S) High. Chip Select (S) can be driven High at any time during data output. Any Read Data Bytes at Higher Speed (FAST\_READ) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 12. Read Data Bytes at Higher Speed (FAST\_READ) Instruction Sequence and Data-Out Sequence Note: Address bits A23 to A18 are Don't Care. #### Page Write (PW) The Page Write (PW) instruction allows bytes to be written in the memory. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Page Write (PW) instruction is entered by driving Chip Select $(\overline{S})$ Low, followed by the instruction code, three address bytes and at least one data byte on Serial Data Input (D). The rest of the page remains unchanged if no power failure occurs during this write cycle. The Page Write (PW) instruction performs a page erase cycle even if only one byte is updated. If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data exceeding the addressed page boundary wrap round, and are written from the start address of the same page (the one whose 8 least significant address bits (A7-A0) are all zero). Chip Select $(\overline{S})$ must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 13... If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be written correctly within the same page. If less than 256 Data bytes are sent to device, they are correctly written at the requested addresses without having any effects on the other bytes of the same page. Chip Select $(\overline{S})$ must be driven High after the eighth bit of the last data byte has been latched in, otherwise the Page Write (PW) instruction is not executed. As soon as Chip Select $(\overline{S})$ is driven High, the selftimed Page Write cycle (whose duration is tpw) is initiated. While the Page Write cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Page Write cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the Write Enable Latch (WEL) bit is reset. A Page Write (PW) instruction applied to a page that is Hardware Protected is not executed. Any Page Write (PW) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 13. Page Write (PW) Instruction Sequence Note: 1. Address bits A23 to A18 are Don't Care 2. $1 \le n \le 256$ #### Page Program (PP) The Page Program (PP) instruction allows bytes to be programmed in the memory (changing bits from 1 to 0, only). Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Page Program (PP) instruction is entered by driving Chip Select $(\overline{S})$ Low, followed by the instruction code, three address bytes and at least one data byte on Serial Data Input (D). If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data exceeding the addressed page boundary wrap round, and are programmed from the start address of the same page (the one whose 8 least significant address bits (A7-A0) are all zero). Chip Select $(\overline{S})$ must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 14.. If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 Data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. Chip Select $(\overline{S})$ must be driven High after the eighth bit of the last data byte has been latched in, otherwise the Page Program (PP) instruction is not executed. As soon as Chip Select $(\overline{S})$ is driven High, the self-timed Page Program cycle (whose duration is $t_{PP}$ ) is initiated. While the Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the Write Enable Latch (WEL) bit is reset. A Page Program (PP) instruction applied to a page that is Hardware Protected is not executed. Any Page Program (PP) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 14. Page Program (PP) Instruction Sequence Note: 1. Address bits A23 to A18 are Don't Care 2. $1 \le n \le 256$ #### Page Erase (PE) The Page Erase (PE) instruction sets to 1 (FFh) all bits inside the chosen page. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Page Erase (PE) instruction is entered by driving Chip Select $(\overline{S})$ Low, followed by the instruction code, and three address bytes on Serial Data Input (D). Any address inside the Page is a valid address for the Page Erase (PE) instruction. Chip Select $(\overline{S})$ must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 15.. Chip Select $(\overline{S})$ must be driven High after the eighth bit of the last address byte has been latched in, otherwise the Page Erase (PE) instruction is not executed. As soon as Chip Select ( $\overline{S}$ ) is driven High, the self-timed Page Erase cycle (whose duration is tpE) is initiated. While the Page Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Page Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the Write Enable Latch (WEL) bit is reset. A Page Erase (PE) instruction applied to a page that is Hardware Protected is not executed. Any Page Erase (PE) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Note: Address bits A23 to A18 are Don't Care. #### Sector Erase (SE) The Sector Erase (SE) instruction sets to 1 (FFh) all bits inside the chosen sector. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Sector Erase (SE) instruction is entered by driving Chip Select (S) Low, followed by the instruction code, and three address bytes on Serial Data Input (D). Any address inside the Sector (see Table 3.) is a valid address for the Sector Erase (SE) instruction. Chip Select $(\overline{S})$ must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 16... Chip Select $(\overline{S})$ must be driven High after the eighth bit of the last address byte has been latched in, otherwise the Sector Erase (SE) instruction is not executed. As soon as Chip Select $(\overline{S})$ is driven High, the self-timed Sector Erase cycle (whose duration is t<sub>SF</sub>) is initiated. While the Sector Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the Write Enable Latch (WEL) bit is reset. A Sector Erase (SE) instruction applied to a sector that contains a page that is Hardware Protected is not executed. Any Sector Erase (SE) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 16. Sector Erase (SE) Instruction Sequence Note: Address bits A23 to A18 are Don't Care. **\_\_\_\_\_** 20/35 #### Deep Power-down (DP) Executing the Deep Power-down (DP) instruction is the only way to put the device in the lowest consumption mode (the Deep Power-down mode). It can also be used as an extra software protection mechanism, while the device is not in active use, since in this mode, the device ignores all Write, Program and Erase instructions. Driving Chip Select $(\overline{S})$ High deselects the device, and puts the device in the Standby Power mode (if there is no internal cycle currently in progress). But this mode is not the Deep Power-down mode. The Deep Power-down mode can only be entered by executing the Deep Power-down (DP) instruction, to reduce the standby current (from I<sub>CC1</sub> to I<sub>CC2</sub>, as specified in Table 11.). Once the device has entered the Deep Powerdown mode, all instructions are ignored except the Release from Deep Power-down (RDP) instruction. This releases the device from this mode. The Deep Power-down mode automatically stops at Power-down, and the device always Powers-up in the Standby Power mode. The Deep Power-down (DP) instruction is entered by driving Chip Select (S) Low, followed by the instruction code on Serial Data Input (D). Chip Select $(\overline{S})$ must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 17... Chip Select $(\overline{S})$ must be driven High after the eighth bit of the instruction code has been latched in, otherwise the Deep Power-down (DP) instruction is not executed. As soon as Chip Select (S) is driven High, it requires a delay of top before the supply current is reduced to I<sub>CC2</sub> and the Deep Power-down mode is entered. Any Deep Power-down (DP) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 17. Deep Power-down (DP) Instruction Sequence #### Release from Deep Power-down (RDP) Once the device has entered the Deep Power-down mode, all instructions are ignored except the Release from Deep Power-down (RDP) instruction. Executing this instruction takes the device out of the Deep Power-down mode. The Release from Deep Power-down (RDP) instruction is entered by driving Chip Select $(\overline{S})$ Low, followed by the instruction code on Serial Data Input (D). Chip Select $(\overline{S})$ must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 18.. The Release from Deep Power-down (RDP) instruction is terminated by driving Chip Select $(\overline{S})$ High. Sending additional clock\_cycles on Serial Clock (C), while Chip Select (S) is driven Low, cause the instruction to be rejected, and not executed. After Chip Select $(\overline{S})$ has been driven High, followed by a delay, $t_{RDP}$ , the device is put in the Standby Power mode. Chip Select $(\overline{S})$ must remain High at least until this period is over. The device waits to be selected, so that it can receive, decode and execute instructions. Any Release from Deep Power-down (RDP) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. #### POWER-UP AND POWER-DOWN At Power-up and Power-down, the device must not be selected (that is Chip Select ( $\overline{S}$ ) must follow the voltage applied on $V_{CC}$ ) until $V_{CC}$ reaches the correct value: - V<sub>CC</sub>(min) at Power-up, and then for a further delay of t<sub>VSL</sub> - V<sub>SS</sub> at Power-down Usually a simple pull-up resistor on Chip Select $(\overline{S})$ can be used to ensure safe and proper Power-up and Power-down. To avoid data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is included. The logic inside the device is held reset while $V_{CC}$ is less than the Power On Reset (POR) threshold value, $V_{WI}$ – all operations are disabled, and the device does not respond to any instruction. Moreover, the device ignores all Write Enable (WREN), Page Write (PW), Page Program (PP), Page Erase (PE) and Sector Erase (SE) instructions until a time delay of $t_{PUW}$ has elapsed after the moment that $V_{CC}$ rises above the $V_{WI}$ threshold. However, the correct operation of the device is not guaranteed if, by this time, $V_{CC}$ is still below $V_{CC}$ (min). No Write, Program or Erase instructions should be sent until the later of: t<sub>PUW</sub> after V<sub>CC</sub> passed the V<sub>WI</sub> threshold t<sub>VSL</sub> after V<sub>CC</sub> passed the V<sub>CC</sub>(min) level These values are specified in Table 6.. If the delay, $t_{VSL}$ , has elapsed, after $V_{CC}$ has risen above $V_{CC}$ (min), the device can be selected for READ instructions even if the $t_{PUW}$ delay is not yet fully elapsed. As an extra protection, the Reset (Reset) signal can be driven Low for the whole duration of the Power-up and Power-down phases. At Power-up, the device is in the following state: - The device is in the Standby Power mode (not the Deep Power-down mode). - The Write Enable Latch (WEL) bit is reset. Normal precautions must be taken for supply rail decoupling, to stabilize the $V_{CC}$ supply. Each device in a system should have the $V_{CC}$ rail decoupled by a suitable capacitor close to the package pins. (Generally, this capacitor is of the order of $0.1\mu F$ ). At Power-down, when $V_{CC}$ drops from the operating voltage, to below the Power On Reset (POR) threshold value, $V_{WI}$ , all operations are disabled and the device does not respond to any instruction. (The designer needs to be aware that if a Power-down occurs while a Write, Program or Erase cycle is in progress, some data corruption can result.) #### M45PE20 Table 6. Power-Up Timing and $V_{WI}$ Threshold | Symbol | Parameter | Min. | Max. | Unit | |------------------------------|-----------------------------------------------------------------|------|------|------| | t <sub>VSL</sub> 1 | V <sub>CC</sub> (min) to <del>S</del> low | 30 | | μs | | t <sub>PUW</sub> 1 | Time delay before the first Write, Program or Erase instruction | 1 | 10 | ms | | V <sub>WI</sub> <sup>1</sup> | Write Inhibit Voltage | 1.5 | 2.5 | V | Note: 1. These parameters are characterized only, over the temperature range -40°C to +85°C. ## **INITIAL DELIVERY STATE** The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). All usable Status Register bits are 0. #### **MAXIMUM RATING** Stressing the device outside the ratings listed in Table 7. may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the Operating sections of this specification, is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 7. Absolute Maximum Ratings** | Symbol | Parameter | Min. | Max. | Unit | |-------------------|-----------------------------------------------------------------|-----------------------|------|------| | T <sub>STG</sub> | Storage Temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead Temperature during Soldering | See note <sup>1</sup> | | °C | | V <sub>IO</sub> | Input and Output Voltage (with respect to Ground) | -0.6 | 4.0 | V | | V <sub>CC</sub> | Supply Voltage | -0.6 | 4.0 | V | | V <sub>ESD</sub> | Electrostatic Discharge Voltage (Human Body model) <sup>2</sup> | -2000 | 2000 | V | Note: 1. Compliant with JEDEC Std J-STD-020B (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU <sup>2.</sup> JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 $\Omega$ , R2=500 $\Omega$ ) #### DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measure- ment Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters **Table 8. Operating Conditions** | Symbol | Parameter | Min. | Max. | Unit | |----------------|-------------------------------|------|------|------| | Vcc | Supply Voltage | 2.7 | 3.6 | V | | T <sub>A</sub> | Ambient Operating Temperature | -40 | 85 | °C | **Table 9. AC Measurement Conditions** | Symbol | Parameter | Min. | Max. | Unit | |--------|--------------------------------------------|------------------------------------------|------------------------------------------|------| | CL | Load Capacitance | 30 | | pF | | | Input Rise and Fall Times | | 5 | ns | | | Input Pulse Voltages | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | | V | | | Input and Output Timing Reference Voltages | 0.3V <sub>CC</sub> t | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | | Note: Output Hi-Z is defined as the point where data out is no longer driven. Figure 20. AC Measurement I/O Waveform Table 10. Capacitance | Symbol | Parameter | eter Test Condition | | Max. | Unit | |------------------|--------------------------------|----------------------|--|------|------| | C <sub>OUT</sub> | Output Capacitance (Q) | $V_{OUT} = 0V$ | | 8 | pF | | C <sub>IN</sub> | Input Capacitance (other pins) | V <sub>IN</sub> = 0V | | 6 | pF | Note: Sampled only, not 100% tested, at $T_A$ =25°C and a frequency of 20MHz. **Table 11. DC Characteristics** | Symbol | Parameter | Test Condition (in addition to those in Table 8.) | Min. | Max. | Unit | |------------------|-------------------------------------------|-------------------------------------------------------------|----------------------|----------------------|------| | ILI | Input Leakage Current | | | ± 2 | μΑ | | I <sub>LO</sub> | Output Leakage Current | | | ± 2 | μΑ | | I <sub>CC1</sub> | Standby Current (Standby and Reset modes) | $\overline{S} = V_{CC}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ | | 50 | μA | | I <sub>CC2</sub> | Deep Power-down Current | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 10 | μΑ | | I <sub>CC3</sub> | Operating Current (FAST_READ) | $C = 0.1V_{CC} / 0.9.V_{CC}$ at 25 MHz,<br>Q = open | | 6 | mA | | I <sub>CC4</sub> | Operating Current (PW) | $\overline{S} = V_{CC}$ | | 15 | mA | | I <sub>CC5</sub> | Operating Current (SE) | $\overline{S} = V_{CC}$ | | 15 | mA | | V <sub>IL</sub> | Input Low Voltage | | - 0.5 | 0.3V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7V <sub>CC</sub> | V <sub>CC</sub> +0.4 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 1.6 mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> -0.2 | | V | **Table 12. AC Characteristics** | Test conditions specified in Table 8. and Table 9. | | | | | | | |----------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------|---------------|------|------|------| | Symbol | Alt. | Parameter | Min. | Тур. | Max. | Unit | | fc | f <sub>C</sub> | Clock Frequency for the following instructions: FAST_READ, PW, PP, PE, SE, DP, RDP, WREN, WRDI, RDSR | D.C. | | 25 | MHz | | f <sub>R</sub> | | Clock Frequency for READ instructions D.C. | | | 20 | MHz | | t <sub>CH</sub> <sup>1</sup> | tCLH | Clock High Time 18 | | | ns | | | t <sub>CL</sub> 1 | t <sub>CLL</sub> | Clock Low Time | 18 | | | ns | | | | Clock Slew Rate <sup>2</sup> (peak to peak) | to peak) 0.03 | | V/ns | | | t <sub>SLCH</sub> | t <sub>CSS</sub> | S Active Setup Time (relative to C) | 10 | | | ns | | t <sub>CHSL</sub> | | S Not Active Hold Time (relative to C) | 10 | | | ns | | tDVCH | t <sub>DSU</sub> | Data In Setup Time | 5 | | ns | | | tCHDX | t <sub>DH</sub> | Data In Hold Time | e 5 | | | ns | | tchsh | | S Active Hold Time (relative to C) | 10 | | | ns | | tshch | | S Not Active Setup Time (relative to C) | 10 | | | ns | | tshsl | tcsh | S Deselect Time | 200 | | | ns | | t <sub>SHQZ</sub> <sup>2</sup> | t <sub>DIS</sub> | Output Disable Time | | | 15 | ns | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock Low to Output Valid | | | 15 | ns | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output Hold Time | 0 | | | ns | | t <sub>RLRH</sub> <sup>2</sup> | t <sub>RST</sub> | Reset Pulse Width | 10 | | | μs | | t <sub>RHSL</sub> | t <sub>REC</sub> | Reset Recovery Time | | | 3 | μs | | t <sub>SHRH</sub> | | Chip should have been deselected before Reset is de-asserted | 10 | | | ns | | twhsl | | Write Protect Setup Time | 50 | | | ns | | tshwL | | Write Protect Hold Time | 100 | | | ns | | t <sub>DP</sub> <sup>2</sup> | | S to Deep Power-down | | | 3 | μs | | t <sub>RDP</sub> <sup>2</sup> | | S High to Standby Power mode | | | 30 | μs | | t <sub>PW</sub> | | Page Write Cycle Time | | 11 | 25 | ms | | tpp | | Page Program Cycle Time | | 1.2 | 5 | ms | | t <sub>PE</sub> | | Page Erase Cycle Time | | 10 | 20 | ms | | t <sub>SE</sub> | | Sector Erase Cycle Time | | 1 | 5 | S | **47/** 28/35 Note: 1. t<sub>CH</sub> + t<sub>CL</sub> must be greater than or equal to 1/f<sub>C</sub>(max) 2. Value guaranteed by characterization, not 100% tested in production. Figure 21. Serial Input Timing Figure 22. Write Protect Setup and Hold Timing Figure 23. Output Timing Figure 24. Reset AC Waveforms ## **PACKAGE MECHANICAL** Figure 25. SO8 narrow - 8 lead Plastic Small Outline, 150 mils body width, Package Outline Note: Drawing is not to scale. Table 13. SO8 narrow – 8 lead Plastic Small Outline, 150 mils body width, Package Mechanical Data | Symb. | | mm | | | inches | | |-------|------|------|------|-------|--------|-------| | Symb. | Тур. | Min. | Max. | Тур. | Min. | Max. | | А | | 1.35 | 1.75 | | 0.053 | 0.069 | | A1 | | 0.10 | 0.25 | | 0.004 | 0.010 | | В | | 0.33 | 0.51 | | 0.013 | 0.020 | | С | | 0.19 | 0.25 | | 0.007 | 0.010 | | D | | 4.80 | 5.00 | | 0.189 | 0.197 | | E | | 3.80 | 4.00 | | 0.150 | 0.157 | | е | 1.27 | _ | _ | 0.050 | _ | - | | Н | | 5.80 | 6.20 | | 0.228 | 0.244 | | h | | 0.25 | 0.50 | | 0.010 | 0.020 | | L | | 0.40 | 0.90 | | 0.016 | 0.035 | | α | | 0° | 8° | | 0° | 8° | | N | | 8 | | | 8 | | | СР | | | 0.10 | | | 0.004 | Figure 26. MLP8, 8-lead Very thin Dual Flat Package No lead, 6x5mm, Package Outline Note: Drawing is not to scale. Table 14. MLP8, 8-lead Very thin Dual Flat Package No lead, 6x5mm, Package Mechanical Data | Symb. | | mm | | | inches | | |-------|------|------|------|--------|--------|--------| | | Тур. | Min. | Max. | Тур. | Min. | Max. | | А | 0.85 | | 1.00 | 0.0335 | | 0.0394 | | A1 | | 0.00 | 0.05 | | 0.0000 | 0.0020 | | A2 | 0.65 | | | 0.0256 | | | | A3 | 0.20 | | | 0.0079 | | | | b | 0.40 | 0.35 | 0.48 | 0.0157 | 0.0138 | 0.0189 | | D | 6.00 | | | 0.2362 | | | | D1 | 5.75 | | | 0.2264 | | | | D2 | 3.40 | 3.20 | 3.60 | 0.1339 | 0.1260 | 0.1417 | | E | 5.00 | | | 0.1969 | | | | E1 | 4.75 | | | 0.1870 | | | | E2 | 4.00 | 3.80 | 4.20 | 0.1575 | 0.1496 | 0.1654 | | е | 1.27 | | | 0.0500 | | | | L | 0.60 | 0.50 | 0.75 | 0.0236 | 0.0197 | 0.0295 | | θ | | | 12° | | | 12° | #### **PART NUMBERING** #### **Table 15. Ordering Information Scheme** blank = Standard SnPb plating P<sup>1</sup> = Lead-Free and RoHS compliant $G^2$ = Lead-Free, RoHS compliant, Sb<sub>2</sub>O<sub>3</sub>-free and TBBA-free Note: 1. Available for SO8 package only 2. Available for MLP package only For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST Sales Office. ## **REVISION HISTORY** **Table 16. Document Revision History** | Date | Version | Description of Revision | |-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30-Apr-2003 | 1.0 | Document written | | 04-Jun-2003 | 1.1 | Description corrected of entering Hardware Protected mode ( $\overline{W}$ must be driven, and cannot be left unconnected). | | 04-Dec-2003 | 1.2 | $V_{IO}$ (min) extended to $-0.6$ V, $t_{PW}$ (typ) and $t_{PP}$ (typ) improved. Table of contents, warning about exposed paddle on MLP8, and Pb-free options added. Change of naming for VDFPN8 package | | 21-Apr-2004 | 1.3 | Soldering temperature information clarified for RoHS compliant devices. Device Grade clarified | | 22-Sep-2004 | 2.0 | Document promoted to Preliminary Data. Minor wording changes. Device Grade further clarified | | 08-Oct-2004 | 3.0 | Document promoted to Mature Datasheet. No other changes | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners $\ensuremath{\texttt{©}}$ 2004 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com