# Serial real-time clock with 56 bytes NVRAM #### **Features** - Counters for seconds, minutes, hours, day, date, month, years, and century - 32KHz crystal oscillator integrating load capacitance (12.5pF) providing exceptional oscillator stability and high crystal series resistance operation - Serial interface supports I<sup>2</sup>C bus (100kHz protocol) - Ultra-low battery supply current of 450nA (typ at 3V) - 5V ±10% supply voltage - Timekeeping down to 2.5V - Automatic power-fail detect and switch circuitry - 56 bytes of general purpose RAM - Software clock calibration to compensate crystal deviation due to temperature - Automatic leap year compensation - Operating temperature of –40°C to 85°C - Available in an 8-lead, 150mil, plastic SOIC (SO8) - RoHS compliant - Lead-free second level interconnect Contents M41T56 ## **Contents** | 1 | Desc | eription | 5 | |---|------|----------------------------|----------| | 2 | Ope | ration | 7 | | | 2.1 | 2-wire bus characteristics | 7 | | | | 2.1.1 Bus not busy | 7 | | | | 2.1.2 Start data transfer | 7 | | | | 2.1.3 Stop data transfer | 3 | | | | 2.1.4 Data valid | 3 | | | | 2.1.5 Acknowledge | 3 | | | 2.2 | Read mode | ) | | | 2.3 | Write mode | 2 | | | 2.4 | Data retention mode | 2 | | 3 | Cloc | k operation | 3 | | | 3.1 | Clock calibration | 1 | | | 3.2 | Output driver pin | 5 | | | 3.3 | Initial power-on defaults | 5 | | 4 | Maxi | mum rating | 3 | | 5 | DC a | and AC parameters | 7 | | 6 | Pack | age mechanical data | ) | | 7 | Part | numbering | <u>2</u> | | 8 | Refe | rences 23 | 3 | | 9 | Revi | sion history | 1 | M41T56 List of tables # List of tables | Table 1. | Signal names | . 6 | |-----------|------------------------------------------------------------|-----| | Table 2. | AC characteristics | 10 | | Table 3. | Register map | 13 | | Table 4. | Absolute maximum ratings | 16 | | Table 5. | Operating and AC measurement conditions | 17 | | Table 6. | Capacitance | 17 | | Table 7. | DC characteristics | 18 | | Table 8. | Crystal electrical characteristics | 18 | | Table 9. | Power down/up mode AC characteristics | 19 | | Table 10. | Power down/up trip points DC characteristics | 19 | | Table 11. | SO8 – 8-pin plastic small outline, package mechanical data | 21 | | Table 12. | Ordering information scheme | 22 | | Table 13. | Document revision history | 24 | List of figures M41T56 # **List of figures** | Figure 1. | Logic diagram | 5 | |------------|-------------------------------------------|------| | Figure 2. | 8-pin SOIC connections | | | Figure 3. | Block diagram | 6 | | Figure 4. | Serial bus data transfer sequence | 8 | | Figure 5. | Acknowledge sequence | 9 | | Figure 6. | Bus timing requirements sequence | 9 | | Figure 7. | Slave address location | . 11 | | Figure 8. | Read mode sequence | . 11 | | Figure 9. | Alternative read mode sequence | . 11 | | Figure 10. | Write mode sequence | . 12 | | Figure 11. | Crystal accuracy across temperature | . 15 | | Figure 12. | Clock calibration | . 15 | | Figure 13. | AC measurement I/O waveform | . 17 | | Figure 14. | Power down/up mode AC waveforms | . 18 | | Figure 15. | SO8 – 8-pin plastic small package outline | . 21 | M41T56 Description ## 1 Description The M41T56 is a low power, serial real-time clock with 56 bytes of NVRAM. A built-in 32,768Hz oscillator (external crystal controlled) and the first 8 bytes of the RAM are used for the clock/calendar function and are configured in binary coded decimal (BCD) format. Addresses and data are transferred serially via a two-line, bidirectional bus. The built-in address register is incremented automatically after each WRITE or READ data byte. The M41T56 clock has a built-in power sense circuit which detects power failures and automatically switches to the battery supply during power failures. The energy needed to sustain the RAM and clock operations can be supplied from a small lithium coin cell. Typical data retention time is in excess of 10 years with a 50mAh, 3V lithium cell. The M41T56 is supplied in an 8-lead plastic SOIC package. Description M41T56 Table 1. Signal names | OSCI | Oscillator input | |------------------|---------------------------------------------| | ocso | Oscillator output | | FT/OUT | Frequency test / output driver (open drain) | | SDA | Serial data address input / output | | SCL | Serial clock | | V <sub>BAT</sub> | Battery supply voltage | | V <sub>CC</sub> | Supply voltage | | V <sub>SS</sub> | Ground | Figure 2. 8-pin SOIC connections Figure 3. Block diagram M41T56 Operation ## 2 Operation The M41T56 clock operates as a slave device on the serial bus. Access is obtained by implementing a start condition followed by the correct slave address (D0h). The 64 bytes contained in the device can then be accessed sequentially in the following order: - Seconds register - 2. Minutes register - 3. Century/hours register - 4. Day register - 5. Date register - 6. Month register - 7. Years register - 8. Control register - 9. RAM The clock continually monitors $V_{CC}$ for an out of tolerance condition. Should $V_{CC}$ fall below $V_{PFD}$ , the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from an out of tolerance system. When $V_{CC}$ falls below $V_{BAT}$ , the device automatically switches over to the battery and powers down into an ultra low current mode of operation to conserve battery life. Upon power-up, the device switches from battery to $V_{CC}$ at $V_{BAT}$ and recognizes inputs when $V_{CC}$ goes above $V_{PFD}$ volts. ### 2.1 2-wire bus characteristics This bus is intended for communication between different ICs. It consists of two lines: one bidirectional for data signals (SDA) and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor. The following protocol has been defined: - Data transfer may be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is High. - Changes in the data line while the clock line is High will be interpreted as control signals. Accordingly, the following bus conditions have been defined: #### 2.1.1 Bus not busy Both data and clock lines remain High. #### 2.1.2 Start data transfer A change in the state of the data line, from High to Low, while the clock is High, defines the START condition. Operation M41T56 ### 2.1.3 Stop data transfer A change in the state of the data line, from Low to High, while the clock is High, defines the STOP condition. #### 2.1.4 Data valid The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the High period of the clock signal. The data on the line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and stop conditions is not limited. The information is transmitted byte-wide and each receiver acknowledges with a ninth bit. By definition, a device that gives out a message is called "transmitter," the receiving device that gets the message is called "receiver." The device that controls the message is called "master." The devices that are controlled by the master are called "slaves." ### 2.1.5 Acknowledge Each byte of eight bits is followed by one Acknowledge Bit. This Acknowledge Bit is a low level put on the bus by the receiver, whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte. Also, a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable Low during the High period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master receiver must signal an end-of-data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case, the transmitter must leave the data line High to enable the master to generate the STOP condition. M41T56 Operation Figure 5. Acknowledge sequence Operation M41T56 Table 2. AC characteristics | Symbol | Parameter <sup>(1)</sup> | Min | Max | Unit | |------------------------------------|----------------------------------------------------------------------------------|-----|-----|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | 100 | kHz | | t <sub>LOW</sub> | Clock low period | 4.7 | | μs | | t <sub>HIGH</sub> | Clock high period | 4 | | μs | | t <sub>R</sub> | SDA and SCL rise time | | 1 | μs | | t <sub>F</sub> | SDA and SCL fall time | | 300 | ns | | t <sub>HD:STA</sub> | START condition hold time (after this period the first clock pulse is generated) | 4 | | μs | | t <sub>SU:STA</sub> | START condition setup time (only relevant for a repeated start condition) | 4.7 | | μs | | t <sub>SU:DAT</sub> | Data setup time | 250 | | ns | | t <sub>HD:DAT</sub> <sup>(2)</sup> | Data hold time | 0 | | μs | | t <sub>SU:STO</sub> | STOP condition setup time | 4.7 | | μs | | t <sub>BUF</sub> | Time the bus must be free before a new transmission can start | 4.7 | | μs | <sup>1.</sup> Valid for ambient operating temperature: $T_A = -40$ to $85^{\circ}$ C; $V_{CC} = 4.5$ to 5.5V (except where noted). ### 2.2 Read mode In this mode, the master reads the M41T56 slave after setting the slave address (see Figure 7 on page 11 and Figure 8 on page 11). Following the WRITE Mode Control Bit (R/W = 0) and the Acknowledge Bit, the word address $A_n$ is written to the on-chip address pointer. Next the START condition and slave address are repeated, followed by the READ Mode Control Bit (R/W = 1). At this point, the master transmitter becomes the master receiver. The data byte which was addressed will be transmitted and the master receiver will send an Acknowledge Bit to the slave transmitter. The address pointer is only incremented on reception of an Acknowledge Bit. The M41T56 slave transmitter will now place the data byte at address $A_n + 1$ on the bus. The master receiver reads and acknowledges the new byte and the address pointer is incremented to $A_n + 2$ . This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter. An alternate READ mode may also be implemented, whereby the master reads the M41T56 slave without first writing to the (volatile) address pointer. The first address that is read is the last one stored in the pointer, see *Figure 9 on page 11*. Transmitter must internally provide a hold time to bridge the undefined region (300ns max.) of the falling edge of SCL. M41T56 Operation Figure 7. Slave address location Figure 8. Read mode sequence Figure 9. Alternative read mode sequence Operation M41T56 #### 2.3 Write mode In this mode the master transmitter transmits to the M41T56 slave receiver. Bus protocol is shown in *Figure 10 on page 12*. Following the START condition and slave address, a logic '0' $(R/\overline{W}=0)$ is placed on the bus and indicates to the addressed device that word address $A_n$ will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next memory location within the RAM on the reception of an acknowledge clock. The M41T56 slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address and again after it has received the word address and each data byte (see *Figure 7 on page 11*). #### 2.4 Data retention mode With valid $V_{CC}$ applied, the M41T56 can be accessed as described above with READ or WRITE cycles. Should the supply voltage decay, the M41T56 will automatically deselect, write protecting itself when $V_{CC}$ falls between $V_{PFD}$ (max) and $V_{PFD}$ (min). This is accomplished by internally inhibiting access to the clock registers and SRAM. When $V_{CC}$ falls below the Battery Back-up Switchover Voltage ( $V_{SO}$ ), power input is switched from the $V_{CC}$ pin to the battery and the clock registers and SRAM are maintained from the attached battery supply. All outputs become high impedance. On power up, when $V_{CC}$ returns to a nominal value, write protection continues for $t_{REC}$ . For a further more detailed review of battery lifetime calculations, please see Application Note AN1012. Figure 10. Write mode sequence M41T56 Clock operation ## 3 Clock operation The eight byte clock register (see *Table 3*) is used to both set the clock and to read the date and time from the clock, in a binary coded decimal format. Seconds, Minutes, and Hours are contained within the first three registers. Bits D6 and D7 of Clock Register 2 (Hours Register) contain the CENTURY ENABLE Bit (CEB) and the CENTURY Bit (CB). Setting CEB to a '1' will cause CB to toggle, either from '0' to '1' or from '1' to '0' at the turn of the century (depending upon its initial state). If CEB is set to a '0,' CB will not toggle. Bits D0 through D2 of Register 3 contain the Day (day of week). Registers 4, 5, and 6 contain the Date (day of month), Month, and Years. The final register is the Control Register (this is described in the Clock Calibration section). Bit D7 of Register 0 contains the STOP Bit (ST). Setting this bit to a '1' will cause the oscillator to stop. If the device is expected to spend a significant amount of time on the shelf, the oscillator may be stopped to reduce current drain. When reset to a '0' the oscillator restarts within one second. The seven Clock Registers may be read one byte at a time, or in a sequential block. The Control Register (Address location 7) may be accessed independently. Provision has been made to assure that a clock update does not occur while any of the seven clock addresses are being read. If a clock address is being read, an update of the clock registers will be delayed by 250ms to allow the READ to be completed before the update occurs. This will prevent a transition of data during the READ. Note: This 250ms delay affects only the clock register update and does not alter the actual clock time. Table 3. Register map<sup>(1)</sup> | Address | | | | Data | | | | | Function/ | range | | | |---------|--------------------|--------|----------|-------|-------|----------|---------------|-----------|------------|-------|------|-------| | Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | BCD format | | | | | 0 | ST | 10 | Secon | ds | | Seco | onds | | Seconds | 00-59 | | | | 1 | Х | 10 | ) Minute | es | | Minu | utes | | Minutes | 00-59 | | | | 2 | CEB <sup>(2)</sup> | СВ | 10 h | ours | Hours | | Century/hours | 0-1/00-23 | | | | | | 3 | Х | Х | Х | Х | Х | | Day | | Day | 01-07 | | | | 4 | Х | Х | 10 ( | date | | Da | ıte | | Date | 01-31 | | | | 5 | Х | Х | Х | 10 M. | Month | | Month | 01-12 | | | | | | 6 | | 10 yea | ırs | | Years | | Years | | Years | | Year | 00-99 | | 7 | OUT | FT | S | | Ca | libratio | n | | Control | | | | Keys: S = Sign bit FT = Frequency test bit ST = Stop bit OUT = Output level X = Don't care CEB = Century enable bit CB = Century bit 2. When CEB is set to '1,' CB toggles from '0' to '1' or from '1' to '0' every 100 years (dependent upon the initial value set). When CEB is set to '0,' CB does not toggle. 57 13/25 Clock operation M41T56 ### 3.1 Clock calibration The M41T56 is driven by a quartz-controlled oscillator with a nominal frequency of 32,768Hz. The devices are tested not to exceed 35 ppm (parts per million) oscillator frequency error at $25^{\circ}$ C, which equates to about $\pm 1.53$ minutes per month. With the calibration bits properly set, the accuracy of each M41T56 improves to better than $\pm 2$ ppm at $25^{\circ}$ C. The oscillation rate of any crystal changes with temperature (see *Figure 11 on page 15*). Most clock chips compensate for crystal frequency and temperature shift error with cumbersome "trim" capacitors. The M41T56 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in *Figure 11 on page 15*. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five-bit Calibration Byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down. The Calibration Byte occupies the five lower order bits (D4-D0) in the Control Register (Addr 7). This byte can be set to represent any value between 0 and 31 in binary form. Bit D5 is the Sign Bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minutes cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles, that is +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32,768Hz, each of the 31 increments in the Calibration Byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month. Two methods are available for ascertaining how much calibration a given M41T56 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accessed the Calibration Byte. The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) Bit, the seventh-most significant bit in the Control Register, is set to a '1,' and the oscillator is running at 32,768Hz, the FT/OUT pin of the device will toggle at 512Hz. Any deviation from 512Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.01024Hz would indicate a +20ppm oscillator frequency error, requiring a -10(XX001010) to be loaded into the Calibration Byte for correction. Setting or changing the calibration byte does not affect the frequency test output frequency. 5/ Note: M41T56 Clock operation Figure 11. Crystal accuracy across temperature Figure 12. Clock calibration ### 3.2 Output driver pin When the FT Bit is not set, the FT/OUT pin becomes an output driver that reflects the contents of D7 of the Control Register. In other words, when D6 of location 7 is a '0' and D7 of location 7 is a '0' and then the FT/OUT pin will be driven low. The FT/OUT pin is open drain which requires an external pull-up resistor. ## 3.3 Initial power-on defaults Upon initial application of power to the device, the FT Bit will be set to a '0' and the OUT Bit will be set to a '1.' All other Register bits will initially power-on in a random state. Note: Maximum rating M41T56 ## 4 Maximum rating Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 4. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |---------------------------------|-----------------------------------------------------------|------------|------| | T <sub>A</sub> | Ambient operating temperature | -40 to 85 | °C | | T <sub>STG</sub> | Storage temperature (V <sub>CC</sub> off, oscillator off) | -55 to 125 | °C | | T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds | 260 | °C | | V <sub>IO</sub> | Input or output voltages | -0.3 to 7 | V | | V <sub>CC</sub> | Supply voltage | –0.3 to 7 | V | | Io | Output current | 20 | mA | | P <sub>D</sub> | Power dissipation | 0.25 | W | For SO package, Lead-free (Pb-free) lead finish: Reflow at peak temperature of 260°C (total thermal budget not to exceed 245°C for greater than 30 seconds). #### Caution: Negative undershoots below –0.3V are not allowed on any pin while in the battery back-up mode. ## 5 DC and AC parameters This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measurement Conditions listed in *Table 5: Operating and AC measurement conditions*. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters. Table 5. Operating and AC measurement conditions<sup>(1)</sup> | Parameter | Value | Unit | |-------------------------------------------------|------------|------| | Supply voltage (V <sub>CC</sub> ) | 4.5 to 5.5 | V | | Ambient operating temperature (T <sub>A</sub> ) | -40 to 85 | °C | | Load capacitance (C <sub>L</sub> ) | 100 | pF | | Input rise and fall times | ≤ 5 | ns | | Input pulse voltages | 0 to 3 | V | | Input and output timing ref. voltages | 1.5 | V | <sup>1.</sup> Output Hi-Z is defined as the point where data is no longer driven. Figure 13. AC measurement I/O waveform Table 6. Capacitance | Symbol | Parameter <sup>(1)(2)</sup> | Min | Max | Unit | |---------------------------------|---------------------------------------------------|------|-----|------| | C <sub>IN</sub> | Input capacitance (SCL) | | 7 | pF | | C <sub>OUT</sub> <sup>(3)</sup> | Output capacitance (SDA, FT/OUT) | | 10 | pF | | t <sub>LP</sub> | Low-pass filter input time constant (SDA and SCL) | 0.25 | 1 | μs | - 1. Effective capacitance measured with power supply at 5V; sampled, not 100% tested. - 2. At 25°C, f = 1MHz. - 3. Outputs deselected. Table 7. DC characteristics | Symbol | Parameter | Test condition <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------------|--------------------------|--------------------------------------------------------------|------|-----|-----------------------|------| | I <sub>LI</sub> | Input leakage current | $0V \le V_{IN} \le V_{CC}$ | | | ±1 | μΑ | | I <sub>LO</sub> | Output leakage current | $0V \le V_{OUT} \le V_{CC}$ | | | ±1 | μΑ | | I <sub>CC1</sub> | Supply current | Switch frequency = 100kHz | | | 300 | μΑ | | I <sub>CC2</sub> | Supply current (standby) | SCL, SDA = $V_{CC} - 0.3V$ | | 100 | | μΑ | | V <sub>IL</sub> | Input low voltage | | -0.3 | | 1.5 | V | | V <sub>IH</sub> | Input high voltage | | 3 | | V <sub>CC</sub> + 0.8 | V | | V <sub>OL</sub> | Output low voltage | $I_{OL} = 5mA, V_{CC} = 4.5V$ | | | 0.4 | V | | V <sub>BAT</sub> <sup>(2)</sup> | Battery supply voltage | | 2.5 | 3 | 3.5 | V | | I <sub>BAT</sub> | Battery supply current | $T_A = 25$ °C, $V_{CC} = 0V$ , oscillator ON, $V_{BAT} = 3V$ | | 450 | 550 | nA | - 1. Valid for ambient operating temperature: $T_A = -40$ to 85°C; $V_{CC} = 4.5$ to 5.5V (except where noted). - 2. STMicroelectronics recommends the RAYOVAC BR1225 or BR1632 (or equivalent) as the battery supply. Table 8. Crystal electrical characteristics | Symbol | Parameter <sup>(1)(2)</sup> | Min | Тур | Max | Unit | |----------------|-----------------------------|-----|--------|-----|------| | f <sub>O</sub> | Resonant frequency | | 32.768 | | kHz | | R <sub>S</sub> | Series resistance | | | 60 | kΩ | | C <sub>L</sub> | Load capacitance | | 12.5 | | pF | - These values are externally supplied for the SO8 package. STMicroelectronics recommends the KDS DT-38: 1TA/1TC252E127, Tuning Fork Type (thru-hole) or the DMX-26S: 1TJS125FH2A212, (SMD) quartz crystal for industrial temperature operations. For contact information on this crystal type, see Section 8: References on page 23. - Load capacitors are integrated within the M41T56. Circuit board layout considerations for the 32.768 kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account. Figure 14. Power down/up mode AC waveforms Table 9. Power down/up mode AC characteristics | Symbol | Parameter <sup>(1)</sup> | | Max | Unit | |------------------|---------------------------------------------------------------------|-----|-----|------| | t <sub>PD</sub> | SCL and SDA at V <sub>IH</sub> before power down | 0 | | ns | | t <sub>FB</sub> | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> fall time | 300 | | μs | | t <sub>RB</sub> | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> rise time | 100 | | μs | | t <sub>REC</sub> | SCL and SDA at V <sub>IH</sub> after power up | 10 | | μs | <sup>1.</sup> Valid for ambient operating temperature: $T_A = -40$ to $85^{\circ}$ C; $V_{CC} = 4.5$ to 5.5V (except where noted). Table 10. Power down/up trip points DC characteristics | Symbol | Parameter <sup>(1)(2)</sup> | Min | Тур | Max | Unit | |-----------------|------------------------------------|----------------------|-----------------------|------------------------|------| | $V_{PFD}$ | Power-fail deselect voltage | 1.2 V <sub>BAT</sub> | 1.25 V <sub>BAT</sub> | 1.285 V <sub>BAT</sub> | V | | V <sub>SO</sub> | Battery back-up switchover voltage | | $V_{BAT}$ | | V | <sup>1.</sup> All voltages referenced to $V_{SS}$ . <sup>2.</sup> Valid for ambient operating temperature: $T_A = -40$ to $85^{\circ}C$ ; $V_{CC} = 4.5$ to 5.5V (except where noted). ## 6 Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 15. SO8 – 8-pin plastic small package outline 1. Drawing is not to scale. Table 11. SO8 – 8-pin plastic small outline, package mechanical data | Symbol | millimetres | | | inches | | | |--------|-------------|------|------|--------|-------|-------| | | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.75 | | | 0.069 | | A1 | | 0.10 | 0.25 | | 0.004 | 0.010 | | A2 | | 1.25 | | | 0.049 | | | b | | 0.28 | 0.48 | | 0.011 | 0.019 | | С | | 0.17 | 0.23 | | 0.007 | 0.009 | | ccc | | | 0.10 | | | 0.004 | | D | 4.90 | 4.80 | 5.00 | 0.193 | 0.189 | 0.197 | | Е | 6.00 | 5.80 | 6.20 | 0.236 | 0.228 | 0.244 | | E1 | 3.90 | 3.80 | 4.00 | 0.154 | 0.150 | 0.157 | | е | 1.27 | - | - | 0.050 | _ | - | | h | | 0.25 | 0.50 | | 0.010 | 0.020 | | k | | 0° | 8° | | 0° | 8° | | L | | 0.40 | 1.27 | | 0.016 | 0.050 | | L1 | 1.04 | | | 0.041 | | _ | 1. Drawing is not to scale. Part numbering M41T56 # 7 Part numbering E = Lead-free package (ECOPACK®), tubes F = Lead-free package (ECOPACK®), tape & reel M41T56 References ### 8 References The crystal component supplier KDS as cited in Table 8: Crystal electrical characteristics on page 18 can be contacted at http://www.kds.info/index\_en.htm Revision history M41T56 # 9 Revision history Table 13. Document revision history | Date | Revision | Changes | | |--------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Mar-1999 | 1.0 | First issue | | | 23-Dec-1999 | 1.1 | SOH28 package added | | | 21-Mar-2000 | 1.2 | Series resistance max value changed (Table 8) | | | 30-Nov-2000 | 1.3 | Added PSDIP8 package | | | 25-Jan-2001 | 1.4 | Corrected graphic, measurements of PSDIP8 (Figure 18, Table 14) | | | 16-Feb-2001 | 2.0 | Reformatted, table added ( <i>Table 16</i> ). | | | 06-Apr-2001 | 2.1 | Add temp./voltage information to characteristics ( <i>Table 7</i> , <i>Table 2</i> ); correct series resistance ( <i>Table 8</i> ) | | | 17-Jul-2001 | 2.2 | Basic formatting changes | | | 02-Aug-2002 | 2.3 | Modify reflow time and temperature footnote ( <i>Table 4</i> ); modify crystal electrical characteristics table footnotes ( <i>Table 8</i> ); removed PSDIP8 package | | | 07-Nov-2002 | 2.4 | Correct figure name (Features on page 1) | | | 15-Jun-2004 | 3.0 | Reformatted; add lead-free information; update characteristics (Figure 1 Table 4, Table 12) | | | 11-Sep-2006 4 mech | | Changed document to new template; amalgamated diagrams in <i>Features on page 1</i> ; amended footnotes in <i>Table 3: Register map</i> ; updated Package mechanical data in <i>Section 6: Package mechanical data</i> ; small text changes for entire document, removed lead packages from <i>Table 12</i> , ECOPACK compliant | | | 09-Oct-2006 | 5 | Updated package mechanical data in Figure 15.: SO8 – 8-pin plastic sm package outline. | | | 10-Apr-2007 | 6 | Updated package information references that only SO8 available (cover page, Section 1, Section 4, Table 4, Table 8, and Table 12). | | | 06-Nov-2007 | 7 | Added lead-free second level interconnect information to cover page and Section 6: Package mechanical data; updated Table 4, footnote 1 in Table 8; addition of Section 8: References. | | | 13-Dec-2007 | 8 | Updated cover page and Section 8: References. | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com