### LTM4619



### FEATURES

- Complete Standalone Power Supply
- Wide Input Voltage Range: 4.5V to 26.5V (EXTV<sub>CC</sub> Available for  $V_{IN} \le 5.5V$ )
- Dual 180° Out-of-Phase Outputs with 4A DC Typical, 5A Peak Output Current for Each
- Dual Outputs with 0.8V to 5V VOUT Range
- Output Voltage Tracking
- **±1.5% Total DC Output Error**
- Current Mode Control/Fast Transient Response
- Power Good
- Phase-Lockable Fixed Frequency 250kHz to 780kHz
- On Board Frequency Synchronization
- Parallel Current Sharing
- Selectable Burst Mode<sup>®</sup> Operation
- Output Overvoltage Protection
- Small Surface Mount Footprint, Low Profile (15mm × 15mm × 2.8mm) LGA Package

### **APPLICATIONS**

- Telecom and Networking Equipment
- Servers
- Storage Cards
- ATCA Cards
- Industrial Equipment
- Point of Load Regulation

**Δ**, LT, LTC, LTM, Linear Technology, the Linear logo, Burst Mode and µModule are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## DESCRIPTION

The LTM<sup>®</sup>4619 is a complete dual 4A step-down switching mode DC/DC power supply. Included in the package are the switching controller, power FETs, inductor, and all support components. Operating over input voltage ranges of 4.5V to 26.5V, the LTM4619 supports two outputs with voltage ranges of 0.8V to 5V, each set by a single external resistor. Its high efficiency design delivers 4A continuous current (5A peak) for each output.

Dual, 26V<sub>IN</sub>, 4A DC/DC

µModule Regulator

High switching frequency and a current mode architecture enable a very fast transient response to line and load changes without sacrificing stability. The two outputs are interleaved with 180° phase to minimize the ripple noise and reduce the I/O capacitors. The device supports frequency synchronization and output voltage tracking for supply rail sequencing. Burst Mode operation or pulse-skipping mode can be selected for light load operations.

Fault protection features include overvoltage protection, overcurrent protection and foldback current limit for short-circuit protection.

The low profile package (2.8mm) enables utilization of unused space on the bottom of PC boards for high density point of load regulation. The power module is offered in a space saving and thermally enhanced 15mm  $\times$  15mm  $\times$  2.8mm LGA package. The LTM4619 is Pb-free and RoHS compliant.

### TYPICAL APPLICATION





#### Efficiency and Power Loss at 12V input



### **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| $V_{\text{IN}}$                                                  |
|------------------------------------------------------------------|
| COMP1, COMP2, V <sub>FB1</sub> , V <sub>FB2</sub> ,–0.3V to 2.7V |
| MODE/PLLIN, TK/SS1, TK/SS2,                                      |
| FREQ/PLLFLTR0.3V to INTV <sub>CC</sub>                           |
| V <sub>OUT1</sub> , V <sub>OUT2</sub> 0.8V to 5V                 |
| Internal Operating Temperature Range (Note 2)                    |
| –40°C to 125°C                                                   |
| Junction Temperature 125°C                                       |
| Maximum Reflow Body Temperature                                  |
| Storage Temperature Range55°C to 125°C                           |

### PIN CONFIGURATION



### **ORDER INFORMATION**

| LEAD FREE FINISH TRAY PART MARKING* |               | PACKAGE DESCRIPTION | TEMPERATURE RANGE                                |                |
|-------------------------------------|---------------|---------------------|--------------------------------------------------|----------------|
| LTM4619EV#PBF                       | LTM4619EV#PBF | LTM4619V            | 144-Lead (15mm $\times$ 15mm $\times$ 2.8mm) LGA | -40°C to 125°C |
| LTM4619IV#PBF                       | LTM4619IV#PBF | LTM4619V            | 144-Lead (15mm $	imes$ 15mm $	imes$ 2.8mm) LGA   | -40°C to 125°C |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

This product is only offered in trays. For more information go to: http://www.linear.com/packaging/

#### **ELECTRICAL CHARACTERISTICS**

The  ${\ensuremath{\bullet}}$  denotes the specifications which apply over the full internal operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}$ C,  $V_{IN} = 12V$ . Per typical application in Figure 18. Specified as each channel. (Note 3)

| SYMBOL                       | PARAMETER                       | CONDITIONS                                                                                                                                                                                                                                             |   | MIN            | ТҮР          | MAX            | UNITS  |
|------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|--------------|----------------|--------|
| V <sub>IN(DC)</sub>          | Input DC Voltage                | $V_{IN} \leq$ 5.5V, Connect $V_{IN}$ and $INTV_{CC}$ Together                                                                                                                                                                                          | • | 4.5            |              | 26.5           | V      |
| V <sub>OUT1, 2</sub> (RANGE) | Output Voltage Range            | V <sub>IN</sub> = 5.5V to 26.5V                                                                                                                                                                                                                        | • | 0.8            |              | 5.0            | V      |
| V <sub>OUT1, 2</sub> (DC)    | Output Voltage                  | $ \begin{array}{l} {C_{IN} = 10 \mu F \times 1,  C_{OUT} = 100 \mu F  Ceramic,  100 \mu F  POSCAP,} \\ {R_{SET} = 28.0 k \Omega} \\ {V_{IN} = 12 V,  V_{OUT} = 2.5 V,  I_{OUT} = 0A} \\ {V_{IN} = 12 V,  V_{OUT} = 2.5 V,  I_{OUT} = 4A} \end{array} $ | • | 2.483<br>2.470 | 2.52<br>2.52 | 2.557<br>2.570 | V<br>V |
| Input Specification          | 1\$                             |                                                                                                                                                                                                                                                        |   |                |              |                |        |
| V <sub>IN(UVLO)</sub>        | Undervoltage Lockout Thresholds | V <sub>INTVCC</sub> Rising<br>V <sub>INTVCC</sub> Falling                                                                                                                                                                                              |   | 2.00<br>1.85   | 2.2<br>2.0   | 2.35<br>2.15   | V<br>V |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full internal operating temperature range, otherwise specifications are at  $T_A = 25$ °C,  $V_{IN} = 12$ V. Per typical application in Figure 18. Specified as each channel (Note 3).

| SYMBOL                                        | PARAMETER                             | CONDITIONS                                                                                                                                                                                                                                                                                                                   |   | MIN            | ТҮР                        | MAX            | UNITS                      |
|-----------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|----------------------------|----------------|----------------------------|
| IINRUSH(VIN)                                  | Input Inrush Current at Start-Up      | $I_{OUT}$ = 0A, $C_{IN}$ = 10µF, $C_{OUT}$ = 100µF, $V_{OUT}$ = 2.5V $V_{IN}$ = 12V                                                                                                                                                                                                                                          |   |                | 0.25                       |                | A                          |
| I <sub>Q(VIN)</sub>                           | Input Supply Bias Current             | $ \begin{array}{l} V_{IN} = 12V, \ V_{OUT1} = 2.5V, \ Switching \ Continuous \\ V_{IN} = 12V, \ V_{OUT2} = 2.5V, \ Switching \ Continuous \\ V_{IN} = 26.5V, \ V_{OUT1} = 2.5V, \ Switching \ Continuous \\ V_{IN} = 26.5V, \ V_{OUT2} = 2.5V, \ Switching \ Continuous \\ Shutdown, \ RUN = 0, \ V_{IN} = 20V \end{array} $ |   |                | 30<br>30<br>40<br>40<br>40 |                | mA<br>mA<br>mA<br>mA<br>μA |
| I <sub>S(VIN)</sub>                           | Input Supply Current                  | $V_{IN} = 12V, V_{OUT} = 2.5V, I_{OUT} = 4A$<br>$V_{IN} = 26.5V, V_{OUT} = 2.5V, I_{OUT} = 4A$                                                                                                                                                                                                                               |   |                | 0.97<br>0.480              |                | A<br>A                     |
| INTV <sub>CC</sub>                            | Internal V <sub>CC</sub> Voltage      | V <sub>IN</sub> = 12V, V <sub>RUN</sub> > 2V, No Load                                                                                                                                                                                                                                                                        |   | 4.8            | 5                          | 5.2            | V                          |
| EXTV <sub>CC</sub>                            | EXTV <sub>CC</sub> Switchover Voltage | EXTV <sub>CC</sub> Ramping Positive                                                                                                                                                                                                                                                                                          | • | 4.5            | 4.7                        |                | V                          |
| Output Specificat                             | ions                                  |                                                                                                                                                                                                                                                                                                                              |   |                |                            |                |                            |
| I <sub>OUT1, 2(DC)</sub>                      | Output Continuous Current Range       | V <sub>IN</sub> = 12V, V <sub>OUT</sub> = 2.5V (Note 5)                                                                                                                                                                                                                                                                      |   | 0              |                            | 4              | A                          |
| $\frac{\Delta V_{OUT1(LINE)}}{V_{OUT(NOM)}}$  | Line Regulation Accuracy              | $V_{OUT}$ = 2.5V, $V_{IN}$ from 6V to 26.5V<br>$I_{OUT}$ = 0A For Each Output                                                                                                                                                                                                                                                | • |                | 0.15<br>0.25               | 0.3<br>0.5     | %<br>%                     |
| $\frac{\Delta V_{OUT2(LINE)}}{V_{OUT(NOM)}}$  | Line Regulation Accuracy              | $V_{OUT}$ = 2.5V, $V_{IN}$ from 6V to 26.5V<br>$I_{OUT}$ = 0A For Each Output                                                                                                                                                                                                                                                | • |                | 0.15<br>0.25               | 0.3<br>0.5     | %                          |
| $\frac{\Delta V_{OUT1(LOAD)}}{V_{OUT1(NOM)}}$ | Load Regulation Accuracy              | For Each Output, $V_{OUT}$ = 2.5V, 0A to 4A (Note 5) $V_{IN}$ = 12V                                                                                                                                                                                                                                                          | • |                | 0.6                        | 0.8            | ±%                         |
| $\frac{\Delta V_{OUT2(LOAD)}}{V_{OUT2(NOM)}}$ | Load Regulation Accuracy              | For Each Output, $V_{OUT}$ = 2.5V, 0A to 4A (Note 5) $V_{IN}$ = 12V                                                                                                                                                                                                                                                          |   | 0.6            | 0.8                        | ±%             |                            |
| V <sub>OUT1, 2(AC)</sub>                      | Output Ripple Voltage                 | I <sub>OUT</sub> = 0A, C <sub>OUT</sub> = 100µF X5R Ceramic<br>V <sub>IN</sub> = 12V, V <sub>OUT</sub> = 2.5V<br>V <sub>IN</sub> = 26.5V, V <sub>OUT</sub> = 2.5V                                                                                                                                                            |   |                | 20<br>25                   |                | mV<br>mV                   |
| f <sub>S</sub>                                | Output Ripple Voltage Frequency       | $I_{OUT}$ = 2A, $V_{IN}$ = 12V, $V_{OUT}$ = 2.5V<br>FREQ/PLLFLTR = INTV <sub>CC</sub>                                                                                                                                                                                                                                        |   |                | 780                        |                | kHz                        |
| $\Delta V_{OUTSTART}$                         | Turn-On Overshoot                     | $C_{OUT}$ = 100µF X5R Ceramic, $V_{OUT}$ = 2.5V, $I_{OUT}$ = 0A $V_{IN}$ = 12V $V_{IN}$ = 26.5V                                                                                                                                                                                                                              |   |                | 10<br>10                   |                | mV<br>mV                   |
| t <sub>start</sub>                            | Turn-On Time                          | $C_{OUT}$ = 100µF X5R Ceramic, $V_{OUT}$ = 2.5V, $I_{OUT}$ = 0A Resistive Load, $V_{IN}$ = 12V $V_{IN}$ = 26.5V                                                                                                                                                                                                              |   |                | 0.250<br>0.130             |                | ms<br>ms                   |
| ΔV <sub>OUTLS</sub>                           | Peak Deviation for Dynamic Load       | Load: 0% to 50% to 0% of Full Load $C_{OUT}$ = 100 $\mu F$ X5R Ceramic,V_{OUT} = 2.5V, V_{IN} = 12V                                                                                                                                                                                                                          |   |                | 15                         |                | mV                         |
| <b>t</b> SETTLE                               | Settling Time for Dynamic Load Step   | Load: 0% to 50% to 0% of Full Load<br>C <sub>OUT</sub> = 100µF X5R Ceramic,V <sub>OUT</sub> = 2.5V, V <sub>IN</sub> = 12V                                                                                                                                                                                                    |   | 10             |                            | μs             |                            |
| I <sub>OUTPK</sub>                            | Output Current Limit                  | $\begin{array}{l} C_{OUT} = 100 \mu F \ X5R \ Ceramic, \\ V_{IN} = 6V, \ V_{OUT} = 2.5V \\ V_{IN} = 26.5V, \ V_{OUT} = 2.5V \end{array}$                                                                                                                                                                                     |   |                | 12<br>11                   |                | A                          |
| Control Section                               | ,                                     |                                                                                                                                                                                                                                                                                                                              |   |                |                            |                |                            |
| V <sub>FB1</sub> , V <sub>FB2</sub>           | Voltage at V <sub>FB</sub> Pin        | I <sub>OUT</sub> = 0A, V <sub>OUT</sub> = 2.5V                                                                                                                                                                                                                                                                               | • | 0.792<br>0.788 | 0.8<br>0.8                 | 0.808<br>0.810 | V                          |
| I <sub>TK/SS1, 2</sub>                        | Soft-Start Charge Current             | V <sub>TK/SS</sub> = 0V, V <sub>OUT</sub> = 2.5V 0.9 1.3                                                                                                                                                                                                                                                                     |   | 1.7            | μA                         |                |                            |
| DF <sub>MAX</sub>                             | Maximum Duty Factor                   | In Dropout (Note 4)                                                                                                                                                                                                                                                                                                          |   |                | 97                         |                | %                          |
| t <sub>ON(MIN)</sub>                          | Minimum On-Time                       | (Note 4)                                                                                                                                                                                                                                                                                                                     |   |                | 90                         |                | ns                         |



### **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full internal

operating temperature range, otherwise specifications are at  $T_A = 25$ °C,  $V_{IN} = 12$ V. Per typical application in Figure 18. Specified as each channel. (Note 3)

| SYMBOL                              | PARAMETER                                                                      | CONDITIONS                                                                   | MIN         | ТҮР          | MAX          | UNITS    |
|-------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------|--------------|--------------|----------|
| f <sub>NOM</sub>                    | Nominal Frequency                                                              | V <sub>FREQ</sub> = 1.2V                                                     | 450         | 500          | 550          | kHz      |
| f <sub>LOW</sub>                    | Lowest Frequency                                                               | V <sub>FREQ</sub> = 0V                                                       | 210         | 250          | 290          | kHz      |
| f <sub>HIGH</sub>                   | Highest Frequency                                                              | $V_{FREQ} \ge 2.4V$                                                          | 700         | 780          | 860          | kHz      |
| R <sub>MODE/PLLIN</sub>             | MODE/PLLIN Input Resistance                                                    |                                                                              |             | 250          |              | kΩ       |
| I <sub>FREQ</sub>                   | Frequency Setting<br>Sinking Current<br>Sourcing Current                       | f <sub>MODE</sub> > f <sub>OSC</sub><br>f <sub>MODE</sub> < f <sub>OSC</sub> |             | -13<br>13    |              | μA<br>μA |
| V <sub>RUN1, 2</sub>                | RUN Pin ON/OFF Threshold                                                       | RUN Rising<br>RUN Falling                                                    | 1.1<br>1.02 | 1.22<br>1.14 | 1.35<br>1.27 | V<br>V   |
| R <sub>FB1</sub> , R <sub>FB2</sub> | Resistor Between V <sub>OUT</sub> and V <sub>FB</sub><br>Pins for Each Channel |                                                                              | 60.1        | 60.4         | 60.7         | kΩ       |
| V <sub>PGL</sub>                    | PGOOD Voltage Low                                                              | I <sub>PG00D</sub> = 2mA                                                     |             | 0.1          | 0.3          | V        |
| I <sub>PGOOD</sub>                  | PGOOD Leakage Current                                                          | V <sub>PG00D</sub> = 5V                                                      |             |              | ±2           | μA       |
| ΔV <sub>PGOOD</sub>                 | PGOOD Range                                                                    | V <sub>FB</sub> Ramping Negative<br>V <sub>FB</sub> Ramping Positive         | -5<br>5     | -7.5<br>7.5  | -10<br>10    | %<br>%   |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The LTM4619E is guaranteed to meet performance specifications over the 0°C to 125°C internal operating temperature range. Specifications over the full -40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4619I is guaranteed to meet specifications over the full

internal operating temperature range. Note that the maximum ambient temperature is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

Note 3: The two outputs are tested separately and the same testing condition is applied to each output.

Note 4: 100% tested at wafer level only.

Note 5: See Output Current Derating curves for different VIN, VOUT and TA.

#### **TYPICAL PERFORMANCE CHARACTERISTICS** (Refer to Figures 18 and 19)





4

### TYPICAL PERFORMANCE CHARACTERISTICS (Refer to Figures 18 and 19)









### PIN FUNCTIONS

 $V_{\rm IN}$  (J1 to J3, J10 to J12, K1 to K4, K9 to K12, L1 to L5, L8 to L12, M1 to M12): Power Input Pins. Apply input voltage between these pins and PGND pins. Recommend placing input decoupling capacitance directly between  $V_{\rm IN}$  pins and PGND pins. For  $V_{\rm IN}$  < 5.5, tie  $V_{\rm IN}$  and  $\rm INTV_{CC}$  together.

V<sub>OUT1</sub>, V<sub>OUT2</sub> (A10 to D10, A11 to D11, A12 to D12, A1 to D1, A2 to D2, A3 to D3): Power Output Pins. Apply output load between these pins and PGND pins. Recommend placing output decoupling capacitance directly between these pins and PGND pins.

PGND (H1, H2, H4, H9, H11, H12, G1 to G12, F1 to F5, F7 to F12, E1 to E12, D4 to D9, C4 to C9, B4 to B9, A4 to A9): Power ground pins for both input and output returns.

**INTV<sub>CC</sub> (F6):** Internal 5V Regulator Output. This pin is for additional decoupling of the 5V internal regulator.

**EXTV<sub>CC</sub> (J4):** External Power Input to Controller. When  $EXTV_{CC}$  is higher than 4.7V, the internal 5V regulator is disabled and external power supplies current to reduce the power dissipation in the module. This will improve the efficiency more at high input voltages.

**SGND (J6, J7, H6, H7):** Signal Ground Pin. Return ground path for all analog and low power circuitry. Tie a single connection to PGND in the application.

**MODE/PLLIN (H8):** Mode selection or external synchronization pin. Tying this pin high enables pulse-skipping mode. Tying this pin low enables force continuous operation. Floating this pin enables Burst Mode operation. A clock on the pin will force the controller into continuous mode of operation and synchronize the internal oscillator. The external clock input high threshold is 1.6V, while the input low threshold is 1V. **FREQ/PLLFLTR (J8):** Frequency Selection Pin. An internal lowpass filter is tied to this pin. The frequency can be selected from 250kHz to 780kHz by varying the DC voltage on this pin from 0V to 2.4V. Leave this pin floating when external synchronization is used.

**TK/SS1, TK/SS2 (K8, K5):** Output Voltage Tracking and Soft-Start Pins. Internal soft-start currents of 1.3µA charge the soft-start capacitors. See the Applications Information section to use the tracking function.

 $V_{FB1}$ ,  $V_{FB2}$  (K7, K6): The negative input of the error amplifier. Internally, this pin is connected to  $V_{OUT}$  with a 60.4k precision resistor. Different output voltages can be programmed with an additional resistor between  $V_{FB}$ and SGND pins. See the Applications Information section for details.

**COMP1, COMP2 (L7, L6**): Current Control Threshold and Error Amplifier Compensation Point. The module has been internally compensated for most I/O ranges.

**PGOOD (H5):** Output Voltage Power Good Indicator. Open drain logic output that is pulled to ground when the output voltage is not within  $\pm 7.5\%$  of the regulation point.

**RUN1, RUN2 (J9, J5):** Run Control Pins. 0.5µA pull-up currents on these pins turn on the module if these pins are floating. Forcing either of these pins below 1.2V will shut down the corresponding outputs. An additional 4.5µA pull-up current is added to this pin, once the RUN pin rises above 1.2V. Also, active control or pull-up resistors can be used to enable the RUN pin. The maximum voltage is 6V on these pins.

**SW1**, **SW2** (**H10**, **H3**): Switching Test Pins. These pins are provided externally to check the operation frequency.



### SIMPLIFIED BLOCK DIAGRAM



\*USE EXTV<sub>CC</sub> FOR V  $_{\rm IN}$   $\leq$  5.5V, OR TIE V  $_{\rm IN}$  AND EXTV<sub>CC</sub> TOGETHER FOR V  $_{\rm IN}$   $\leq$  5.5V



### **DECOUPLING REQUIREMENTS** $T_A = 25^{\circ}C$ . Use Figure 1 configuration.

| SYMBOL                                 | PARAMETER                                                                                                  | CONDITIONS                                       | MIN | ТҮР        | MAX | UNITS    |
|----------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|------------|-----|----------|
| C <sub>IN</sub>                        | External Input Capacitor Requirement $(V_{IN} = 4.5V \text{ to } 26.5V, V_{OUT1} = 2.5V, V_{OUT2} = 3.3V)$ | I <sub>0UT1</sub> = 4A, I <sub>0UT2</sub> = 4A   | 10  |            |     | μF       |
| C <sub>OUT1</sub><br>C <sub>OUT2</sub> | External Output Capacitor Requirement ( $V_{IN}$ = 4.5V to 26.5V, $V_{OUT1}$ = 2.5V, $V_{OUT2}$ = 3.3V)    | I <sub>OUT1</sub> = 4A<br>I <sub>OUT2</sub> = 4A |     | 200<br>200 |     | μF<br>μF |



# OPERATION

The LTM4619 is a dual-output standalone non-isolated switching mode DC/DC power supply. It can deliver up to 4A (DC current) for each output with few external input and output capacitors. This module provides precisely regulated output voltages programmable via external resistors from 0.8VDC to 5.0VDC over 4.5V to 26.5V input voltages. The typical application schematic is shown in Figure 18.

The LTM4619 has integrated constant frequency current mode regulators and built-in power MOSFET devices with fast switching speed. The typical switching frequency is 780kHz. To reduce switching noise, the two outputs are interleaved with 180° phase internally and it can be synchronized externally using the PLLIN pin.

With current mode control and internal feedback loop compensation, the LTM4619 module has sufficient stability margins and good transient performance with a wide range of output capacitors, even with all ceramic output capacitors.

Current mode control provides cycle-by-cycle fast current limit and current foldback in a short-circuit condition. Internal overvoltage and undervoltage comparators pull the open-drain PGOOD output low if the output feedback voltage exits a  $\pm 7.5\%$  window around the regulation point. The power good pin is disabled during start-up.

Pulling the RUN pin below 1.2V forces the controller into its shutdown state, by turning off both MOSFETs. The TK/SS pin is used for programming the output voltage ramp and voltage tracking during start-up. See the Applications Information section.

The LTM4619 is internally compensated to be stable over all operating conditions. The Linear Technology  $\mu$ Module Power Design Tool will be provided for transient and stability analysis. The V<sub>FB</sub> pin is used to program the output voltage with a single external resistor to ground. Multiphase operation can be easily employed with the synchronization.

High efficiency at light loads can be accomplished with selectable Burst Mode operation or pulse-skipping mode using the MODE pin. Efficiency graphs are provided for light load operations in the Typical Performance Characteristics section.



46191

The typical LTM4619 application circuit is shown in Figure 18. External component selection is primarily determined by the maximum load current and output voltage.

#### **Output Voltage Programming**

The PWM controller has an internal 0.8V reference voltage. As shown in the block diagram, a 60.4k internal feedback resistor R<sub>FB</sub> connects V<sub>OUT</sub> to V<sub>FB</sub> pin. The output voltage will default to 0.8V with no feedback resistor. Adding a resistor R<sub>SET</sub> from V<sub>FB</sub> pin to SGND programs the output voltage:

$$V_{OUT} = 0.8V \bullet \frac{60.4k + R_{SET}}{R_{SET}}$$

Table 1. V<sub>FB</sub> Resistor Table vs Various Output Voltages

| V <sub>OUT</sub> (V)             | 0.8  | 1.2 | 1.5  | 1.8  | 2.5  | 3.3  | 5    |
|----------------------------------|------|-----|------|------|------|------|------|
| $\mathbf{R}_{SET}$ (k $\Omega$ ) | Open | 121 | 68.1 | 48.7 | 28.0 | 19.1 | 11.5 |

#### **Input Capacitors**

The LTM4619 module should be connected to a low ACimpedance DC source. Two  $1.5\mu$ F input ceramic capacitors are included inside the module. Additional input capacitors are needed if a large load is required up to the 4A level. A 47 $\mu$ F to 100 $\mu$ F surface mount aluminum electrolytic bulk capacitor can be used for more input bulk capacitance. This bulk capacitor is only needed if the input source impedance is compromised by long inductive leads, traces or not enough source capacitance.

For a buck converter, the switching duty-cycle can be estimated as:

$$D = \frac{V_{OUT}}{V_{IN}}$$

Without considering the inductor current ripple, for each output, the RMS current of the input capacitor can be estimated as:

$$I_{CIN(RMS)} = \frac{I_{OUT(MAX)}}{\eta} \bullet \sqrt{D \bullet (1-D)}$$

In the above equation,  $\eta$  is the estimated efficiency of the power module. The bulk capacitor can be a switcher-rated electrolytic aluminum capacitor, polymer capacitor for bulk input capacitance due to high inductance traces or leads. One 10µF ceramic input capacitor is typically rated for 2A of RMS ripple current, so the RMS input current at the worst case for each output at 4A maximum current is about 2A. If a low inductance plane is used to power the device, then two 10µF ceramic capacitors are enough for both outputs at 4A load and no external input bulk capacitor is required.

#### **Output Capacitors**

The LTM4619 is designed for low output voltage ripple noise. The bulk output capacitors defined as  $C_{OUT}$  are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements.  $C_{OUT}$  can be the low ESR tantalum capacitor, the low ESR polymer capacitor or ceramic capacitor. The typical output capacitance range for each output is from 47µF to 220uF. Additional output filtering may be required by the system designer, if further reduction of output ripples or dynamic transient spikes is required. The Linear Technology µModule Power Design Tool will be provided for stability analysis. Multiphase operation will reduce effective output ripple as a function of the number of phases. Application Note 77 discusses this noise reduction versus output ripple current cancellation, but the output capacitance should be considered carefully as a function of stability and transient response. The Linear Technology uModule Power Design Tool can calculate the output ripple reduction as the number of implemented phases increased by N times.



#### Mode Selections and Phase-Locked Loop

The LTM4619 can be enabled to enter high efficiency Burst Mode operation, constant-frequency pulse-skipping mode, or forced continuous conduction mode. To select the forced continuous operation, tie the MODE/PLLIN pin to a DC voltage below 0.8V. To select pulse-skipping mode of operation, tie the MODE/PLLIN pin to INTV<sub>CC</sub>. To select Burst Mode operation, float the MODE/PLLIN pin.

#### **Frequency Synchronization**

A phase-lock loop is available on the LTM4619 to synchronize the internal clock to an external clock source connected on the MODE/PLLIN pin. The clock high level needs to be higher than 1.6V and the clock low level needs to be lower than 1V. The frequency programming voltage and or the programming voltage divider must be removed from the FREQ/PLLFLTR pin when synchronizing to an external clock. The FREQ/PLLFLTR pin has the required onboard PLL filter components for clock synchronization. The LTM will default to forced continuous mode while being clock synchronized. Channel 1 is synchronized to the rising edge on the external clock, and channel 2 is 180 degrees out-of-phase with the external clock.

#### **Frequency Selection**

The switching frequency of the LTM4619's controllers can be selected using the FREQ/PLLFLTR pin. If the MODE/ PLLIN pin is not being driven by an external clock source, the FREQ/PLLFLTR pin can be set from 0V to 2.4V to program the controller's operating frequency from 250kHz to 780kHz using a voltage divider to INTV<sub>CC</sub> (see Figure 19). The typical frequency is 780kHz. If the output is too low or the minimum on-time is reached, the frequency needs to decrease to enlarge the turn-on time. Otherwise, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple.

Refer to the figure of Output Voltage vs Minimum On-Time to choose a proper frequency.



Figure 2. Switching Frequency vs FREQ/PLLFLTR Pin Voltage



#### Soft-Start and Tracking

The LTM4619 has the ability to either soft-start by itself with a capacitor or track the output of another channel or external supply. When one particular channel is configured to soft-start by itself, a capacitor should be connected to its TK/SS pin. This channel is in the shutdown state if its RUN pin voltage is below 1.2V. Its TK/SS pin is actively pulled to ground in this shutdown state.

Once the RUN pin voltage is above 1.2V, the channel powers up. A soft-start current of  $1.3\mu$ A then starts to charge its soft-start capacitor. Note that soft-start or tracking is achieved not by limiting the maximum output current of the controller but by controlling the output ramp voltage according to the ramp rate on the TK/SS pin. Current foldback is disabled during this phase to ensure smooth soft-start or tracking. The soft-start or tracking range is defined to be the voltage range from OV to 0.8V on the TK/SS pin. The total soft-start time can be calculated as:



Output voltage tracking can be programmed externally using the TK/SS pin. The master channel is divided down with an external resistor divider that is the same as the slave channel's feedback divider to implement coincident tracking. The LTM4619 uses an accurate 60.4k resistor internally for the top feedback resistor. Figure 3 shows an example of coincident tracking. Figure 4 shows the output voltages with coincident tracking.

$$V_{SLAVE} = \left(1 + \frac{R1}{R2}\right) \bullet V_{TRACK}$$

 $V_{TRACK}$  is the track ramp applied to the slave's TK/SS2 pin.  $V_{TRACK}$  has a control range of OV to 0.8V. When the master's output is divided down with the same resistor values used to set the slave's output, then the slave will coincident track with the master until it reaches its final value. The master will continue to its final value from the slave's regulation point.

Ratiometric modes of tracking can be achieved by selecting different divider resistors values to change the output tracking ratio. The master output must be greater than the slave output for the tracking to work. Master and slave data inputs can be used to implement the correct resistors values for coincident or ratio tracking.



Figure 3. Example of Coincident Tracking

Figure 4. Coincident Tracking





Figure 5. Normalized Input RMS Ripple Current vs Duty Factor for One to Six Phases



Figure 6. Normalized Output Ripple Current vs Duty Cycle, DIr =  $V_{OUT}$  T/L



#### **Multiphase Operation**

Multiphase operation with multiple LTM4619 devices in parallel will lower the effective input RMS ripple current as well as the output ripple current due to the interleaving operation of the regulators. Figure 5 provides a ratio of input RMS ripple current to DC load current as a function of duty cycle and the number of paralleled phases. Choose the corresponding duty factor and the number of phases to get the correct ripple current value. For example, the 2-phase parallel for one LTM4619 design provides 8A at 2.5V output from a 12V input. The duty cycle is DC = 2.5V/12V = 0.21. The 2-phase curve has a ratio of ~0.25 for a duty cycle of 0.21. This 0.25 ratio of RMS ripple current to a DC load current of 8A equals ~2A of input RMS ripple current for the external input capacitors.

The effective output ripple current is lowered with multiphase operations as well. Figure 6 provides a ratio of peak-to-peak output ripple current to the normalized output ripple current as a function of duty factor and the number of paralleled phases. Choose the corresponding duty factor and the number of phases to get the correct output ripple current ratio value. If a 2-phase operation is chosen at  $12V_{IN}$  to  $2.5V_{OUT}$  with a duty factor of 21%, then 0.6 is the ratio of the normalized output ripple current to inductor ripple DIr at the zero duty factor. This leads to ~1.3A of the effective output ripple current  $\Delta I_L$  if the DIr is at 2.2A. Refer to Application Note 77 for a detailed explanation of the output ripple current reduction as a function of paralleled phases.

The output voltage ripple has two components that are related to the amount of bulk capacitance and effective series resistance (ESR) of the output bulk capacitance. Therefore, the output voltage ripple can be calculated with the known effective output ripple current. The equation:

 $\Delta V_{OUT(P-P)} \approx \Delta I_L / (8 \bullet f \bullet N \bullet C_{OUT}) + ESR \bullet \Delta I_L$ 

where f is frequency and N is the number of parallel phases.

#### **RUN Pin**

The RUN pins can be used to enable or sequence the particular regulator channel. The RUN pins have their own internal  $0.5\mu$ A current source to pull up the pin to 1.2V, and then the current increases to  $4.5\mu$ A above 1.2V. Careful consideration is needed to assure that board contamination or residue does not load down the  $0.5\mu$ A pull-up current. Otherwise active control to these pins can be used to activate the regulators. A voltage divider can be used from V<sub>IN</sub> to set an enable point that can be used as a UVLO feature for the regulator. The resistor divider needs to be low enough resistance to swamp out the pull-up current sources and not enable the device when not attended. See the Simplified Block Diagram.

#### **Power Good**

The PGOOD pin is connected to an open drain of an internal N-channel MOSFET. The MOSFET turns on and pulls the PGOOD pin low when either V<sub>FB</sub> pin voltage is not within  $\pm 7.5\%$  of the 0.8V reference voltage. The PGOOD pin is also pulled low when either RUN pin is below 1.2V or when the LTM4619 is in the soft-start or tracking phase. When the V<sub>FB</sub> pin voltage is within the  $\pm 7.5\%$  requirement, the MOSFET is turned off and the pin is allowed to be pulled up by an external resistor to a source of up to 6V. The PGOOD pin will flag power good immediately when both V<sub>FB</sub> pins are within the  $\pm 7.5\%$  window. However, there is an internal 17µs power bad mask when either V<sub>FB</sub> goes out of the  $\pm 7.5\%$  window.



#### $INTV_{CC}$ and $EXTV_{CC}$

The  $INTV_{CC}$  is the internal 5V regulator that powers the LTM4619 internal circuitry and drives the power MOSFETs. The input voltage of the LTM4619 must be 6V or above for the  $INTV_{CC}$  to regulate to the proper 5V level due to the internal LDO dropout from the input voltage. For applications that need to operate below 6V input, then the input voltage can be connected directly to the  $EXTV_{CC}$ pin to bypass the LDO dropout concern, or an external 5V supply can be used to power the  $EXTV_{CC}$  pin when the input voltage is at high end of the supply range to reduce power dissipation in the module. For example the dropout voltage for 24V input would be 24V - 5V = 19V. This 19V headroom then multiplied by the power MOSFET drive current of ~15mA would equal ~0.3W additional power dissipation. So utilizing an external 5V supply on the EXTV<sub>CC</sub> would improve design efficiency and reduce device temperature rise.

#### Slope Compensation

The module has already been internally compensated for all output voltages. The Linear Technology  $\mu$ Module Power Design Tool will be provided for control loop optimization.

#### Burst Mode Operation and Pulse-Skipping Mode

The LTM4619 regulator can be placed into high efficiency power saving modes at light load condition to conserve power. The Burst Mode operation can be selected by floating the MODE/PLLIN pin, and pulse-skipping mode can be selected by pulling the MODE/PLLIN pin to INTV<sub>CC</sub>. Burst Mode operation offers the best efficiency at light load, but output ripple will be higher and lower frequency ranges are capable which can interfere with some systems. Pulse-skipping mode efficiency is not as good as Burst Mode operation, but this mode only skips pulses to save efficiency and maintains a lower output ripple and a higher switching frequency. Burst Mode operation and pulse-skipping mode efficiencies can be reviewed in graph supplied in the Typical Performance Characteristics section.

# Fault Conditions: Current Limit and Overcurrent Foldback

The LTM4619 has a current mode controller, which inherently limits the cycle-by-cycle inductor current not only in steady-state operation, but also in transient.

To further limit current in the event of an overload condition, the LTM4619 provides foldback current limiting. If the output voltage falls by more than 50%, then the maximum output current is progressively lowered to one-third of its full current limit value. Foldback current limiting is disabled during the soft-start and tracking up.

#### Thermal Considerations and Output Current Derating

In different applications, the LTM4619 operates in a variety of thermal environments. The maximum output current is limited by the environmental thermal condition. Sufficient cooling should be provided to ensure reliable operation. When the cooling is limited, proper output current derating is necessary, considering the ambient temperature, airflow, input/output conditions, and the need for increased reliability.

Two outputs of LTM4619 are paralleled to get high output current for derating curve tests. The power loss curves in Figures 7 and 8 can be used in coordination with the load current derating curves in Figures 9 to 16 for calculating an approximate  $\theta_{JA}$  for the module with various cooling methods. Application Note 103 provides a detailed explanation of the analysis for the thermal models and the derating curves. Tables 2 and 3 provide a summary of the equivalent  $\theta_{JA}$  for the noted conditions. These equivalent  $\theta_{JA}$  parameters are correlated to the measured values, and are improved with airflow. The junction temperature is maintained at 125°C or below for the derating curves.

#### **Safety Considerations**

The LTM4619 modules do not provide isolation from  $V_{\rm IN}$  to  $V_{\rm OUT}$ . There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure.



46191

#### Table 2. 1.5V Output

| DERATING CURVE | V <sub>IN</sub> (V) | POWER LOSS CURVE | AIRFLOW (LFM) | HEATSINK     | ⊖ <sub>JA</sub> (°C/W) |
|----------------|---------------------|------------------|---------------|--------------|------------------------|
| Figures 9, 11  | 6, 12               | Figure 7         | 0             | none         | 12.8                   |
| Figures 9, 11  | 6, 12               | Figure 7         | 200           | none         | 9.0                    |
| Figures 9, 11  | 6, 12               | Figure 7         | 400           | none         | 8.0                    |
| Figures 10, 12 | 6, 12               | Figure 7         | 0             | BGA Heatsink | 11.9                   |
| Figures 10, 12 | 6, 12               | Figure 7         | 200           | BGA Heatsink | 8.4                    |
| Figures 10, 12 | 6, 12               | Figure 7         | 400           | BGA Heatsink | 7.4                    |

#### Table 3. 3.3V Output

| DERATING CURVE | V <sub>IN</sub> (V) | POWER LOSS CURVE | AIRFLOW (LFM) | HEATSINK     | ⊖ <sub>JA</sub> (°C/W) |
|----------------|---------------------|------------------|---------------|--------------|------------------------|
| Figures 13, 15 | 12, 24              | Figure 8         | 0             | none         | 13.4                   |
| Figures 13, 15 | 12, 24              | Figure 8         | 200           | none         | 9.6                    |
| Figures 13, 15 | 12, 24              | Figure 8         | 400           | none         | 8.5                    |
| Figures 14, 16 | 12, 24              | Figure 8         | 0             | BGA Heatsink | 12.5                   |
| Figures 14, 16 | 12, 24              | Figure 8         | 200           | BGA Heatsink | 8.9                    |
| Figures 14, 16 | 12, 24              | Figure 8         | 400           | BGA Heatsink | 7.9                    |

| HEATSINK MANUFACTURER | PART NUMBER   | WEBSITE       |
|-----------------------|---------------|---------------|
| Aavid Thermalloy      | 375424B00034G | www.aavid.com |



Figure 7. Power Loss at 1.5V Output



Figure 8. Power Loss at 3.3V Output







Figure 9.  $6V_{IN}$  to 1.5 $V_{OUT}$  without Heat Sink

Figure 10. 6V<sub>IN</sub> to 1.5V<sub>OUT</sub> with Heat Sink



Figure 11.  $12V_{IN}$  to  $1.5V_{OUT}$  without Heat Sink





Figure 12. 12V<sub>IN</sub> to 1.5V<sub>OUT</sub> with Heat Sink



Figure 15.  $24V_{\text{IN}}$  to  $3.3V_{\text{OUT}}$  without Heat Sink



Figure 13.  $12V_{\text{IN}}$  to  $3.3V_{\text{OUT}}$  without Heat Sink



Figure 16. 24V<sub>IN</sub> to 3.3V<sub>OUT</sub> with Heat Sink



#### Layout Checklist/Example

The high integration of LTM4619 makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for high current path, including V<sub>IN</sub>, PGND, V<sub>OUT1</sub> and V<sub>OUT2</sub>. It helps to minimize the PCB conduction loss and thermal stress.
- Place high frequency ceramic input and output capacitors next to the V<sub>IN</sub>, PGND and V<sub>OUT</sub> pins to minimize high frequency noise.
- Place a dedicated power ground layer underneath the unit.

- To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnections between top layer and other power layers.
- Do not put vias directly on the pad.
- Use a separated SGND ground copper area for components connected to signal pins. Connect the SGND to PGND underneath the unit.
- Decouple the input and output grounds to lower the output ripple noise. Refer to Figure 17.

Figure 17 gives a good example of the recommended layout.



Figure 17. Recommended PCB Layout





Figure 18. Typical 4.5V to 26.5V Input, 5V and 3.3V Outputs at 4A Design





Figure 19. Typical 4.5V to 26.5V Input, 1.2V and 1.5V Outputs at 4A Design with Adjusted Frequency at 500kHz





Figure 20. Output Paralleled LTM4619 Module for 5V Output at 8A Design





Figure 21. 4-Phase, Four Outputs (5V, 3.3V, 2.5V and 1.8V) with Tracking



### PACKAGE DESCRIPTION

| PI                                                                      | N NAME                                                                                                                                          | PIN                                                                     | NAME                                                                                                                       |                                                                         | PIN NAME                                                                                                                                                  | PIN                                                                     | NAME                                                                                        |
|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7<br>A8<br>A9<br>A10<br>A11<br>A12 | Vout2<br>Vout2<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>Vout1<br>Vout1<br>Vout1                                                             | D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7<br>D8<br>D9<br>D10<br>D11<br>D12 | V <sub>OUT2</sub><br>V <sub>OUT2</sub><br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>V <sub>OUT1</sub><br>V <sub>OUT1</sub> | G1<br>G2<br>G3<br>G4<br>G5<br>G6<br>G7<br>G8<br>G9<br>G10<br>G11<br>G12 | GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND                                                                                        | K1<br>K2<br>K3<br>K4<br>K5<br>K6<br>K7<br>K8<br>K9<br>K10<br>K11<br>K12 | VIN<br>VIN<br>VIN<br>VIN<br>TK2<br>VFB2<br>VFB1<br>TK1<br>VIN<br>VIN<br>VIN<br>VIN          |
| B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>B10<br>B11<br>B12 | V <sub>OUT2</sub><br>V <sub>OUT2</sub><br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>V <sub>OUT1</sub><br>V <sub>OUT1</sub><br>V <sub>OUT1</sub> | E1<br>E2<br>E3<br>E4<br>E5<br>E6<br>E7<br>E8<br>E9<br>E10<br>E11<br>E12 | GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND                                                         | H1<br>H2<br>H3<br>H4<br>H5<br>H6<br>H7<br>H8<br>H9<br>H10<br>H11<br>H12 | GND<br>GND<br>SW2<br>GND<br>PG00D<br>SGND<br>SGND<br>MODE/PLLIN<br>GND<br>SW1<br>GND<br>GND                                                               | L1<br>L2<br>L3<br>L4<br>L5<br>L6<br>L7<br>L8<br>L9<br>L10<br>L11<br>L12 | VIN<br>VIN<br>VIN<br>VIN<br>COMP2<br>COMP1<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN |
| C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8<br>C9<br>C10<br>C11<br>C12 | V <sub>OUT2</sub><br>V <sub>OUT2</sub><br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>V <sub>OUT1</sub><br>V <sub>OUT1</sub>                      | F1<br>F2<br>F3<br>F4<br>F5<br>F6<br>F7<br>F8<br>F9<br>F10<br>F11<br>F12 | GND<br>GND<br>GND<br>GND<br>INTV <sub>CC</sub><br>GND<br>GND<br>GND<br>GND<br>GND<br>GND                                   | J1<br>J2<br>J3<br>J4<br>J5<br>J6<br>J7<br>J8<br>J9<br>J10<br>J11<br>J12 | V <sub>IN</sub><br>V <sub>IN</sub><br>EXTV <sub>CC</sub><br>RUN2<br>SGND<br>FREQ/PLLFLTR<br>RUN1<br>V <sub>IN</sub><br>V <sub>IN</sub><br>V <sub>IN</sub> | M1<br>M2<br>M3<br>M4<br>M5<br>M6<br>M7<br>M8<br>M9<br>M10<br>M11<br>M12 | VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN                          |

#### Pin Assignment Table 4 (Arranged by Pin Function)



#### PACKAGE DESCRIPTION



LGA Package 144-Lead (15mm × 15mm × 2.82mm) (Reference LTC DWG # 05-08-1816)



Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

## PACKAGE PHOTOGRAPH



# **RELATED PARTS**

| PART NUMBER | DESCRIPTION                               | COMMENTS                                                                                       |
|-------------|-------------------------------------------|------------------------------------------------------------------------------------------------|
| LTM4614     | Dual 4A Low V <sub>IN</sub> DC/DC µModule | $2.375V \le V_{IN} \le 5.5V$ ; $0.8V \le V_{OUT} \le 5V$ ; $15mm \times 15mm \times 2.8mm$ LGA |
| LTM4615     | Triple Low V <sub>IN</sub> DC/DC µModule  | Two 4A Outputs and One 1.5A; 15mm $\times$ 15mm $\times$ 2.8mm LGA                             |
| LTM4616     | Dual 8A Low V <sub>IN</sub> DC/DC µModule | $2.7V \le V_{IN} \le 5.5V$ ; $0.6V \le V_{OUT} \le 5V$ ; $15mm \times 15mm \times 2.8mm$ LGA   |

