

### LTC6801

### FEATURES

- Monitors Up to 12 Li-Ion Cells in Series (60V Max)
- Stackable Architecture Enables > 1000V Systems
- Adjustable Overvoltage and Undervoltage Detection
- Self Test Features Guarantee Accuracy
- Robust Fault Detection Using Differential Signals
- Simple Pin-Strapped Configuration Allows Battery Monitoring without a Microcontroller
- 15ms to Monitor All Cells in a System
- Programmable Response Time
- Two Temperature Monitor Inputs
- Low Power Idle Mode
- 36-Lead SSOP Package

### **APPLICATIONS**

- Redundant Battery Monitor
- Hybrid Electric Vehicles
- Battery Backup Systems
- Power Systems Using Multiple Battery Cells

∠ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### Independent Multicell Battery Stack Fault Monitor

### DESCRIPTION

The LTC<sup>®</sup>6801 is a multicell battery monitoring IC incorporating a 12-bit ADC, a precision independent voltage reference, sampled comparator, and a high voltage input multiplexer. The LTC6801 can monitor as many as 12 series connected battery cells for overvoltage, undervoltage, and overtemperature conditions, indicating whether the cells are within specified parameters. The LTC6801 generates a clock output when no fault conditions exist. Differential clocking provides high noise immunity and ensures that battery stack fault conditions cannot be hidden by frozen bits or short circuit conditions.

Each LTC6801 can operate with a battery stack voltage up to 60V and multiple LTC6801 devices can be stacked to monitor each individual cell in a long battery string. When multiple devices are stacked, the status signal of each LTC6801 can be daisy-chained, without opto-couplers or isolators, providing a single status output for the entire battery string.

The LTC6801 is configurable by external pin strapping. Adjustable overvoltage and undervoltage thresholds support various Li-Ion chemistries. Selectable measurement times allow users to save power.

#### **OV Detection Level Error** NEXT HIGHER LTC6801 CELL PACK 1 V<sup>+</sup> 1.0 V<sup>+</sup> = 43.2V 0.8 OV = 4.120V C12 0.6 **5 TYPICAL UNITS** 0.4 C1 0.2 (%) CONTROL ERROR I OGIC 0 ADC MUX -0.2 ENABLE ISOLATION INPUT -0.4 "CELLS GOOD" CLOCK SIGNAL -0.6 (л) INPUT ENABLES -0.8 THE | TC6801 -1.0 -40-25-10 5 20 35 50 65 80 95 110 125 TEMPERATURE (°C) NEXT LOWER REFERENCE 6801 TA011 CELL PACK STATUS CLOCK SIGNAL VREF VTEMP1 V<sub>TEMP2</sub> ŝ OUTPUT OUTPUT INDICATES SYSTEM "OK" NTC $\overline{\mathbb{W}}$ NTC



#### **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| (NOLE I)                                                    |   |
|-------------------------------------------------------------|---|
| Total Supply Voltage (V <sup>+</sup> to V <sup>-</sup> )60V | 1 |
| Input Voltage (Relative to V <sup>–</sup> )                 |   |
| C1–0.3V to 9V                                               |   |
| C12V <sup>+</sup> –0.3V to V <sup>+</sup> + 0.3V            |   |
| All Other Pins (Not C Inputs) –0.3V to 7V                   | 1 |
| Voltage Between Inputs                                      |   |
| Cn to Cn-1* –0.3V to 9V                                     |   |
| C12 to C80.3V to 25V                                        | 1 |
| C8 to C40.3V to 25V                                         | 1 |
| C4 to V <sup>-</sup> 0.3V to 25V                            | 1 |
| Operating Temperature Range40°C to 85°C                     | , |
| Specified Temperature Range40°C to 85°C                     | , |
| Junction Temperature 150°C                                  | , |
| Storage Temperature Range65°C to 150°C                      | , |
|                                                             |   |

\*n = 2 to 12

# **PIN CONFIGURATION**



# **ORDER INFORMATION**

| LEAD FREE FINISH | TAPE AND REEL   | PART MARKING | PACKAGE DESCRIPTION  | SPECIFIED TEMPERATURE RANGE |
|------------------|-----------------|--------------|----------------------|-----------------------------|
| LTC6801IG#PBF    | LTC6801IG#TRPBF | LTC6801IG    | 36-Lead Plastic SSOP | –40°C to 85°C               |

Consult LTC Marketing for information on lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sup>+</sup> = 43.2V, V<sup>-</sup> = 0V unless otherwise noted.

| SYMBOL             | PARAMETER                                                                 | CONDITIONS                                                                                                                                                                                                                         |   | MIN                      | ТҮР              | MAX                  | UNITS          |
|--------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------|------------------|----------------------|----------------|
| DC Specifica       | ations                                                                    |                                                                                                                                                                                                                                    |   | 1                        |                  |                      | 1              |
| V <sub>ERR</sub>   | Measurement Error                                                         | $\begin{array}{l} V_{CELL} > 0.8V, 10V < V^{+} < 50V \\ V_{CELL} > 0.8V, 10V < V^{+} < 50V \\ V_{CELL} \leq 0.8V, 10V < V^{+} < 50V \\ V_{CELL} \leq 0.8V, 10V < V^{+} < 50V \\ V_{CELL} \leq 0.8V, 10V < V^{+} < 50V \end{array}$ | • | -0.5<br>-1<br>-1.5<br>-2 |                  | 0.5<br>1<br>1.5<br>2 | %<br>%<br>%    |
| V <sub>CELL</sub>  | Cell Voltage Range                                                        | Full Scale Voltage Range                                                                                                                                                                                                           |   |                          | 5                |                      | V              |
| V <sub>CM</sub>    | Common Mode Voltage Range Measured<br>Relative to V <sup>-</sup>          | V <sub>ERR</sub> Specifications Met<br>Range of Inputs Cn, n = 3 to 11<br>Range of Input C2<br>Range of Input C1                                                                                                                   | • | 1.8<br>1.2<br>0          |                  | 5 • n<br>10<br>5     | V<br>V<br>V    |
| V <sub>OV</sub>    | Overvoltage (OV) Detection Level                                          | Programmed for 4.128V, Increasing V <sub>CELL</sub> , $10V < V^+ < 50V$                                                                                                                                                            | • | 4.079                    | 4.120            | 4.161                | V              |
| V <sub>UV</sub>    | Undervoltage (UV) Detection Level                                         | Programmed for 2.112V, Decreasing V <sub>CELL</sub> , $10V < V^+ < 50V$                                                                                                                                                            | • | 2.087                    | 2.108            | 2.129                | V              |
| V <sub>TV</sub>    | Temperature Input Detection Level Error (Relative to V <sub>REF</sub> /2) | 10V < V <sup>+</sup> < 50V                                                                                                                                                                                                         | • | -18                      |                  | 12                   | mV             |
| HYS                | UV/OV Detection Hysteresis Error<br>(Relative to Selected Value)          | 10V < V <sup>+</sup> < 50V                                                                                                                                                                                                         | • | -25                      |                  | 25                   | %              |
| V <sub>REF</sub>   | Reference Pin Voltage                                                     | V <sub>REF</sub> Pin Loaded With 100k to V <sup>-</sup>                                                                                                                                                                            | • | 3.043<br>3.038           | 3.058<br>3.058   | 3.073<br>3.078       | V<br>V         |
|                    | Reference Voltage Temperature Coefficient                                 |                                                                                                                                                                                                                                    |   |                          | 5                |                      | ppm/°C         |
|                    | Reference Voltage Hysteresis                                              |                                                                                                                                                                                                                                    |   |                          | 50               |                      | ppm            |
|                    | Reference Voltage Long Term Drift                                         |                                                                                                                                                                                                                                    |   |                          | 60               |                      | ppm/√khr       |
| V <sub>REG</sub>   | Regulator Pin Voltage                                                     | $10 < V_S < 50, No Load$ $10 < V_S < 50, I_{LOAD} = 4mA$                                                                                                                                                                           | • | 4.5<br>4.1               | 5<br>4.8         | 5.5                  | V<br>V         |
|                    | Regulator Pin Short Circuit Current Limit                                 |                                                                                                                                                                                                                                    | • | 5                        | 9                |                      | mA             |
| Vs                 | Supply Voltage, V <sup>+</sup> Relative to V <sup>-</sup>                 | V <sub>ERR</sub> Specifications Met                                                                                                                                                                                                | ٠ | 10                       |                  | 50                   | V              |
| I <sub>B</sub>     | Input Bias Current                                                        | In/Out of Pins C1 Thru C12<br>When Measuring Cells During Self Test<br>When Measuring Cells<br>When Idle                                                                                                                           | • | -10                      | 100<br>1         | 10                   | μA<br>μA<br>nA |
| I <sub>M</sub>     | Supply Current, Monitor Mode                                              | Current Into the V <sup>+</sup> Pin While Monitoring<br>for UV and OV Conditions, F <sub>ENA</sub> = 10kHz<br>Continuous Monitoring<br>Monitor Every 130ms<br>Monitor Every 500ms                                                  | • | 500                      | 700<br>200<br>90 | 1000                 | μΑ<br>μΑ<br>μΑ |
| I <sub>QS</sub>    | Supply Current, Idle                                                      | Current into the V <sup>+</sup> Pin When Idle, $F_{ENA} = 0$                                                                                                                                                                       | ٠ | 20                       | 30               | 40                   | μA             |
| LTC6801 Tin        | ning Specifications                                                       |                                                                                                                                                                                                                                    |   |                          |                  |                      |                |
| T <sub>CYCLE</sub> | Measurement Cycle Time                                                    | $DC = CC1 = CC0 = V_{REG}$                                                                                                                                                                                                         |   | 13.5                     | 15.5             | 17.5                 | ms             |
| F <sub>ENA</sub>   | Valid EIN/EIN Frequency                                                   |                                                                                                                                                                                                                                    |   | 2                        |                  | 50                   | kHz            |
| T <sub>ENA</sub>   | Valid EIN/ $\overline{\text{EIN}}$ Period = 1/ $F_{\text{ENA}}$           |                                                                                                                                                                                                                                    | • | 20                       |                  | 500                  | μs             |
| DC <sub>ENA</sub>  | Valid EIN/EIN Duty Cycle                                                  | F <sub>ENA</sub> = 50kHz                                                                                                                                                                                                           |   | 40                       |                  | 60                   | %              |
| LTC6801 Sir        | ngle Ended Digital I/O Specifications (SLT, SLT)                          | )K Pins)                                                                                                                                                                                                                           |   |                          |                  |                      |                |
| V <sub>IH</sub>    | Digital Input Voltage High                                                | SLT Pin                                                                                                                                                                                                                            | • | 2                        |                  |                      | V              |
| V <sub>IL</sub>    | Digital Input Voltage Low                                                 | SLT Pin                                                                                                                                                                                                                            | • |                          |                  | 0.5                  | V              |
| V <sub>ODL</sub>   | Digital Output Voltage Low, Open Drain                                    | SLT Pin, 10k to V <sub>REG</sub>                                                                                                                                                                                                   | • |                          |                  | 0.3                  | V              |
| V <sub>OH</sub>    | Digital Output Voltage High                                               | SLTOK Pin, 10k to V <sup>-</sup>                                                                                                                                                                                                   | • | V <sub>REG</sub> -0.3    |                  |                      | V              |
| V <sub>OL</sub>    | Digital Output Voltage Low                                                | SLTOK Pin, 10k to V <sub>REG</sub>                                                                                                                                                                                                 | • |                          |                  | 0.3                  | V              |
|                    |                                                                           |                                                                                                                                                                                                                                    |   |                          |                  |                      | 6801p          |



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sup>+</sup> = 43.2V, V<sup>-</sup> = 0V unless otherwise noted.

| SYMBOL              | PARAMETER                                      | CONDITIONS                                               |   | MIN                    | ТҮР | MAX                    | UNITS |
|---------------------|------------------------------------------------|----------------------------------------------------------|---|------------------------|-----|------------------------|-------|
| I <sub>PU-ST</sub>  | Pull-Up Current                                | SLT Pin                                                  |   | 2.5                    | 5   | 10                     | μA    |
| LTC6801 Dif         | erential Digital Input Specifications (SIN/SIN | , EIN/EIN Pins) (See Figure 1)                           |   |                        |     |                        |       |
| V <sub>IDH</sub>    | Minimum Differential Input Voltage High        | Differential Voltage Applied Between SIN                 |   | 1.7                    |     |                        | V     |
| V <sub>IDL</sub>    | Minimum Differential Input Voltage Low         | and SIN or EIN and EIN                                   | • |                        |     | -1.7                   | V     |
| V <sub>IL</sub>     | Valid Input Voltage Low                        | Low Side of Differential Signal, Ref. to V <sup>-</sup>  |   | 0                      |     | 1.2                    | V     |
| V <sub>IH</sub>     | Valid Input Voltage High                       | High Side of Differential Signal, Ref. to V <sup>-</sup> |   | 2.5                    |     | 6                      | V     |
| V <sub>DHYS</sub>   | Differential Input Hysteresis                  |                                                          |   |                        | 1   |                        | V     |
| V <sub>OPEN</sub>   | Open Circuit Voltage                           |                                                          | • | 2                      | 2.5 | 3                      | V     |
| R <sub>INCM</sub>   | Input Resistance, Common Mode                  |                                                          |   | 100                    | 150 |                        | kΩ    |
| R <sub>INDIFF</sub> | Input Resistance, Differential                 | Between SIN to SIN, EIN to EIN                           | • | 200                    | 300 |                        | kΩ    |
| LTC6801 Dif         | erential Digital Output Specifications (SOUT/  | SOUT, EOUT/EOUT Pins)                                    |   |                        |     | · · ·                  |       |
| V <sub>ODH</sub>    | Digital Output Voltage High                    | Output Pins Loaded With 100k to V <sup>-</sup>           |   | V <sub>REG</sub> – 0.3 |     |                        | V     |
| V <sub>ODL</sub>    | Digital Output Voltage Low                     | Output Pins Loaded With 100k to V <sub>REG</sub>         |   |                        |     | 0.3                    | V     |
| LTC6801 Thr         | ee-Level Digital Input Specifications (OVO, O  | V1, UV0, UV1, HYST, DC, CCO and CC1 Pins)                |   |                        |     |                        |       |
| V <sub>3IH</sub>    | Three-Level Digital Input Voltage High         |                                                          |   | V <sub>REG</sub> - 0.3 |     |                        | V     |
| V <sub>3IM</sub>    | Three-Level Digital Input Voltage Mid          |                                                          |   | V <sub>REF</sub> – 0.3 |     | V <sub>REF</sub> + 0.3 | V     |
| V <sub>3IL</sub>    | Three-Level Digital Input Voltage Low          |                                                          |   |                        |     | 0.3                    | V     |
| I <sub>PU</sub>     | Pull-Up Current                                | Pins DC, CC0, CC1, UV0 and UV1                           |   | 0.5                    | 1   | 2                      | μA    |
| I <sub>PD</sub>     | Pull-Down Current                              | Pins HYST, OVO and OV1                                   |   | 0.5                    | 1   | 2                      | μA    |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.



Figure 1. Differential Input Specifications



### **TYPICAL PERFORMANCE CHARACTERISTICS**







Supply Current, Monitor Mode





Supply Current, Idle Mode





**OV Detection Level Error** 



**Supply Current** 





# **TYPICAL PERFORMANCE CHARACTERISTICS**







Cell Input Bias Current, Idle Mode





















### **TYPICAL PERFORMANCE CHARACTERISTICS**







#### UV/OV Detection Level Thermal Hysteresis



Status Output Operating at 10kHz



# UV/OV Detection Level Thermal Hysteresis



T LINEAR TECHNOLOGY

## PIN FUNCTIONS

 $V^+$  (Pin 1): Tied to the most positive potential in the battery stack. For example, the same potential as C12 when measuring a stack of 12 cells, or the same potential as C7 when measuring a stack of 7 cells.

**C12, C11, ... C1 (Pin 2 to Pin 13):** Cell Voltage Inputs. Up to 12 cells can be monitored. The lowest potential is tied to V<sup>-</sup>. The next lowest potential is tied to C1 and so forth. Due to internal overvoltage protection, each C input must be tied to a potential equal to or greater than the next lower numbered C input. See the figures in the Applications Information section for more details on connecting batteries to the LTC6801. See Electrical Characteristics table for voltage range and input bias current requirements.

**V<sup>-</sup> (Pin 14):** Tied to the most negative cell potential (bottom of monitored cell stack).

**V<sub>TEMP1</sub>, V<sub>TEMP2</sub> (Pin 15, Pin 16):** Temperature Sensor Inputs. The ADC will measure the voltages on V<sub>TEMP1</sub> and V<sub>TEMP2</sub> relative to V<sup>-</sup>. The ADC measurements are referenced to the V<sub>REF</sub> pin voltage. Therefore a simple thermistor and resistor combination connected to the V<sub>REF</sub> pin can be used to monitor temperature. These pins have a fixed undervoltage threshold equal to one half V<sub>REF</sub>. A filtering capacitor to V<sup>-</sup> is recommended. Temperature sensor input pins may be tied to V<sub>REF</sub> to disable.

 $V_{REF}$  (Pin 17): Reference Output, Nominally 3.072V. Requires a 1µF bypass capacitor to V<sup>-</sup>. The V<sub>REF</sub> pin can drive a 100k resistive load connected to V<sup>-</sup>. V<sub>REF</sub> must be buffered with an LT6003 amplifier, or similar device to drive heavier loads. V<sub>REF</sub> becomes high impedance when the IC is disabled or idle between monitoring events.

 $V_{REG}$  (Pin 18): Regulator Output, Nominally 5V. Requires a 1µF bypass capacitor to V<sup>-</sup>. The V<sub>REG</sub> pin is capable of supplying up to 4mA to an external load and is continually enabled.

**EIN**, **EIN** (Pin 19, Pin 20): Differential Enable Input. A clock signal greater than 2kHz will enable the LTC6801. For operation with a single-ended enable signal (up to 10kHz), drive EIN and connect a 1nF capacitor from EIN to V<sup>-</sup>.

**SOUT**, **SOUT** (Pin 21, Pin 22): Differential Status Output. Swings V<sup>-</sup> to V<sub>REG</sub>. This output will toggle at the same frequency as EIN/EIN when a valid signal is detected at SIN/SIN and the battery stack being monitored is within specified parameters, otherwise SOUT is low and SOUT high.

**SIN**, **SIN** (**Pin 23**, **Pin 24**): Differential status input from the IC above. To indicate that the stack is good, SIN must be the same frequency and phase as EIN. See applications circuits for interfacing SIN to the SOUT above.

**EOUT**, **EOUT** (Pin 25, Pin 26): A Buffered Version of EIN/EIN. Swings V<sup>-</sup> to  $V_{REG}$ . Must be capacitively coupled to the EIN/EIN inputs of the next higher voltage LTC6801 in a stack, or looped to SIN/SIN of the same chip (pins 23, 24).

**DC (Pin 27):** Duty Cycle Three-Level Input. This pin may be tied to  $V_{REG}$ ,  $V_{REF}$  or V<sup>-</sup>. The DC pin selects the duty cycle of the monitoring function and has an internal pull-up to  $V_{REG}$ . See Table 3.

**SLTOK (Pin 28):** Self Test Logic Output. SLTOK is held HIGH ( $V_{REG}$  voltage) upon reset or successful completion of a self test cycle. A LOW output level (V<sup>-</sup> voltage) indicates the last self test cycle failed.

**SLT** (Pin 29): Self Test Open Collector Input/Output. SLT initiates a self test cycle when it is pulled low externally. When a high to low transition is detected, the next scheduled measurement cycle will be a self test cycle. SLT indicates a self test cycle is in progress when pulled low internally. A self test is automatically initiated after 1024 measurement cycles. This pin has an internal pull-up to  $V_{REG}$ .

**CCO, CC1 (Pin 30, Pin 31):** Cell Count Three-Level Inputs. These pins may be tied to  $V_{REG}$ ,  $V_{REF}$  or V<sup>-</sup>. CC1 and CCO select the number of cells attached to the device and each pin has an internal pull-up to  $V_{REG}$ . See Table 5.

**HYST (Pin 32):** Hysteresis Three-Level Input. This pin may be tied to  $V_{REG}$ ,  $V_{REF}$  or V<sup>-</sup>. HYST selects the amount of hysteresis applied to the undervoltage and overvoltage threshold settings and has an internal pull-down to V<sup>-</sup>. See Table 4.



### PIN FUNCTIONS

**UV0, UV1 (Pin 33, Pin 34):** Undervoltage Three-Level Inputs. These pins may be tied to  $V_{REG}$ ,  $V_{REF}$  or V<sup>-</sup>. UV1 and UV0 select the undervoltage threshold and each pin has an internal pull-up to  $V_{REG}$ . See Table 2.

**OV0, OV1 (Pin 35, Pin 36):** Overvoltage Three-Level Inputs. These pins may be tied to  $V_{REG}$ ,  $V_{REF}$  or V<sup>-</sup>. OV1 and OV0 select the overvoltage threshold and each pin has an internal pull-down to V<sup>-</sup>. See Table 1.

#### Table 1. Overvoltage Inputs

| 01/1             | 01/0             |                           |
|------------------|------------------|---------------------------|
| 0V1              | OVO              | OVERVOLTAGE THRESHOLD (V) |
| $V_{REG}$        | V <sub>REG</sub> | 4.503                     |
| V <sub>REG</sub> | V <sub>REF</sub> | 4.407                     |
| V <sub>REG</sub> | V-               | 4.311                     |
| V <sub>REF</sub> | V <sub>REG</sub> | 4.216                     |
| V <sub>REF</sub> | V <sub>REF</sub> | 4.120                     |
| V <sub>REF</sub> | V-               | 4.024                     |
| V-               | V <sub>REG</sub> | 3.928                     |
| V-               | V <sub>REF</sub> | 3.832                     |
| V-               | V-               | 3.737                     |

#### Table 2. Undervoltage Inputs

|                  | •                | <b>v</b> 1                 |  |  |
|------------------|------------------|----------------------------|--|--|
| UV1              | UVO              | UNDERVOLTAGE THRESHOLD (V) |  |  |
| V <sub>REG</sub> | V <sub>REG</sub> | 2.874                      |  |  |
| V <sub>REG</sub> | V <sub>REF</sub> | 2.683                      |  |  |
| V <sub>REG</sub> | V-               | 2.491                      |  |  |
| V <sub>REF</sub> | V <sub>REG</sub> | 2.299                      |  |  |
| V <sub>REF</sub> | V <sub>REF</sub> | 2.108                      |  |  |
| V <sub>REF</sub> | V-               | 1.916                      |  |  |
| V <sup>-</sup>   | V <sub>REG</sub> | 1.725                      |  |  |
| V <sup>-</sup>   | V <sub>REF</sub> | 1.533                      |  |  |
| V <sup>-</sup>   | V-               | 0.766                      |  |  |
|                  |                  | ·                          |  |  |

#### Table 3. Duty Cycle Select

| DC               | NOMINAL CYCLE TIME* |
|------------------|---------------------|
| V <sub>REG</sub> | 15ms                |
| V <sub>REF</sub> | Approximately 130ms |
| V-               | Approximately 500ms |

\*Cycle time based on LTC6801 measuring 12 cells and 2 temperatures.

#### Table 4. Hysteresis Select

| HYST             | UV HYSTERESIS* | OV HYSTERESIS |
|------------------|----------------|---------------|
| V <sub>REG</sub> | 500mV          | 200mV         |
| V <sub>REF</sub> | 250mV          | 100mV         |
| V-               | 0mV            | 0mV           |

\*UV hysteresis is disabled when the undervoltage threshold is set to 0.766V.

#### Table 5. Cell Count Select

| CC1              | CCO              | CELL COUNT |  |  |  |
|------------------|------------------|------------|--|--|--|
| V <sub>REG</sub> | V <sub>REG</sub> | 12         |  |  |  |
| $V_{REG}$        | V <sub>REF</sub> | 11         |  |  |  |
| V <sub>REG</sub> | V-               | 10         |  |  |  |
| V <sub>REF</sub> | V <sub>REG</sub> | 9          |  |  |  |
| V <sub>REF</sub> | V <sub>REF</sub> | 8          |  |  |  |
| V <sub>REF</sub> | V-               | 7          |  |  |  |
| V-               | V <sub>REG</sub> | 6          |  |  |  |
| V-               | V <sub>REF</sub> | 5          |  |  |  |
| V-               | V-               | 4          |  |  |  |
|                  |                  |            |  |  |  |



# **BLOCK DIAGRAM**

The LTC6801 measures between 4 and 12 cell voltages and 2 temperature inputs. If all measurements are within an acceptable window, the LTC6801 will produce a differential

clock output signal (SOUT, SOUT). If any of the channels exceed user set upper and lower thresholds, a logic low signal is produced at SOUT.





### **BLOCK DIAGRAM OF ENABLE IN/OUT AND STATUS IN/OUT**





### **OVERVIEW**

The LTC6801 is designed as an easy to implement, lowcost battery stack monitor that provides a simple indication of correct battery stack operation without requiring a microcontroller interface. For battery stack monitoring with cell voltage read back and discharge circuitry, refer to the LTC6802 battery stack monitor data sheet.

The LTC6801 contains a 12-bit ADC, a precision voltage reference, sampled comparator, high voltage multiplexer and timer/sequencer. During normal operation, the sequencer multiplexes the ADC inputs between each of the channel input pins in turn, performing a single comparison to the undervoltage and overvoltage thresholds. The  $V_{\text{TEMP}}$  inputs are also monitored for an undervoltage at a fixed threshold of  $V_{\text{REF}}/2$ .

The presence of a status output clock indicates the system is "OK". Becase the status output is dynamic, it cannot get stuck in the "OK" state.

### STACKED OPERATION

Each LTC6801 monitors a group of up to 12 series connected cells. Groups of cells can be connected in series or parallel to form a large battery pack. The LTC6801s can be daisychained with simple capacitive or transformer coupling. This allows every cell in a large battery pack to be monitored with a single signal. Figure 2 illustrates monitoring of 36 series connected cells.

To cancel systematic duty cycle distortion through the clock buffers, it is recommended that the clock lines are cross-coupled (EOUT goes to  $\overline{\text{EIN}}$  etc.) as they route up and down the stack as shown in Figure 2.

### **INDEPENDENT OPERATION**

Figure 3 shows how three groups of 12 cells can be monitored independently.

### **REGULATED OUTPUTS**

A regulated voltage is provided at the V<sub>REG</sub> pin, biased from the battery stack. The V<sub>REG</sub> pin can supply up to 4mA at 5V and may be used to power small external circuits. The regulated output remains at 5V continually, as long as the total stack voltage is between 10V and 50V.

A low current, precision reference voltage is provided at the  $V_{\text{REF}}$  pin, which can drive loads of greater than 100k. The  $V_{\text{REF}}$  output is high impedance when the LTC6801 is idle.

Both the  $V_{REG}$  and  $V_{REF}$  pins must be bypassed to  $V^-$  with a 1µF capacitor.

### **CONTROL INPUTS**

The LTC6801 thresholds are controlled by the UV1, UV0, OV1 and OV0 pins. These pins are designed to be tied directly to  $V_{REG}$ ,  $V_{REF}$  or  $V^-$  in order to set the comparison thresholds for all channels simultaneously. The pins are not designed to be variable. In particular, changes made to the pins while the chip is not in idle mode may result in unpredictable behavior. See Tables 1 and 2 for setting and threshold information.



6801c

#### **ENABLE INPUTS**

In order to support stacked operation, the LTC6801 is enabled through a differential signal chain encompassing the EIN/EIN, EOUT/EOUT, and SIN/SIN pins.

The LTC6801 will be enabled if a differential square wave with a frequency between 2kHz and 50kHz is applied at EIN/EIN. Otherwise, the LTC6801 will default to a low power idle mode.

If the differential signal at SIN/SIN is not equal in frequency to the differential signal output at EOUT/EOUT, the LTC6801 will be enabled but SOUT will be held at OV and SOUT will be held at V<sub>REG</sub>.

For the simplest operation in a single chip configuration, EOUT should be connected directly to SIN and EOUT should be connected directly to  $\overline{SIN}$ , and a square wave with a frequency between 2kHz and 50kHz should be applied differentially to EIN and EIN. For enable clock frequencies up to 10kHz, a single-ended square wave with a 5V swing may be used at EIN while a 1nF capacitor is connected from EIN to V<sup>-</sup>.

### **STATUS OUTPUT**

If the chip is properly enabled (EIN/EIN, SIN/SIN are the same frequency), all cells are within the undervoltage and overvoltage thresholds, and the voltage at  $V_{TEMP1}$  and  $V_{TEMP2}$  is over one half  $V_{REF}$ , the differential output at SOUT/SOUT will toggle at the same frequency and in phase with the signal at EIN/EIN. Otherwise, SOUT will be low and SOUT will be high.

The maximum delay between when a bad cell voltage occurs and when it is detected depends on the measurement duty cycle setting. The SOUT clock turns on or off at the end of each measurement cycle. Figure 4 shows the maximum detection delay in continuous monitor mode (DC pin tied to  $V_{\text{REG}}$ ).

### **FAULT PROTECTION**

#### Overview

Care should always be taken when using high energy sources such as batteries. There are countless ways that systems can be [mis-]configured during the assembly and service procedures that can impact a battery's long term performance. Table 6 shows various situations to consider when planning protection circuitry.

### **Battery Interconnection Integrity**

Please note: The last condition shown in the FMEA table could cause catastrophic IC failures. In this case, the battery string integrity is lost within a cell group monitored by an LTC6801. This condition could place excessive stress on certain cell input signal clamp-diodes and probably lead to IC failure. If this scenario seems at all likely in a particular application, Schottky diodes should be added in parallel with the cells as shown in Figure 5 to form a redundant load current path and a means of limiting stress on the IC inputs. The diodes used in this situation need current ratings sufficient to open a protective fuse in the battery tap signal (otherwise they would have to carry the normal range of cell currents).





Figure 2. Serial Connection of Status Lines for Multiple 6801s on the Same PCB (Simplified Schematic, Not All Components Shown)

Figure 3. Independent Status Lines for Multiple 6801s on the Same PCB (Simplified Schematic, Not All Components Shown)







Figure 4. Cell UV/OV Detection Delay in Continuous Monitor Mode

#### Table 6. Failure Mechanism Effect Analysis (FMEA)

| SCENARIO                                             | EFFECT                                                                               | DESIGN MITIGATION                                                                                                                                                                                                                                                                                                        |
|------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cell input open-circuit (random)                     | Power-up sequence at IC inputs                                                       | Clamp diodes at each pin to V <sup>+</sup> & V <sup>-</sup> (within IC) provide alternate PowerPath.                                                                                                                                                                                                                     |
| Cell input open-circuit (random)                     | Differential input voltage overstress                                                | Zener diodes across each cell voltage input pair (within IC) limit stress.                                                                                                                                                                                                                                               |
| Top cell input connection loss (V <sup>+</sup> )     | Power will come from highest connected cell input                                    | Clamp diodes at each pin to V <sup>+</sup> and V <sup>-</sup> (within IC) provide alternate PowerPath. Error condition will be indicated by all upstream and downstream units (no clock on SOUT/ $\overline{\text{SOUT}}$ ).                                                                                             |
| Bottom cell input connection loss (V <sup>-</sup> )  | Power will come from lowest connected cell input                                     | Clamp diodes at each pin to V <sup>+</sup> and V <sup>-</sup> (within IC) provide alternate PowerPath. Error condition will be indicated by all upstream and downstream units (no clock on SOUT/ $\overline{\text{SOUT}}$ ).                                                                                             |
| Power input disconnection<br>(amongst stacked units) | Loss of supply connections                                                           | Clamp diodes at each pin to V <sup>+</sup> and V <sup>-</sup> (within IC) provide alternate PowerPath. Error condition will be indicated by all upstream and downstream units (no clock on SOUT/ $\overline{\text{SOUT}}$ ).                                                                                             |
| Status link disconnection<br>(between stacked units) | Break of "daisy chain" communication<br>(no stress to ICs)                           | Daisy chain will be broken and error condition<br>will be indicated by all upstream and downstream<br>units (no clock on SOUT/ SOUT).                                                                                                                                                                                    |
| Short between any two configuration inputs           | Power supplies connected to pins will be shorted                                     | If $V_{REF}$ or $V_{REG}$ is shorted to $V^-$ , supply will<br>be removed from internal circuitry and error<br>condition will be indicated by all upstream and<br>downstream units (no clock on SOUT/ SOUT). If<br>$V_{REF}$ is shorted to $V_{REG}$ , a self test error will be<br>flagged.                             |
| Open connection on configuration input               | Control input will be pulled towards positive or negative potential depending on pin | Control input will be pulled to a more stringent<br>condition (larger number of channels, higher UV<br>threshold, lower OV threshold, shorter duty cycle,<br>etc. ensuring either more stringent monitoring or<br>error condition will be indicated by all upstream<br>and downstream units (no clock on SOUT/<br>SOUT). |
| Cell-pack integrity, break between stacked units     | Daisy-chain voltage reversal up to full stack potential                              | Full stack potential may appear across status/<br>enable isolation devices, but will not be seen by<br>the IC. isolation capacitors should therefore be<br>rated to withstand the full stack potential.                                                                                                                  |
| Cell-pack integrity, break within stacked unit       | Cell input reverse overstress                                                        | Add parallel schottky diodes across each cell for<br>current path redundancy. Diode and connections<br>must handle full operating current of stack, will<br>limit stress on IC                                                                                                                                           |





Figure 5. Using Diodes to Form a Redundant Load Path (One Cell Connection Shown)

#### **Internal Protection Structure**

The LTC6801 incorporates a number of protective structures, including parasitic diodes, Zener-like overvoltage suppressors, and other internal features that provide protection against ESD and certain overstress conditions that could arise in practice. Figure 6 shows a simplified internal schematic that indicates the significant protective structures and their connectivity. The various diodes indicate the approximate current versus voltage characteristics that are intrinsic to the part, which is useful in analyzing responses to certain external stresses, such as during a hot-start scenario.

### **SELF TEST CIRCUITRY**

The LTC6801 has internal circuitry that performs a periodic self test of all measurement functions. The LTC6801 self test circuitry is intended to prevent undetectable failure modes. Accuracy and functionality of the voltage reference and comparator are verified, as well as functionality of the high voltage multiplexer and ADC decimation filter. Additionally, open connections on the cell input pins C1 to C11 are detected (Open connections on V<sup>-</sup> or C12/V<sup>+</sup> will cause an undervoltage failure during the normal measurement cycle).



**Figure 6. Internal Protection Structures** 

### Self Test Pins

The  $\overline{\text{SLT}}$  pin is used to initiate a self test. It is configured as an open collector input/output. The pin should be normally tied to V<sub>REG</sub> with a resistor greater than or equal to 100k or floated. The pin may be pulled low at any time to initiate a self test cycle.

The device will automatically initiate a self test if  $\overline{SLT}$  has not been externally activated for 1024 measurement cycles, and pull down the  $\overline{SLT}$  pin internally to indicate that it is in self test mode.

The SLTOK pin is a simple logic output. If the previous self test failed the output is held low, otherwise the output will be high. The SLTOK pin is high upon power-up. The SLTOK output can be connected to a microcontroller through an isolation path.

The LTC6801 status output will remain active while the SLTOK pin is low. The LTC6801 will continue to monitor cells if the self test fails. If the next self test passes, the SLTOK output returns high.

### **Reference and Comparator Verification**

A secondary internal bandgap voltage reference (REF2) is included in the LTC6801 to aid in verification of the reference and comparator. During the self test cycle, the comparator and main reference are used to measure the REF2 voltage.

To verify the comparator functionality, the upper and lower thresholds are first set in a close window around the expected REF2 voltage and the comparator output is verified. Then the upper threshold is set below the REF2 voltage and the comparator output is verified again. Lastly, the lower threshold is set above the REF2 voltage and the comparator output is verified a third time. The self test guarantees that  $V_{\text{REF}}$  is within 5% of the specified nominal value. Also, this test guarantees the analog portion of the ADC is working.

#### High Voltage Multiplexer Verification

The most dangerous failure mode of the high voltage multiplexer would be a stuck bit condition in the address decoder. Such a fault would cause some channels to be measured repeatedly while other channels are skipped. A skipped channel could mean a bad cell reading is not detectable. Other multiplexer failures, like the simultaneous selection of multiple channels, or shorts in the signal path, would result in an undervoltage or overvoltage condition on at least one of the channels.

The LTC6801 incorporates circuitry to ensure that all requested channels are measured during each measurement cycle and none are skipped. If a channel is skipped, an error is flagged during the self test cycle.

### **ADC Decimation Filter Verification**

The ADC decimation filter test verifies that the digital circuits in the ADC are working, i.e. there are no stuck bits in the ADC output register. During each self test cycle, the LTC6801 feeds two test waveforms into the ADC. The internally generated waveforms were designed to generate complementary zebra patterns (alternating 0's and 1's) at the ADC output. If either of the waveforms generates an incorrect output value, an error is flagged during the self test cycle.

### **Open Cell Connection Detection**

The open connection detection algorithm ensures that an open circuit is not misinterpreted as a valid cell reading.



In the absence of external noise filtering, the input resistance of the ADC will cause open wires to produce a near zero reading. This reading will cause an undervoltage failure during the normal measurement cycle.

Some applications may include external noise filtering to improve the quality of the voltage comparisons. When an RC network is used to filter noise, an open wire may not produce a zero reading because the comparator input resistance is too large to discharge the capacitors on the input pin. Charge may build up on the open pin during successive measurement cycles to the extent that it could indicate a valid cell voltage reading.

During each self test cycle, the LTC6801 will sink 100 $\mu$ A to V<sup>-</sup> from each side of the cell being measured. The undervoltage threshold is not checked during the self test because the 100 $\mu$ A pull-down current would cause false failures in some cases. If an input is open, this current will discharge any filtering capacitors and cause the input to float down to approximately 0.7V below the next lower cell input. In most cases, the cell voltage of the cell above the open input will exceed the overvoltage threshold and flag a self test error. During the normal measurement cycle, the LTC6801 will sink 1 $\mu$ A to V<sup>-</sup> from each side of the cell being measured. If the cell voltages are low enough that an open wire is not detected as an overvoltage during

self test, this current will cause the cell input to settle to a voltage low enough to trigger an undervoltage condition during the normal measurement cycle.

Note, an open cell connection may not be detected when the UV = 0.766V setting is used. For all other UV settings, an open cell connection will result in either a self test error or no SOUT clock.

#### Using The LTC6801 with Other Battery Monitors

When used in combination with an LTC6802-1, it is possible to check the LTC6801 self test result via the LTC6802-1 and its isolated SPI. As shown in Figure 7, the SLTOK output is tied to the GPI02 pin on the LTC6802-1. SLTOK will remain high as long as it is passing the self test. A self test will occur automatically every 1024 measurement cycles (17 seconds to 9 minutes, depending on measurement duty cycle). A self test can be initiated by a falling edge on SLT, via the LTC6802-1 GPI01 line. A self test will start after the current measurement cycle is complete, and the SLTOK status will be valid when the self test completes. The worst case delay before SLTOK is valid in continuous monitor mode is approximately 15ms for the current cycle to complete plus 17ms for the self test to complete.

The 6802-1 can measure the LTC6801 reference, which will independently test the analog circuitry of the LTC6802.



Figure 7. Interconnection of an LTC6802-1 and LTC6801 for Self Test.



### **CELL-VOLTAGE FILTERING**

The LTC6801 employs a sampling system to perform its analog-to-digital conversions and provides a conversion result that is essentially an average over the 0.5ms conversion window. If there is significant noise at frequencies near 500kHz there may be aliasing in the delta-sigma modulator. A lowpass filter with 30dB attenuation at 500kHz may be beneficial. Since the delta-sigma integration bandwidth is about 1kHz, the filter corner need not be lower than this to assure accurate conversions.

Series resistors of 1k may be inserted in the input paths without introducing measurement error. Shunt capacitors may be added from the cell inputs to V<sup>-</sup>, creating RC filtering as shown in Figure 8. The combination of 1k and 10nF is recommended as a robust, cost effective noise filter.

### **MEASURING VARIOUS CELL COUNTS**

The LTC6801 is designed to measure up to 12 cells depending on the state of the CC pins (See Table 5). When using an LTC6801 configured for measuring less than 12 cells, for instance choosing to measure 8 cells by



Figure 8. Adding RC Filtering to the Cell inputs

tying both CC1 and CC0 to the  $V_{REF}$  pin, the highest cell potential (in this case C8) must be connected to the V<sup>+</sup> pin for proper operation. Unused cell connection pins (in this case C9 to C12) may be left floating or may also be tied to the highest cell potential.







Figure 10. Buffering V<sub>REF</sub> for Higher-Current Sensors. Two Independent Probes With a +70°C Trip Point



### **READING EXTERNAL TEMPERATURE PROBES**

The LTC6801 includes two channels of ADC input, V<sub>TEMP1</sub> and V<sub>TEMP2</sub>, that are intended to monitor thermistors (tempco about  $-4\%/^{\circ}$ C generally) or diodes ( $-2.2mV/^{\circ}$ C typical) located within the cell array. Sensors can be powered directly from V<sub>REF</sub> as shown in Figure 9 (up to 30µA typical).

The temperature measurement inputs ( $V_{TEMP1}$ ,  $V_{TEMP2}$ ) of the LTC6801 are comparator input channels with a voltage threshold of one-half  $V_{REF}$ . Input voltages above half  $V_{REF}$ are considered good. Voltages below the one-half  $V_{REF}$ threshold are considered a fault condition. The inputs may be used in combination with resistors, thermistors, or diodes to sense both an upper and lower temperature limit. Figure 9, Figure 10 and Figure 11 illustrate some possibilities. To ignore these inputs simply connect  $V_{TEMP1}$ and  $V_{TEMP2}$  to  $V_{REF}$ . A filtering capacitor to V<sup>-</sup> is recommended to minimize the error caused by the approximately 700k input impedance of the ADC.

For sensors that require higher drive currents, a buffer amplifier may be used as shown in Figure 10. Power for the sensor is actually sourced indirectly from the V<sub>REG</sub> pin in this case. Probe loads up to about 1mA maximum are supported in this configuration. Since V<sub>REF</sub> is shut down while the LTC6801 is idle between measurement cycles, the thermistor drive is also shut off and thus power dissipation is minimized. Since V<sub>REG</sub> remains always-on, the buffer op amp (LT6003 shown) is selected for its ultralow current consumption (10µA).



Figure 11. Sensing Both Upper and Lower Temperature Thresholds. This Example Monitors a  $-20^{\circ}$ C to  $+60^{\circ}$ C Window Detector. The Thermistors Should Be in Close Proximity

For circuits that include filtering capacitance, note that only the fastest DC setting ( $V_{REG}$  connection) will keep  $V_{REF}$  steady and allow the  $V_{TEMP}$  voltages to settle. To use the lower power DC settings,  $V_{REF}$  must be buffered (see Figure 10), so that a low impedance is presented to the ADC, with a time constant of no more than about 1ms.

#### **ADVANTAGES OF DELTA-SIGMA ADCs**

The LTC6801 employs a delta-sigma analog to digital converter for voltage measurement. The architecture of delta-sigma converters can vary considerably, but the common characteristic is that the input is sampled many times over the course of a conversion and then filtered or averaged to produce the digital output code.



6801c

For a given sample rate, a delta-sigma converter can achieve excellent noise rejection while settling completely in a single conversion. This is particularly important for noisy automotive systems. Other advantages of delta-sigma converters are that they are inherently monotonic, meaning they have no missing codes, and they have excellent DC specifications.

The LTC6801's ADC has a second order delta-sigma modulator followed by a SINC2, finite impulse response (FIR) digital filter, with a lowpass bandwidth of 1kHz. The front-end sample rate is 512ksps, which greatly reduces input filtering requirements. A simple 16kHz, 1 pole filter composed of a 1k resistor and a 10nF capacitor at each input will provide adequate filtering for most applications. These component values will not degrade the DC accuracy of the ADC.

Each conversion consists of two phases – an autozero phase and a measurement phase. The ADC is autozeroed at each conversion, greatly improving CMRR.

### USING TRANSFORMERS FOR GALVANIC ISOLATION

As shown in Figure 12, small gate-drive signal transformers can be used to interconnect devices and transport the enable and sense signals safely across an isolation barrier. Driving a transformer with a squarewave requires transient currents of several mA and frequency of operation at 20kHz or higher. Since the output pins of the LTC6801 are current limited at <1mA, a small external gate pair (NC7WZ17 dual buffer) is used to provide the needed drive current.  $330\Omega$ resistors are placed in series with each buffer output to optimize current flow into the transformer primary and a coupling capacitor provides prevention of current flow in static conditions. The secondary side is wired in a center-tapped configuration to terminate the common mode voltage and thus suppress noise pickup. The differential signal is terminated into  $1500\Omega$  to optimize the peak signal swing for the IC input (to about  $\pm 4V_{P-P}$ ). Internal biasing features of the IC inputs maintain an optimal DC common mode level at the transformer secondary.





Figure 12. Using Transformers for Galvanic Isolation



### INTERCOMMUNICATION USING DATA ISOLATORS

As shown in Figure 13, an inexpensive and compact 2-channel data isolator is used to communicate the enable and the sense clocking signals between devices. The wiring carries isolator power and return plus two single-ended logic signals that are completely isolated at the upper device interface, so the signals are effectively differential from a common mode ingress perspective. The isolator provides excellent rejection of noise between battery groups, but consumes a few mA when operating, so a conventional opto-coupler and a few discretes provide a power-down scheme for periods where no monitoring is needed. Since the required current would load down V<sub>BEG</sub> if used directly, the NPN transistor is used to form a quasi-regulated 4.3V supply drawing from the full battery group potential, also moving significant thermal loading outside the IC. The PMOS FET is a low resistance switch controlled by the opto-coupler output. Since the opto-coupler is used to switch only a small current, the LED need only be driven with ~500µA. Powering down the bottom-of-stack isolator on the host µP side automatically powers down the entire isolator chain.

### **DEMO BOARD CIRCUIT**

An LTC6801 demonstration circuit is shown in Figure 14. The circuit includes a 10kHz oscillator (U2) for the enable excitation and an LED (D15, driven by Q1) to indicate the state of the status outputs, plus an assortment of important protection components to ensure robust operation and hot-plugging of cell connections.

Series resistors (R14 to R21) provide a controlled coupling capacitor (C14 to C17) current in the inter-IC connections during startup or other abrupt potential changes, and associated clamp diodes (D13 and D14 quad array devices) redirect charge/surge current around the IC.

Input filters to each cell (R1, C1 to R12, C12) also use 6.2V Zener diodes (D1 to D12) to prevent overstress to the internal ESD clamps.

The V<sup>+</sup> input filter (R13, C13) has the same time constant as the ADC input filters so that the V<sup>+</sup> and C12 pins tend to track during start-up or transients, minimizing stress and ADC error.





Figure 13. IC to IC Communication Using Data Isolators





### PACKAGE DESCRIPTION



FLASH SHALL NOT EXCEED .254mm (.010") PER SIDE



# TYPICAL APPLICATION





# **RELATED PARTS**

| PART NUMBER | DESCRIPTION                                                                        | COMMENTS                                                                                                                                                                                             |
|-------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LTC6802-1   | Multi-Cell Battery Stack Monitor with a Stackable Serial Interface                 | Complete Battery Monitoring IC with 0.25% Cell Measurement Accuracy.<br>Level-Shifting Serial Interface Allows Multiple LTC6802-1 Devices to be Daisy-<br>Chained without Opto-Couplers or Isolators |
| LTC6802-2   | Multi-Cell Battery Stack Monitor with an Individually Addressable Serial Interface | Functionally Equivalent to LTC6802-1: Parallel Connection Between<br>Microcontroller and Multiple LTC6802-2 Devices                                                                                  |

