

### Dual/Quad 18MHz, Low Noise, Rail-to-Rail, **CMOS** Op Amps

### FEATURES

- 0.1Hz to 10Hz Noise: 550nV<sub>P-P</sub>
- Input Bias Current: 1pA (Typ at 25°C)
- Low Offset Voltage: 125µV Max
- Low Offset Drift: 2.5µV/°C Max
- Voltage Gain: 124dB Typ
- Gain Bandwidth Product: 18MHz
- Output Swings Rail-to-Rail
- Supply Operation: 2.8V to 6V LTC6241/LTC6242 2.8V to ±5.5V LTC6241HV/LTC6242HV
- Low Input Capacitance
- Dual LTC6241 in 8-Pin SO and Tiny DFN Packages
- Quad LTC6242 in 16-Pin SSOP and 5mm × 3mm **DFN Packages**

### APPLICATIONS

- Photo Diode Amplifiers
- **Charge Coupled Amplifiers**
- Low Noise Signal Processing
- Active Filters
- Medical Instrumentation
- High Impedance Transducer Amplifier

# DESCRIPTION

The LTC<sup>®</sup>6241/LTC6242 are dual and quad low noise, low offset, rail-to-rail output, unity gain stable CMOS op amps that feature 1pA of input bias current. The 0.1Hz to 10Hz noise of only 550nV<sub>P-P</sub>, along with an offset of just 125uV make them uncommon among traditional CMOS op amps. Additionally, noise is guaranteed to be less than  $10nV/\sqrt{Hz}$  at 1kHz. An 18MHz gain bandwidth, and 10V/µs slew rate, along with the wide supply range and low input capacitance, make them perfect for use as fast signal processing amplifiers.

These op amps have an output stage that swings within 30mV of either supply rail to maximize the signal dynamic range in low supply applications. The input common mode range extends to the negative supply. They are fully specified on 3V and 5V, and an HV version guarantees operation on supplies up to ±5.5V.

The LTC6241 is available in the 8-pin SO, and for compact designs it is packaged in the tiny dual fine pitch leadless (DFN) package. The LTC6242 is available in the 16-Pin SSOP as well as the 5mm  $\times$  3mm DFN package.

T, LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION







### **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| Specified Temperature Range (Note 4)40° | C to 85°C |
|-----------------------------------------|-----------|
| Junction Temperature                    | 150°C     |
| DHC, DD Package                         | 125°C     |
| Storage Temperature Range65°C           | to 150°C  |
| DHC, DD Package65°C                     | to 125°C  |
| Lead Temperature (Soldering, 10 sec)    | 300°C     |

### PACKAGE/ORDER INFORMATION



\*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for parts specified with wider operating temperature ranges.



| PART NUMBER   | AMPS/PACKAGE | SPECIFIED TEMP RANGE | SPECIFIED SUPPLY VOLTAGE | PACKAGE | PART MARKING |
|---------------|--------------|----------------------|--------------------------|---------|--------------|
| LTC6241CS8    | 2            | 0°C to 70°C          | 3V, 5V                   | SO-8    | 6241         |
| LTC6241CDD    | 2            | 0°C to 70°C          | 3V, 5V                   | DD      | LBPD         |
| LTC6241HVCS8  | 2            | 0°C to 70°C          | 3V, 5V, ±5V              | SO-8    | 6241HV       |
| LTC6241HVCDD  | 2            | 0°C to 70°C          | 3V, 5V, ±5V              | DD      | LBRR         |
| LTC6241IS8    | 2            | -40°C to 85°C        | 3V, 5V                   | SO-8    | 62411        |
| LTC6241IDD    | 2            | -40°C to 85°C        | 3V, 5V                   | DD      | LBPD         |
| LTC6241HVIS8  | 2            | -40°C to 85°C        | 3V, 5V, ±5V              | SO-8    | 241HVI       |
| LTC6241HVIDD  | 2            | -40°C to 85°C        | 3V, 5V, ±5V              | DD      | LBRR         |
| LTC6242CGN    | 4            | 0°C to 70°C          | 3V, 5V                   | GN      | 6242         |
| LTC6242CDHC   | 4            | 0°C to 70°C          | 3V, 5V                   | DHC     | 6242         |
| LTC6242HVCGN  | 4            | 0°C to 70°C          | 3V, 5V, ±5V              | GN      | 6242HV       |
| LTC6242HVCDHC | 4            | 0°C to 70°C          | 3V, 5V, ±5V              | DHC     | 6242HV       |
| LTC6242IGN    | 4            | -40°C to 85°C        | 3V, 5V                   | GN      | 62421        |
| LTC6242IDHC   | 4            | -40°C to 85°C        | 3V, 5V                   | DHC     | 6242         |
| LTC6242HVIGN  | 4            | -40°C to 85°C        | 3V, 5V, ±5V              | GN      | 242HVI       |
| LTC6242HVIDHC | 4            | -40°C to 85°C        | 3V, 5V, ±5V              | DHC     | 6242HV       |

### **AVAILABLE OPTIONS**

**ELECTRICAL CHARACTERISTICS** (LTC6241/LTC6241HV, LTC6242/LTC6242HV) The  $\bullet$  denotes the specifications which apply over the specified temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, 0V, V<sub>CM</sub> = 2.5V unless otherwise noted.

| SYMBOL             | PARAMETER                                         | CONDITIONS                                       |   | MIN | ТҮР | MAX               | UNITS          |
|--------------------|---------------------------------------------------|--------------------------------------------------|---|-----|-----|-------------------|----------------|
| V <sub>OS</sub>    | Input Offset Voltage (Note 5)                     | SO-Package<br>0°C to 70°C<br>-40°C to 85°C       | • |     | 40  | 125<br>250<br>300 | μV<br>μV<br>μV |
|                    |                                                   | GN Package<br>0°C to 70°C<br>-40°C to 85°C       | • |     | 50  | 150<br>275<br>300 | μV<br>μV<br>μV |
|                    |                                                   | DD, DHC Packages<br>0°C to 70°C<br>-40°C to 85°C | • |     | 100 | 550<br>650<br>725 | μV<br>μV<br>μV |
|                    | V <sub>OS</sub> Match Channel-to-Channel (Note 6) | SO-8 Package<br>0°C to 70°C<br>-40°C to 85°C     | • |     | 40  | 160<br>300<br>375 | μV<br>μV<br>μV |
|                    |                                                   | GN Package<br>0°C to 70°C<br>-40°C to 85°C       | • |     | 50  | 185<br>325<br>400 | μV<br>μV<br>μV |
|                    |                                                   | DD, DHC Packages<br>0°C to 70°C<br>-40°C to 85°C | • |     | 150 | 650<br>700<br>750 | μV<br>μV<br>μV |
| TC V <sub>OS</sub> | Input Offset Voltage Drift (Note 7)               |                                                  | • |     | 0.7 | 2.5               | µV/°C          |
| IB                 | Input Bias Current (Notes 5, 8)                   |                                                  | • |     | 1   | 75                | pA<br>pA       |



**ELECTRICAL CHARACTERISTICS** (LTC6241/LTC6241HV, LTC6242/LTC6242HV) The  $\bullet$  denotes the specifications which apply over the specified temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, 0V, V<sub>CM</sub> = 2.5V unless otherwise noted.

| SYMBOL           | PARAMETER                                             | CONDITIONS                                                                                    |   | MIN               | ТҮР              | MAX               | UNITS                |
|------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|---|-------------------|------------------|-------------------|----------------------|
| I <sub>OS</sub>  | Input Offset Current (Notes 5, 8)                     |                                                                                               | • |                   | 0.5              | 75                | pA<br>pA             |
|                  | Input Noise Voltage                                   | 0.1Hz to 10Hz                                                                                 |   |                   | 550              |                   | nV <sub>P-P</sub>    |
| e <sub>n</sub>   | Input Noise Voltage Density                           | f = 1kHz                                                                                      |   |                   | 7                | 10                | nV/√Hz               |
| i <sub>n</sub>   | Input Noise Current Density (Note 9)                  |                                                                                               |   |                   | 0.56             |                   | fA/√Hz               |
| R <sub>IN</sub>  | Input Resistance                                      | Common Mode                                                                                   |   |                   | 10 <sup>12</sup> |                   | Ω                    |
| C <sub>IN</sub>  | Input Capacitance<br>Differential Mode<br>Common Mode | f = 100kHz (See Typical Characteristic<br>Curves)                                             |   |                   | 0.5<br>3         |                   | pF<br>pF             |
| V <sub>CM</sub>  | Input Voltage Range                                   | Guaranteed by CMRR                                                                            | • | 0                 |                  | 3.5               | V                    |
| CMRR             | Common Mode Rejection                                 | $0V \le V_{CM} \le 3.5V$                                                                      | • | 80                | 105              |                   | dB                   |
|                  | CMRR Match<br>Channel-to-Channel (Note 6)             |                                                                                               | • | 76                | 95               |                   | dB                   |
| A <sub>VOL</sub> | Large Signal Voltage Gain                             | $V_0 = 1V \text{ to } 4V$<br>$R_L = 10k \text{ to } V_S/2$<br>0°C to 70°C<br>-40°C to 85°C    | • | 425<br>300<br>200 | 1600             |                   | V/mV<br>V/mV<br>V/mV |
|                  |                                                       | $V_0 = 1.5V \text{ to } 3.5V$<br>$R_L = 1k \text{ to } V_S/2$<br>0°C to 70°C<br>-40°C to 85°C | • | 90<br>60<br>50    | 215              |                   | V/mV<br>V/mV<br>V/mV |
| V <sub>OL</sub>  | Output Voltage Swing Low (Note 10)                    | No Load<br>I <sub>SINK</sub> = 1mA<br>I <sub>SINK</sub> = 5mA                                 | • |                   | 7<br>40<br>190   | 30<br>75<br>325   | mV<br>mV<br>mV       |
| V <sub>OH</sub>  | Output Voltage Swing High (Note 10)                   | No Load<br>I <sub>SOURCE</sub> = 1mA<br>I <sub>SOURCE</sub> = 5mA                             | • |                   | 11<br>45<br>190  | 30<br>75<br>325   | mV<br>mV<br>mV       |
| PSRR             | Power Supply Rejection                                | $V_{S}$ = 2.8V to 6V, $V_{CM}$ = 0.2V                                                         | • | 80                | 104              |                   | dB                   |
|                  | PSRR Match<br>Channel-to-Channel (Note 6)             |                                                                                               | • | 74                | 100              |                   | dB                   |
|                  | Minimum Supply Voltage (Note 11)                      |                                                                                               | • | 2.8               |                  |                   | V                    |
| I <sub>SC</sub>  | Short-Circuit Current                                 |                                                                                               | • | 15                | 30               |                   | mA                   |
| ۱ <sub>S</sub>   | Supply Current per Amplifier                          | 0°C to 70°C<br>–40°C to 85°C                                                                  | • |                   | 1.8              | 2.2<br>2.3<br>2.4 | mA<br>mA<br>mA       |
| GBW              | Gain Bandwidth Product                                | Frequency = 20kHz, $R_L = 1k\Omega$                                                           | • | 13                | 18               |                   | MHz                  |
| SR               | Slew Rate (Note 12)                                   | $A_V = -2, R_L = 1k\Omega$                                                                    | • | 5                 | 10               |                   | V/µs                 |
| FPBW             | Full Power Bandwidth (Note 13)                        | $V_{OUT} = 3V_{P-P}, R_L = 1k\Omega$                                                          | • | 0.53              | 1.06             |                   | MHz                  |
| ts               | Settling Time                                         | $V_{STEP} = 2V, A_V = -1, R_L = 1k\Omega, 0.1\%$                                              |   |                   | 1100             |                   | ns                   |



**ELECTRICAL CHARACTERISTICS** (LTC6241/LTC6241HV, LTC6242/LTC6242HV) The  $\bullet$  denotes the specifications which apply over the specified temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 3V, 0V, V<sub>CM</sub> = 1.5V unless otherwise noted.

| SYMBOL           | PARAMETER                                         | CONDITIONS                                                                                                                                   |   | MIN              | ТҮР     | MAX               | UNITS                |
|------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---|------------------|---------|-------------------|----------------------|
| V <sub>OS</sub>  | Input Offset Voltage (Note 5)                     | SO-8 Package<br>0°C to 70°C<br>–40°C to 85°C                                                                                                 | • |                  | 40      | 175<br>275<br>325 | μV<br>μV<br>μV       |
|                  |                                                   | GN Package<br>0°C to 70°C<br>–40°C to 85°C                                                                                                   | • |                  | 60      | 200<br>275<br>325 | μV<br>μV<br>μV       |
|                  |                                                   | DD, DHC Packages<br>0°C to 70°C<br>–40°C to 85°C                                                                                             | • |                  | 100     | 550<br>650<br>725 | μV<br>μV<br>μV       |
|                  | V <sub>OS</sub> Match Channel-to-Channel (Note 6) | SO-8 Package<br>0°C to 70°C<br>-40°C to 85°C                                                                                                 | • |                  | 40      | 200<br>325<br>400 | μV<br>μV<br>μV       |
|                  |                                                   | GN Package<br>0°C to 70°C<br>–40°C to 85°C                                                                                                   | • |                  | 60      | 225<br>325<br>400 | μV<br>μV<br>μV       |
|                  |                                                   | DD, DHC Packages<br>0°C to 70°C<br>–40°C to 85°C                                                                                             | • |                  | 150     | 650<br>700<br>750 | μV<br>μV<br>μV       |
| IB               | Input Bias Current (Notes 5, 8)                   |                                                                                                                                              | • |                  | 1       | 75                | pA<br>pA             |
| I <sub>OS</sub>  | Input Offset Current (Notes 5, 8)                 |                                                                                                                                              | • |                  | 0.5     | 75                | pA<br>pA             |
| V <sub>CM</sub>  | Input Voltage Range                               | Guaranteed by CMRR                                                                                                                           | • | 0                |         | 1.5               | V                    |
| CMRR             | Common Mode Rejection                             | $0V \le V_{CM} \le 1.5V$                                                                                                                     | • | 78               | 100     |                   | dB                   |
|                  | CMRR Match<br>Channel-to-Channel (Note 6)         |                                                                                                                                              | • | 76               | 95      |                   | dB                   |
| A <sub>VOL</sub> | Large Signal Voltage Gain                         | $V_0 = 1V \text{ to } 2V$<br>$R_L = 10k \text{ to } V_S/2$<br>$0^{\circ}C \text{ to } 70^{\circ}C$<br>$-40^{\circ}C \text{ to } 85^{\circ}C$ | • | 140<br>100<br>75 | 600     |                   | V/mV<br>V/mV<br>V/mV |
| V <sub>OL</sub>  | Output Voltage Swing Low (Note 10)                | No Load<br>I <sub>SINK</sub> = 1mA                                                                                                           | • |                  | 3<br>65 | 30<br>110         | mV<br>mV             |
| V <sub>OH</sub>  | Output Voltage Swing High (Note 10)               | No Load<br>I <sub>SOURCE</sub> = 1mA                                                                                                         | • |                  | 4<br>70 | 30<br>120         | mV<br>mV             |
| PSRR             | Power Supply Rejection                            | $V_{S} = 2.8V$ to 6V, $V_{CM} = 0.2V$                                                                                                        | • | 80               | 104     |                   | dB                   |
|                  | PSRR Match<br>Channel-to-Channel (Note 6)         |                                                                                                                                              | • | 74               | 100     |                   | dB                   |
|                  | Minimum Supply Voltage (Note 11)                  |                                                                                                                                              | • | 2.8              |         |                   | V                    |
| I <sub>SC</sub>  | Short-Circuit Current                             |                                                                                                                                              | • | 3                | 6       |                   | mA                   |
| I <sub>S</sub>   | Supply Current per Amplifier                      | 0°C to 70°C<br>-40°C to 85°C                                                                                                                 | • |                  | 1.4     | 1.7<br>1.8<br>1.9 | mA<br>mA<br>mA       |
| GBW              | Gain Bandwidth Product                            | Frequency = 20kHz, $R_L = 1k\Omega$                                                                                                          | • | 12               | 17      |                   | MHz                  |



**ELECTRICAL CHARACTERISTICS** (LTC6241HV/LTC6242HV) The  $\bullet$  denotes the specifications which apply over the specified temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = ±5V, 0V, V<sub>CM</sub> = 0V unless otherwise noted.

| SYMBOL              | PARAMETER                                             | CONDITIONS                                                         |   | MIN               | ТҮР              | MAX               | UNITS                |
|---------------------|-------------------------------------------------------|--------------------------------------------------------------------|---|-------------------|------------------|-------------------|----------------------|
| V <sub>OS</sub> Inp | Input Offset Voltage (Note 5)                         | SO-8 Package<br>0°C to 70°C<br>–40°C to 85°C                       | • |                   | 50               | 175<br>275<br>325 | μV<br>μV<br>μV       |
|                     |                                                       | GN Package<br>0°C to 70°C<br>–40°C to 85°C                         | • |                   | 60               | 200<br>275<br>325 | μV<br>μV<br>μV       |
|                     |                                                       | DD, DHC Packages<br>0°C to 70°C<br>–40°C to 85°C                   | • |                   | 100              | 550<br>650<br>725 | μV<br>μV<br>μV       |
|                     | V <sub>OS</sub> Match Channel-to-Channel (Note 6)     | SO-8 Package<br>0°C to 70°C<br>-40°C to 85°C                       | • |                   | 50               | 200<br>325<br>400 | μV<br>μV<br>μV       |
|                     |                                                       | GN Package<br>0°C to 70°C<br>–40°C to 85°C                         | • |                   | 60               | 225<br>325<br>400 | μV<br>μV<br>μV       |
|                     |                                                       | DD, DHC Packages<br>0°C to 70°C<br>–40°C to 85°C                   | • |                   | 150              | 650<br>700<br>750 | μV<br>μV<br>μV       |
| TC V <sub>OS</sub>  | Input Offset Voltage Drift (Note 7)                   |                                                                    | • |                   | 0.7              | 2.5               | μV/°C                |
| I <sub>B</sub>      | Input Bias Current (Notes 5, 8)                       |                                                                    | • |                   | 1                | 75                | рА<br>рА             |
| I <sub>OS</sub>     | Input Offset Current (Notes 5, 8)                     |                                                                    | • |                   | 0.5              | 75                | рА<br>pA             |
|                     | Input Noise Voltage                                   | 0.1Hz to 10Hz                                                      |   |                   | 550              |                   | nV <sub>P-P</sub>    |
| e <sub>n</sub>      | Input Noise Voltage Density                           | f = 1kHz                                                           |   |                   | 7                | 10                | nV/√Hz               |
| i <sub>n</sub>      | Input Noise Current Density (Note 9)                  |                                                                    |   |                   | 0.56             |                   | fA/√Hz               |
| R <sub>IN</sub>     | Input Resistance                                      | Common Mode                                                        |   |                   | 10 <sup>12</sup> |                   | Ω                    |
| C <sub>IN</sub>     | Input Capacitance<br>Differential Mode<br>Common Mode | f = 100kHz (See Typical Characteristic<br>Curves)                  |   |                   | 0.5<br>3         |                   | pF<br>pF             |
| V <sub>CM</sub>     | Input Voltage Range                                   | Guaranteed by CMRR                                                 | • | -5                |                  | 3.5               | V                    |
| CMRR                | Common Mode Rejection                                 | $-5V \le V_{CM} \le 3.5V$                                          | • | 83                | 105              |                   | dB                   |
|                     | CMRR Match<br>Channel-to-Channel (Note 6)             |                                                                    | • | 76                | 95               |                   | dB                   |
| A <sub>VOL</sub>    | Large Signal Voltage Gain                             |                                                                    | • | 775<br>600<br>500 | 2700             |                   | V/mV<br>V/mV<br>V/mV |
|                     |                                                       | R <sub>L</sub> = 1k<br>0°C to 70°C<br>-40°C to 85°C                | • | 150<br>90<br>75   | 360              |                   | V/mV<br>V/mV<br>V/mV |
| V <sub>OL</sub>     | Output Voltage Swing Low (Note 10)                    | No Load<br>I <sub>SINK</sub> = 1mA<br>I <sub>SINK</sub> = 10mA     | • |                   | 15<br>45<br>360  | 30<br>75<br>550   | mV<br>mV<br>mV       |
| V <sub>OH</sub>     | Output Voltage Swing High (Note 10)                   | No Load<br>I <sub>SOURCE</sub> = 1mA<br>I <sub>SOURCE</sub> = 10mA | • |                   | 15<br>45<br>360  | 30<br>75<br>550   | mV<br>mV<br>mV       |





### ELECTRICAL CHARACTERISTICS (LTC6241HV/LTC6242HV) The • denotes the specifications which apply over

the specified temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V_S = \pm 5V$ , OV,  $V_{CM} = 0V$  unless otherwise noted.

| SYMBOL          | PARAMETER                                 | CONDITIONS                                           |   | MIN  | ТҮР  | MAX               | UNITS          |
|-----------------|-------------------------------------------|------------------------------------------------------|---|------|------|-------------------|----------------|
| PSRR            | Power Supply Rejection                    | V <sub>S</sub> = 2.8V to 11V, V <sub>CM</sub> = 0.2V |   | 85   | 110  |                   | dB             |
|                 | PSRR Match<br>Channel-to-Channel (Note 6) |                                                      | • | 82   | 106  |                   | dB             |
|                 | Minimum Supply Voltage (Note 11)          |                                                      |   | 2.8  |      |                   | V              |
| I <sub>SC</sub> | Short-Circuit Current                     |                                                      | • | 15   | 35   |                   | mA             |
| I <sub>S</sub>  | Supply Current per Amplifier              | 0°C to 70°C<br>–40°C to 85°C                         | • |      | 2.5  | 3.2<br>3.3<br>3.7 | mA<br>mA<br>mA |
| GBW             | Gain Bandwidth Product                    | Frequency = 20kHz, $R_L = 1k\Omega$                  | • | 13   | 18   |                   | MHz            |
| SR              | Slew Rate (Note 12)                       | $A_V = -2, R_L = 1k\Omega$                           | • | 5.5  | 10   |                   | V/µs           |
| FPBW            | Full Power Bandwidth (Note 13)            | $V_{OUT} = 3V_{P-P}, R_L = 1k\Omega$                 | • | 0.58 | 1.06 |                   | MHz            |
| t <sub>s</sub>  | Settling Time                             | $V_{STEP} = 2V, A_V = -1, R_L = 1k\Omega, 0.1\%$     |   |      | 900  |                   | ns             |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

**Note 3:** All versions of the LTC6241/LTC6242 are guaranteed functional over the temperature range of –40°C and 85°C.

**Note 4:** The LTC6241C/LTC6241HVC, LTC6242C/LTC6242HVC are guaranteed to meet specified performance from 0°C to 70°C. They are designed, characterized and expected to meet specified performance from -40°C to 85°C, but are not tested or QA sampled at these temperatures. The LTC62411/LTC6241HVI, LTC6242I/LTC6242HVI are guaranteed to meet specified performance from -40°C to 85°C.

**Note 5:** ESD (Electrostatic Discharge) sensitive device. ESD protection devices are used extensively internal to the LTC6241/LTC6242; however, high electrostatic discharge can damage or degrade the device. Use proper ESD handling precautions.

**Note 6:** Matching parameters are the difference between the two amplifiers A and D and between B and C of the LTC6242; between the two amplifiers of the LTC6241. CMRR and PSRR match are defined as follows: CMRR and PSRR are measured in  $\mu$ V/V on the matched amplifiers. The difference

is calculated between the matching sides in  $\mu\text{V/V}.$  The result is converted to dB.

Note 7: This parameter is not 100% tested.

**Note 8:** This specification is limited by high speed automated test capability. See Typical Characteristics curves for actual typical performance.

**Note 9:** Current noise is calculated from the formula:  $i_n = (2qI_B)^{1/2}$ where  $q = 1.6 \times 10^{-19}$  coulomb. The noise of source resistors up to 50G $\Omega$  dominates the contribution of current noise. See also Typical Characteristics curve Noise Current vs Frequency.

**Note 10:** Output voltage swings are measured between the output and power supply rails.

**Note 11:** Minimum supply voltage is guaranteed by the power supply rejection ratio test.

**Note 12:** Slew rate is measured in a gain of -2 with  $R_F = 1k$  and  $R_G = 500\Omega$ . On the LTC6241/LTC6242,  $V_{IN}$  is ±1V and  $V_{OUT}$  slew rate is measured between -1V and +1V. On the LTC6241HV/LTC6242HV,  $V_{IN}$  is ±2V and  $V_{OUT}$  slew rate is measured between -2V and +2V.

Note 13: Full-power bandwidth is calculated from the slew rate: FPBW =  $SR/2\pi V_{P}$ .









Supply Current vs Supply Voltage



Input Bias Current vs Common Mode Voltage



Offset Voltage vs Input Common Mode Voltage



**Input Bias Current vs Temperature** 

 $V_{\rm S} = 10V$ 

TEMPERATURE (°C)

 $V_{S} = 5V$ 

105 115 125

6241 G08

1000

100

10

1

25 35 45 55 65 75 85 95

INPUT BIAS CURRENT (pA)

 $V_{CM} = V_S/2$ 

Input Bias Current vs Common Mode Voltage



Output Saturation Voltage vs Load Current (Output Low)

















Series Output Resistance and Overshoot vs Capacitive Load



Settling Time vs Output Step (Inverting)



Settling Time vs Output Step (Non-Inverting)



Maximum Undistorted Output Signal vs Frequency







**Distortion vs Frequency** 





**Distortion vs Frequency** -30  $V_{S} = \pm 5V$  $A_V = 2$ -40  $V_{OUT} = 2V_{P-P}$ -50 DISTORTION (dBc) = 1k, 2ND -60 R -70 R<sub>L</sub> = 1k, 3RD -80 -90 -100 , 10k 100k 1M 10M FREQUENCY (Hz)

6241 G37





Large Signal Response



Large Signal Response



**Output Overdrive Recovery** 





### **APPLICATIONS INFORMATION**

### **Amplifier Characteristics**

Figure 1 is a simplified schematic of the LTC6241, which has a pair of low noise input transistors M1 and M2. A simple folded cascode Q1, Q2 and R1, R2 allow the input stage to swing to the negative rail, while performing level shift to the Differential Drive Generator. Low offset voltage is accomplished by laser trimming the input stage.

Capacitor C1 reduces the unity cross frequency and improves the frequency stability without degrading the gain bandwidth of the amplifier. Capacitor Cm sets the overall amplifier gain bandwidth. The differential drive generator supplies signals to transistors M3 and M4 that swing the output from rail-to-rail.

The photo of Figure 2 shows the output response to an input overdrive with the amplifier connected as a voltage follower. If the negative going input signal is less than a diode drop below V<sup>-</sup>, no phase inversion occurs. For input signals greater than a diode drop below V<sup>-</sup>, limit the current to 3mA with a series resistor R<sub>S</sub> to avoid phase inversion.

### ESD

The LTC6241 has reverse-biased ESD protection diodes on all input and outputs as shown in Figure 1. If these pins are forced beyond either supply, unlimited current will flow through these diodes. If the current is transient and limited to one hundred milliamps or less, no damage to the device will occur.

СМ M3 DESD1 DESD2 DESD5 DIFFERENTIAL M1 M2 DRIVE GENERATOR F DESD6 VIN DESD3 DESD4 Q1 BIAS M4

Figure 1. Simplified Schematic

The amplifier input bias current is the leakage current of these ESD diodes. This leakage is a function of the temperature and common mode voltage of the amplifier, as shown in the Typical Performance Curves.

#### Noise

The LTC6241 exhibits exceptionally low 1/f noise in the 0.1Hz to 10Hz region. This  $550nV_{P-P}$  noise allows these op amps to be used in a wide variety of high impedance low frequency applications, where Zero-Drift amplifiers might be inappropriate due to their charge injection.

In the frequency region above 1kHz the LTC6241 also show good noise voltage performance. In this frequency region, noise can easily be dominated by the total source resistance of the particular application. Specifically, these amplifiers exhibit the noise of a 3.1k $\Omega$  resistor, meaning it is desirable to keep the source and feedback resistance at or below this value, i.e.  $R_S + R_G ||R_{FB} \le 3.1 k\Omega$ . Above this total source impedance, the noise voltage is not dominated by the amplifier.

Noise current can be estimated from the expression  $i_n = \sqrt{2q l_B}$ , where  $q = 1.6 \cdot 10^{-19}$  coulombs. Equating  $\sqrt{4kTR\Delta f}$  and  $R\sqrt{2q l_B\Delta f}$  shows that for source resistors below 50G  $\Omega$  the amplifier noise is dominated by the source resistance. See the Typical Characteristics curve Noise Current vs Frequency.





Figure 2. Unity Gain Follower Test Circuit





### **APPLICATIONS INFORMATION**

Proprietary design techniques are used to obtain simultaneous low 1/f noise and low input capacitance. Low input capacitance is important when the amplifier is used with high source and feedback resistors. High frequency noise from the amplifier tail current source,  $I_{TAIL}$  in Figure 1, couples through the input capacitance and appears across these large source and feedback resistors. As an example, the photodiode amplifier of Figure 11 on the last page of this data sheet shows the noise results from the LTC6241 and the results of a competitive CMOS amplifier. The LTC6241 output is the ideal noise of a 1M $\Omega$  resistor at room temperature, 130nV $\sqrt{Hz}$ .



Figure 3. Parallel Amplifier Lowers Noise by 2x

#### Half the Noise

The circuit shown in Figure 3 can be used to achieve even lower noise voltage. By paralleling 4 amplifiers the noise voltage can be lowered by  $\sqrt{4}$ , or half as much noise. The  $\sqrt{}$  comes about from an RMS summing of uncorrelated noise sources. This circuit maintains extremely high input resistance, and has a 250 $\Omega$  output resistance. For lower output resistance, a buffer amplifier can be added without influencing the noise.

### Stability

The good noise performance of these op amps can be attributed to large input devices in the differential pair. Above several hundred kilohertz, the input capacitance rises and can cause amplifier stability problems if left unchecked. When the feedback around the op amp is resistive ( $R_F$ ), a pole will be created with  $R_F$ , the source resistance, source capacitance ( $R_S$ ,  $C_S$ ), and the amplifier input capacitance. In low gain configurations and with  $R_F$  and  $R_S$  in even the kilohm range (Figure 4), this pole can create excess phase shift and possibly oscillation. A small capacitor  $C_F$  in parallel with  $R_F$  eliminates this problem.

#### Low Noise Single-Ended Input to Differential Output Amplifier

The circuit on the first page of the data sheet is a low noise single-ended input to differential output amplifier, with a 200k input impedance. The very low input bias current of the LTC6241 allows for these large input and feedback resistors. The 200k resistors, R1 and R2, along with C1 and C2 set the –3dB bandwidth to 80kHz. Capacitor C3 is used to cancel effects of input capacitance, while C4 adds



Figure 4. Compensating Input Capacitance

# APPLICATIONS INFORMATION

phase lead to compensate the phase lag of the second amplifier. The op amp's good input offset voltage match and low input bias current means that the typical differential output voltage is less than  $40\mu$ V. A noise spectrum plot of the differential output is shown in Figure 5.



Figure 5. Differential Output Noise

### Achieving Low Input Bias Current

The DD package is leadless and makes contact to the PCB beneath the package. Solder flux used during the attachment of the part to the PCB can create leakage current paths and can degrade the input bias current performance of the part. All inputs are susceptible because the backside paddle is connected to V<sup>-</sup> internally. As the input voltage changes or if V<sup>-</sup> changes, a leakage path can be formed and alter the observed input bias current. For lowest bias current, use the LTC6241 in the SO-8 and provide a guard ring around the inputs that are tied to a potential near the input voltage.

### A Digitally Programmable AC Difference Amplifier

The LTC6241 configured as a difference amplifier, can be combined with a programmable gain amplifier (PGA) to obtain a low noise high speed programmable difference amplifier. Figure 6 shows the LTC6241 based as a single-supply AC amplifier. One LTC6241 op amp is used at the circuit's input as a standard four resistor difference amplifier. The low bias current and current noise of the LTC6241 allow the use of high valued input resistors, 100k or greater. Resistors R1, R2, R3 and R4 are equal and the gain of the difference amplifier is one. An LTC6910-2 PGA amplifies the difference amplifier output with inverting gains of -1, -2, -4, -8, -16, -32 and -64. The second LTC6241 op amp is used as an integrator to set the DC output voltage equal to the LT6650 reference voltage V<sub>REF</sub>. The integrator drives the PGA analog ground to provide a feedback loop, in addition to blocking any DC voltage through the PGA. The reference voltage of the LT6650 can be set to a voltage from 400mV to V<sup>+</sup> – 350mV with resistors R5 and R6. If R6 is 20k or less, the error due to the LT6650 op amp bias current is negligible. The low voltage offset and drift of the LTC6241 integrator will not contribute any significant error to the LT6650 reference voltage. The LT6650 V<sub>REF</sub> voltage has a maximum error



Figure 6. Wideband Difference Amplifier with High Input Impedance and Digitally Programmable Gain



### **APPLICATIONS INFORMATION**

of ±2% with 1% resistors. The upper –3dB frequency of the amplifier is set by resistor R3 and capacitor C1 and is limited by the bandwidth of the PGA when operated at a gain of 64. Capacitor C2 is equal to C1 and is added to maintain good common mode rejection at high frequency. The lower –3dB frequency is set by the integrator resistor R7, capacitor C3, and the gain setting of the LTC6910-2 PGA. This lower –3dB zero frequency is multiplied by the PGA gain. The rail-to-rail output of the LTC6910-2 PGA allows for a maximum output peak-to-peak voltage equal to twice the V<sub>REF</sub> voltage. At the maximum gain setting of 64, the maximum peak-to-peak difference between inputs V1 and V2 is equal to twice V<sub>REF</sub> divided by 64.

**Example Design:** Design a programmable gain AC difference amplifier, with a bandwidth 10Hz to 100kHz, an input impedance equal or greater than  $100k\Omega$ , and an output DC reference equal to 1V.

- a. Select input resistors R1, R2, R3 and R4 equal to 100k.
- b. If the upper –3dB frequency is 100kHz then C1 =  $1/(2\pi \cdot R2 \cdot f3dB) = 1/(6.28 \cdot 100k\Omega \cdot 100kHz) = 15pF$  (to the nearest 5% value) and C2 = C1 = 15pF.
- c. Select R7 equal to one 1M and set the lower –3dB frequency to 10Hz at the highest PGA gain of 64, then  $C3 = Gain/(2\pi \cdot R7 \cdot f3dB) = 64/(6.28 \cdot 100k\Omega \cdot 10Hz) = 1\mu$ F. Lower gains settings will give a lower f3dB.
- d. Calculate the value of R5 to set the LT6650 reference equal to 1V;

 $V_{REF}$  = 0.4(R5/R6 + 1), so R5 = R6(2.5V\_{REF}-1). For R6 = 20k\Omega, R5 = 30k\Omega

With  $V_{REF} = 1V$  the maximum input difference voltage is equal to 2V/64 = 31.2mV.

# 40nVpp Noise, 0.05 $\mu\text{V}/^{\circ}\text{C}$ Drift, Chopped FET Amplifier

Figure 7's circuit combines the 5V rail-to-rail performance of the LTC6241 with a pair of extremely low noise JFETs configured in a chopper based carrier modulation scheme to achieve an extraordinarily low noise and low DC drift. The performance of this circuit is suited for the demanding transducer signal conditioning situations such as high resolution scales and magnetic search coils.

The LTC1799's output is divided down to form a 2-phase 925Hz square wave clock. This frequency, harmonically unrelated to 60Hz, provides excellent immunity to harmonic beating or mixing effects which could cause instabilities. S1 and S2 receive complementary drive, causing A1 to see a chopped version of the input voltage. A1's square wave output is synchronously demodulated by S3 and S4. Because these switches are synchronously driven with the input chopper, proper amplitude and polarity information is presented to A2, the DC output amplifier. This stage integrates the square wave into a DC voltage, providing the output. The output is divided down (R2 and R1) and fed back to the input chopper where it serves as a zero signal reference. Gain, in this case 1000, is set by the R1-R2 ratio. Because A1 is AC coupled, its DC offset and drift do not affect the overall circuit offset, resulting in the extremely low offset and drift noted. The JFETs have an input RC damper that minimizes offset voltage contribution due to parasitic switch behavior, resulting in the 1µV offset specification.

The noise measured over a 50 second interval, in Figure 8, is 40nV in a 0.1Hz to 10Hz bandwidth. This low noise is attributed to the input JFET's die size and current density.



## **APPLICATIONS INFORMATION**



Figure 7. Ultra Low Noise Chopper Amplifier



Figure 8. Noise in a 0.1Hz to 10Hz Bandwidth



## APPLICATIONS INFORMATION

### Low Noise Shock Sensor Amplifiers

Figures 9 and 10 show the LTC6241 realizing two different approaches to amplifying signals from a capacitive sensor. The sensor in both cases is a 770pF piezoelectric shock sensor accelerometer, which generates charge under physical acceleration.

Figure 9 shows the classical "charge amplifier" approach. The LTC6241 is in the inverting configuration so the sensor looks into a virtual ground. All of the charge generated by the sensor is forced across the feedback capacitor by the op amp action. Because the feedback capacitor is 100 times smaller than the sensor, it will be forced to 100 times what would have been the sensor's open circuit voltage. So the circuit gain is 100. The benefit of this approach is that the signal gain of the circuit is independent of any cable capacitance introduced between the sensor and the amplifier. Hence this circuit is favored for remote accelerometers where the cable length may vary. Difficulties with the circuit are inaccuracy of the gain setting with the small capacitor, and low frequency cutoff due to the bias resistor working into the small feedback capacitor.

Figure 10 shows a non-inverting amplifier approach. This approach has many advantages. First of all, the gain is set accurately with resistors rather than with a small capacitor. Second, the low frequency cutoff is dictated by the bias resistor working into the large 770pF sensor, rather than into a small feedback capacitor, for lower frequency response. Third, the non-inverting topology can be paralleled and summed (as shown) for scalable reductions in voltage noise. The only drawback to this circuit is that the parasitic capacitance at the input reduces the gain slightly. This circuit is favored in cases where parasitic input capacitances such as traces and cables will be relatively small and invariant.



Figure 9. Classical Inverting Charge Amplifier



Figure 10. Low Noise Non-Inverting Shock Sensor Amplifier



## PACKAGE DESCRIPTION



**DHC Package** 16-Lead Plastic DFN (5mm × 3mm) (Reference LTC DWG # 05-08-1706)

- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE

TOP AND BOTTOM OF PACKAGE



### PACKAGE DESCRIPTION

 $.045 \pm .005$ .254 MIN .150 – .165 .0165 ±.0015 ->| |-→ <--.0250 BSC RECOMMENDED SOLDER PAD LAYOUT  $.015 \pm .004$  $\times 45^{\circ}$  $(0.38 \pm 0.10)$ .007 - .0098 0° – 8° TYP (0.178 - 0.249) .016 – .050 (0.406 - 1.270)NOTE: 1. CONTROLLING DIMENSION: INCHES 2. DIMENSIONS ARE IN <u>INCHES</u> (MILLIMETERS)







3. DRAWING NOT TO SCALE

\*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE

\*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE

### PACKAGE DESCRIPTION



**DD Package** 

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE







### PACKAGE DESCRIPTION



S8 Package

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)



# TYPICAL APPLICATION





# $\label{eq:linear} \begin{array}{l} \text{LTC6241 Output Noise Spectrum. 1} M\Omega \ \text{Resistor Noise} \\ \text{Dominates; Ideal Performance} \end{array}$



#### Competition Output Noise Spectrum. Op Amp Noise Dominates; Performance Compromised



### **RELATED PARTS**

| PART NUMBER     | DESCRIPTION                                             | COMMENTS                                                            |  |
|-----------------|---------------------------------------------------------|---------------------------------------------------------------------|--|
| LTC1151         | ±15V Zero-Drift Op Amp Dual High Voltage Operation ±18V |                                                                     |  |
| LT1792          | Low Noise Precision JFET Op Amp                         | 6nV/√Hz Noise, ±15V Operation                                       |  |
| LTC2050         | Zero-Drift Op Amp                                       | 2.7 Volt Operation, SOT-23                                          |  |
| LTC2051/LTC2052 | Dual/Quad Zero-Drift Op Amp                             | Dual/Quad Version of LTC2050 in MS8/GN16 Packages                   |  |
| LTC2054/LTC2055 | Single/Dual Zero-Drift Op Amp                           | Micropower Version of the LTC2050/LTC2051 in SOT-23 and DD Packages |  |



