Y Dual, Multiphase Step-Down Voltage Mode DC/DC Controller with Current Sharing ### **FEATURES** - Constant Frequency Voltage Mode Control with Accurate Current Sharing - ±0.75% 0.6V Voltage Reference - Differential Remote Output Voltage Sense Amplifier - Multiphase Capability—Up to 12-Phase Operation - Programmable Current Limit - Safely Powers a Pre-Biased Load - Programmable or PLL-Synchronizable Switching Frequency Up to 1.25MHz - Lossless Current Sensing Using Inductor DCR or Precision Current Sensing with Sense Resistor - Fast and Accurate True Operational Error Amplifiers - V<sub>CC</sub> Range: 3V to 5.5V - V<sub>IN</sub> Range: 3V to 24V - Power Good Output Voltage Monitor - Output Voltage Tracking Capability - Programmable Soft-Start - Available in a 32- Pin 5mm × 5mm QFN Package # **APPLICATIONS** - High Current Distributed Power Systems - Digital Signal Processor and ASIC Supplies - Telecom Systems - Industrial Power Supplies ### DESCRIPTION The LTC®3860 is a dual, PolyPhase® synchronous stepdown switching regulator controller for high current distributed power systems, digital signal processors, and other telecom and industrial DC/DC power supplies. It uses a constant frequency voltage mode architecture combined with very low offset, high bandwidth error amplifiers and a remote output sense differential amplifier for excellent transient response and output regulation. The controller incorporates lossless inductor DCR current sensing to maintain current balance between phases and to provide overcurrent protection. The chip operates from a $V_{CC}$ supply between 3V and 5.5V and is designed for stepdown conversion from $V_{IN}$ between 3V and 24V to output voltages between 0.6V and $V_{CC}$ – 0.5V. The TRACK/SS pins provide programmable soft-start or tracking functions. Inductor current reversal is disabled during soft-start to safely power prebiased loads. The constant operating frequency can be synchronized to an external clock or linearly programmed from 250kHz to 1.25MHz. Up to six LTC3860 controllers can operate in parallel for 1-, 2-, 3-, 4-, 6- or 12-phase operation. The LTC3860 is available in a 32-pin 5mm $\times$ 5mm QFN package. .CT, LTC, LTM, PolyPhase, μModule, Linear Technology and the Linear logo are registered trademarks and No R<sub>SENSE</sub> is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 6144104 5.055767 144104 5.055767 145104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146104 146 # TYPICAL APPLICATION # **ABSOLUTE MAXIMUM RATINGS** #### (Note 1) | (11010-1) | |-------------------------------------------------| | V <sub>CC</sub> Voltage0.3V to 6V | | VINSNS Voltage0.3V to 30V | | VSNSN Voltage0.3V to 2\ | | RUN Voltage0.3V to 6\ | | ISNS1P, ISNS1N, | | ISNS2P, ISNS2N0.3V to (V <sub>CC</sub> + 0.1V | | All Other Voltages $-0.3V$ to $(V_{CC} + 0.3V)$ | | Operating Junction Temperature Range (Note 3) | | LTC3860E40°C to 85°C | | LTC3860I40°C to 125°C | | Storage Temperature Range65°C to 125°C | # PIN CONFIGURATION # ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | AND REEL PART MARKING* PACKAGE DESCRIPTION | | TEMPERATURE RANGE | |------------------|------------------|--------------------------------------------|---------------------------------|-------------------| | LTC3860EUH#PBF | LTC3860EUH#TRPBF | 3860 | 32-Lead (5mm × 5mm) Plastic QFN | -40°C to 85°C | | LTC3860IUH#PBF | LTC3860IUH#TRPBF | 3860 | 32-Lead (5mm × 5mm) Plastic QFN | -40°C to 125°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_J = 25^{\circ}C$ . $V_{CC} = 5V$ , $V_{RUN1,2} = 5V$ , $V_{FREQ} = V_{CLKIN} = 0V$ , $V_{FB} = 0.6V$ , $f_{OSC} = 0.6MHz$ unless otherwise specified. | amoto canorarios opositica. | | | | | | | | |-----------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---|------|-------------|------|----------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | | $\overline{V_{CC}}$ | Input Voltage Range | | • | 3.0 | | 5.5 | V | | $V_{IN}$ | V <sub>IN</sub> Range | V <sub>CC</sub> = 5V | • | 3 | | 24 | V | | IQ | Input Voltage Supply Current<br>Normal Operation<br>Shutdown Mode<br>UVLO | V <sub>RUN1,2</sub> = 5V<br>V <sub>RUN1,2</sub> = 0V<br>V <sub>CC</sub> < V <sub>UVL0</sub> | | | 14<br>3.5 | 50 | mA<br>μA<br>mA | | V <sub>RUN</sub> | RUN Input Threshold | V <sub>RUN</sub> Rising<br>V <sub>RUN</sub> Hysteresis | | 1.95 | 2.25<br>250 | 2.45 | V<br>mV | | I <sub>RUN</sub> | RUN Input Pull-Up Current | V <sub>RUN1,2</sub> = TBDV | | | 1.5 | | μs | | V <sub>UVL0</sub> | Undervoltage Lockout Threshold | V <sub>CC</sub> Rising<br>V <sub>CC</sub> Hysteresis | • | | 100 | 3.0 | V<br>mV | | I <sub>SS</sub> | Soft-Start Pin Output Current | V <sub>SS</sub> = 0V | | | 2.5 | | μА | 3860f # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>J</sub> = 25°C. V<sub>CC</sub> = 5V, V<sub>RUN1,2</sub> = 5V, V<sub>FREQ</sub> = V<sub>CLKIN</sub> = 0V, V<sub>FB</sub> = 0.6V, f<sub>OSC</sub> = 0.6MHz unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---|--------------|--------------------------|-----------------------|--------------------------| | t <sub>SS(INTERNAL)</sub> | Internal Soft-Start Time | | | | 2 | | ms | | V <sub>FB</sub> | Regulated Feedback Voltage | 0°C to 85°C T <sub>J</sub><br>-40°C to 125°C T <sub>J</sub> | • | 595.5<br>594 | 600<br>600 | 604.5<br>606 | mV<br>mV | | $\Delta V_{FB}/\Delta V_{CC}$ | Regulated Feedback Voltage Line<br>Dependence | 3.0V < V <sub>CC</sub> < 5.5V | | | 0.05 | 0.2 | %/V | | I <sub>LIMIT</sub> | I <sub>LIM</sub> Pin Output Current | V <sub>ILIM</sub> = 0.8V | | 18 | 20 | 22 | μA | | Power Good | | | ' | | | ' | | | V <sub>FB(OV)</sub> | PGOOD/V <sub>FB</sub> Overvoltage Threshold | V <sub>FB</sub> Falling<br>V <sub>FB</sub> Rising | | 650 | 645<br>660 | 670 | mV<br>mV | | V <sub>FB(UV)</sub> | PGOOD/V <sub>FB</sub> Undervoltage Threshold | V <sub>FB</sub> Falling<br>V <sub>FB</sub> Rising | | 530 | 540<br>555 | 550 | mV<br>mV | | V <sub>PGOOD(ON)</sub> | PGOOD Pull-Down Resistance | | | | 15 | 60 | Ω | | Error Amplifie | r | · | | | | | | | I <sub>FB</sub> | FB Pin Input Current | V <sub>FB</sub> = 600mV | | -100 | | 100 | nA | | I <sub>OUT</sub> | COMP Pin Output Current | Sourcing<br>Sinking | | | 1<br>5 | | mA<br>mA | | A <sub>V(OL)</sub> | Open-Loop Voltage Gain | | | | 75 | | dB | | SR | Slew Rate | | | | 45 | | V/µs | | $f_{0dB}$ | COMP Unity-Gain Bandwidth | | | | 20 | | MHz | | Differential An | nplifier | | · | | | | | | A <sub>V</sub> | Diffierential Amplifier Voltage Gain | V <sub>VSNSN</sub> = 0V | • | 1.005 | 1 | 0.995 | V/V | | $V_{OS}$ | Input Referred Offset | V <sub>VSNSN</sub> = 0V | | -2 | | 2 | mV | | SR | Slew Rate | | | | 45 | | V/µs | | $f_{0dB}$ | Bandwidth | | | | 20 | | MHz | | V <sub>OUT(MAX)</sub> | Maximum Output Voltage | | | | 4 | | V | | <b>Current Sense</b> | Amplifier | | | | | | | | V <sub>ISENSE(MAX)</sub> | Maximum Differential Current Sense<br>Voltage (V <sub>ISNSP</sub> -V <sub>ISNSN</sub> ) | | | | 50 | | mV | | A <sub>V(ISENSE)</sub> | Voltage Gain | | | | 18.5 | | V/V | | V <sub>CM(ISENSE)</sub> | Input Common Mode Range | | | -0.3 | | V <sub>CC</sub> + 0.1 | V | | I <sub>ISENSE</sub> | SENSE Pin Input Current | V <sub>CM</sub> = 1.5V | | | 100 | | nA | | $V_{MM}$ | Current Sense Mismatch | Channel 1 to Channel 2 | • | -2.75 | | 2.75 | mV | | Oscillator and | Phase-Locked Loop | | · | | | | | | f <sub>OSC</sub> | Oscillator Frequency | V <sub>CLKIN</sub> = 0V<br>V <sub>FREQ</sub> = 0V<br>V <sub>FREQ</sub> = 5V | • | 360<br>540 | 400<br>600 | 440<br>660 | kHz<br>kHz | | | | $V_{\text{CLKIN}} = 5V$ $R_{\text{FREQ}} < 24.9k$ $R_{\text{FREQ}} = 30.1k$ $R_{\text{FREQ}} = 54.9k$ $R_{\text{FREQ}} = 75.0k$ | | | 200<br>300<br>800<br>1.2 | | kHz<br>kHz<br>kHz<br>MHz | | | | Maximum Frequency<br>Minimum Frequency | | 1.25 | | 0.25 | MHz<br>MHz | | I <sub>FREQ</sub> | FREQ Pin Output Current | $V_{FREQ} = 0.8V$ | | 19 | 20 | 21 | μΑ | | t <sub>CLKIN(HI)</sub> | CLKIN Pulse Width High | V <sub>CLKIN</sub> = 0V to 5V | | 100 | | | ns | **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_J = 25^{\circ}\text{C}$ . $V_{CC} = 5\text{V}$ , $V_{RUN1,2} = 5\text{V}$ , $V_{FREQ} = V_{CLKIN} = 0\text{V}$ , $V_{FB} = 0.6\text{V}$ , $f_{OSC} = 0.6\text{MHz}$ unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN TYP | MAX | UNITS | |-------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------|---|-----------------------|-----|-------------------| | t <sub>CLKIN(LO)</sub> | CLKIN Pulse Width Low | V <sub>CLKIN</sub> = 0V to 5V | | 100 | | ns | | R <sub>CLKIN</sub> | CLKIN Pull-Up Resistance | | | 13 | | kΩ | | V <sub>CLKIN</sub> | CLKIN Input Threshold | V <sub>CLKIN</sub> Falling<br>V <sub>CLKIN</sub> Rising | | 1.2<br>2 | | V | | V <sub>FREQ</sub> | FREQ Input Threshold | V <sub>CLKIN</sub> = 0V<br>V <sub>FREQ</sub> Falling<br>V <sub>FREQ</sub> Rising | | 1.5<br>2.5 | | V | | V <sub>OL(CLKOUT)</sub> | CLKOUT Low Output Voltage | I <sub>LOAD</sub> = -500μA | | 0.2 | | V | | V <sub>OH(CLKOUT)</sub> | CLKOUT High Output Voltage | I <sub>LOAD</sub> = 500μA | | V <sub>CC</sub> - 0.2 | | V | | $\theta_2$ - $\theta_1$ | Channel 1-to-Channel 2 Phase Relationship | V <sub>PHSMD</sub> = 0V<br>V <sub>PHSMD</sub> = Float<br>V <sub>PHSMD</sub> = V <sub>CC</sub> | | 180<br>180<br>120 | | Deg<br>Deg<br>Deg | | θ <sub>CLKOUT</sub> -θ <sub>1</sub> | CLKOUT-to-Channel 1 Phase Relationship | V <sub>PHSMD</sub> = 0V<br>V <sub>PHSMD</sub> = Float<br>V <sub>PHSMD</sub> = V <sub>CC</sub> | | 60<br>90<br>240 | | Deg<br>Deg<br>Deg | | PWM/PWMEN | Outputs | | | | | | | PWM | PWM Output High Voltage | I <sub>LOAD</sub> = 500μA | • | 4.5 | | V | | | PWM Output Low Voltage | I <sub>LOAD</sub> = -500μA | • | | 0.5 | V | | | PWM Output Current in Hi-Z State | | | | ±5 | μА | | | PWM Maximum Duty Cycle | | | 91.5 | | % | | PWMEN | PWMEN Output High Voltage | I <sub>LOAD</sub> = 1mA | • | 4.5 | | V | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** $T_J$ is calculated from the ambient temperature $T_A$ and power dissipation $P_D$ according to the following formula: $$T_J = T_A + (P_D \bullet \theta_{JA})$$ **Note 3:** The LTC3860E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the –40°C to 85°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3860I is guaranteed over the full –40°C to 125°C operating junction temperature range. The maximum ambient temperature is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistors and other environmental factors. # TYPICAL PERFORMANCE CHARACTERISTICS 3860f # TYPICAL PERFORMANCE CHARACTERISTICS # Efficiency and Power Loss vs Load Current # Efficiency and Power Loss vs Supply Voltage #### **Short-Circuit Protection** #### Regulated V<sub>FB</sub> vs Supply Voltage #### Oscillator Frequency vs R<sub>FREQ</sub> Oscillator Frequency # TYPICAL PERFORMANCE CHARACTERISTICS ### PIN FUNCTIONS $V_{CC}$ (Pin 1): Chip Supply Voltage. Bypass this pin to GND with a capacitor (0.1 $\mu$ F to 1 $\mu$ F ceramic) in close proximity to the chip. **FB1** (**Pin 2**), **FB2** (**Pin 8**): Error Amplifier Inverting Inputs. FB1 or FB2 can be connected to VSNSOUT via a resistor divider for remote $V_{OUT}$ sensing. The bottom of the divider should be connected to the SGND pin of the IC. The other FB, when used, is typically connected to the other $V_{OUT}$ via a resistor divider, also terminated at the IC SGND pin. **COMP1 (Pin 3), COMP2 (Pin 7):** Error Amplifier Outputs. PWM duty cycle increases with this control voltage. The error amplifiers in the LTC3860 are true operational amplifiers with low output impedance. As a result, the outputs of two active error amplifiers cannot be directly connected together! For multiphase operation, connecting the FB pin on an error amplifier to $V_{CC}$ will three-state the output of that amplifier. Multiphase operation can then be achieved by connecting all of the COMP pins together and using one channel as the master and all others as slaves. VSNSOUT (Pin 4): Differential Amplifier Output. **VSNSN (Pin 5):** Remote Sense Differential Amplifier Inverting Input. Connect this pin to sense ground at the output load. **VSNSP (Pin 6):** Remote Sense Differential Amplifier Noninverting Input. Connect this pin to $V_{OUT}$ at the output load. **FREQ (Pin 10):** Frequency Set/Select Pin. If CLKIN is high, the resistor between this pin and SGND sets the switching frequency. If CLKIN is low, the logic state of this pin sets frequency. This pin sources 20µA. **CLKIN (Pin 11):** External Clock Synchronization Input Pin. If an external clock is present at this pin, the switching frequency will be synchronized to the external clock. Otherwise, if high, a resistor from FREQ to SGND sets frequency; if low, FREQ state sets frequency. **CLKOUT (Pin 12):** Clock Output Pin. Used to synchronize other LTC3860s. **PHSMD (Pin 13):** Phase Mode Pin. Selects Ch1-Ch2 and Ch1-CLKOUT phase relationship. **ISNS1N (Pin 21), ISNS2N (Pin 20):** Current Sense Amplifier (–) Input. The (–) input to the current amplifier is normally connected to the respective $V_{OLIT}$ . **ISNS1P (Pin 22), ISNS2P (Pin 19):** Current Sense Amplifier (+) Input. The (+) input to the current sense amplifier is normally connected to the midpoint of the inductor's parallel RC sense circuit or to the node between the inductor and sense resistor if using a discrete sense resistor. $I_{LIM1}$ (Pin 23), $I_{LIM2}$ (Pin 18): Current Comparator Sense Voltage Limit Selection Pin. Connect a resistor from this pin to SGND. This pin sources $20\mu A$ . The resultant voltage sets the threshold for overcurrent protection. **RUN1 (Pin 24), RUN2 (Pin 17):** Run Control Inputs. A voltage above 2.25V on either pin turns on the IC. However, forcing either of these pins below 2V causes the IC to shut down that particular channel. There are $1.5\mu$ A pull-up currents for these pins. **PWM1 (Pin 25), PWM2 (Pin 16):** (Top) Gate Signal Output. This signal goes to the PWM or top gate input of the external gate driver or integrated driver MOSFET. This is a three-state compatible output. ### PIN FUNCTIONS **PWMEN1/PWMEN2 (Pin 26/Pin 15):** Enable Pin for Non-Three-State compatible drivers. This pin has an internal open-drain pull-up to $V_{CC}$ . An external resistor to SGND is required. This pin is low when the corresponding PWM pin is high impedance. **PGOOD1** (Pin 27), PGOOD2 (Pin 14): Power Good Pins. Open-drain outputs that pull to ground when output voltage is not in regulation. **I<sub>AVG</sub>** (**Pin 28**): Average Current Output Pin. A capacitor tied to ground from this pin stores a voltage proportional to the average per-phase current when multiple outputs are tied together. Each phase contributes information to this average through internal resistors when in current sharing mode. **SGND** (Pins 29, 30, Exposed Pad Pin 33): Ground. Pins 29, 30 and 33 are electrically connected internally. It is recommended that the exposed pad be soldered to the PCB. **VINSNS (Pin 31):** $V_{IN}$ Sense Pin. Connects to the $V_{IN}$ power supply to provide line feedforward compensation. A change in $V_{IN}$ immediately modulates the input to the PWM comparator and changes the pulse width in an inversely proportional manner, thus bypassing the feedback loop and providing excellent transient line regulation. An external lowpass filter can be added to this pin to prevent noisy signals from affecting the loop gain. **TRACK/SS1 (Pin 32), TRACK/SS2 (Pin 9):** Soft-Start. The voltage ramp rate at these pins sets the voltage ramp rate of the outputs. Self soft-start is accomplished by placing a capacitor to ground. # **FUNCTIONAL DIAGRAM** #### **Main Control Architecture** The LTC3860 is a dual-channel/dual-phase, constant frequency, voltage mode controller for DC/DC step-down applications. It is designed to be used in a synchronous switching architecture with external integrated-driver MOSFETs or external drivers and N-channel MOSFETs using single wire three-state PWM interfaces. The controller allows the use of sense resistors or lossless inductor DCR current sensing to maintain current balance between phases and to provide overcurrent protection. The operating frequency is selectable from 250kHz to 1.25MHz. To mulit-ply the effective switching frequency, multiphase operation can be extended to 3, 4, 6, or 12 phases by paralleling up to 6 controllers. In single or 3-phase operation, the 2nd or 4th channel can be used as an independent output. The output of the differential amplifier is connected to the error amplifier inverting input (FB) through a resistor divider. The remote sense differential amplifier output ( $V_{SNSOUT}$ ) provides a signal equal to the differential voltage ( $V_{SNSP} - V_{SNSN}$ ) sensed across the output capacitor, but re-referenced to the local ground (SGND). This permits accurate voltage sensing at the load, without regard to the potential difference between its ground and local ground. In the main voltage mode control loop, the error amplifier output (COMP) directly controls the converter duty cycle in order to drive the FB pin to 0.6V in steady state. Dynamic changes in output load current can perturb the output voltage. When the output is below regulation, COMP rises, increasing the duty cycle. If the output rises above regulation, COMP will decrease, decreasing the duty cycle. As the output approaches regulation, COMP will settle to the steady-state value representing the stepdown conversion ratio. In normal operation, the PWM latch is set high at the beginning of the clock cycle (assuming COMP > 0.5V). When the (line feedforward compensated) PWM ramp exceeds the COMP voltage, the comparator trips and resets the PWM latch. If COMP is less than 0.5V at the beginning of the clock cycle, as in the case of an overvoltage at the outputs, the PWM pin remains low throughout the entire cycle. When the PWM pin goes high it has a minimum on-time of approximately 20ns and a minimum off-time of approximately 1/12th the switching period. #### **Current Sharing** In multiphase operation, the LTC3860 also incorporates an auxiliary current sharing loop. Inductor current is sampled each cycle. Each phase's current sense amplifier output is averaged at the $I_{AVG}$ pin. A small capacitor connected from $I_{AVG}$ to GND (typically 100pF) stores a voltage corresponding to the instantaneous average current of all phases. Each phase integrates the difference between its current and the average. Within each phase the integrator output is proportionally summed with the system error amplifier voltage (COMP), adjusting that phase's duty cycle to equalize the currents. When multiple ICs are daisy-chained the lavg pins must be connected together. When the phases are operated independently, the $I_{AVG}$ pin should be tied to ground. Figure 1 shows a transient load step with 50% inductor mismatch in a 2-phase system. Figure 1 #### **Overcurrent Protection** The current sense amplifier outputs also connect to overcurrent (OC) comparators that provide fault protection in the case of an output short. When an OC fault is detected, the controller three-states the PWM output, resets the soft-start capacitor, and waits for 32768 clock cycles before attempting to start up again. The LTC3860 also provides negative OC (NOC) protection by preventing turn-on of the bottom MOSFET during a negative OC fault condition. The negative OC threshold is equal to -3/4 the positive OC threshold. See Applications Information for quidelines on setting these thresholds. #### **Excellent Transient Response** The LTC3860 error amplifiers are true operational amplifiers, meaning that they have high bandwidth, high DC gain, low offset and low output impedance. Their bandwidth, when combined with high switching frequencies and low-value inductors, allows the compensation network to be optimized for very high control loop crossover frequencies and excellent transient response. The 600mV internal reference allows regulated output voltages as low as 600mV without external level-shifting amplifiers. ### **Line Feedforward Compensation** The LTC3860 achieves outstanding line transient response using a feedforward correction scheme which instantaneously adjusts the duty cycle to compensate for changes in input voltage, significantly reducing output overshoot and undershoot. It has the added advantage of making the DC loop gain independent of input voltage. Figure 2 shows how large transient steps at the input have little effect on the output voltage. Figure 2 #### **Remote Sense Differential Amplifier** The LTC3860 includes a low offset, unity gain, high bandwidth differential amplifier for remote output sensing. Output voltage accuracy is significantly improved by removing board interconnection losses from the total error budget. The LTC3860 differential amplifier has a typical output slew rate of 45V/ $\mu$ s, bandwidth of 20MHz, input referred offset < 2mV and a typical maximum output voltage of V<sub>CC</sub> - 1V. The amplifier is configured for unity gain, meaning that the differential voltage between V<sub>SNSP</sub> and V<sub>SNSN</sub> is translated to V<sub>SNSOLIT</sub>, relative to SGND. #### **Shutdown Control Using the RUN Pins** The two channels of the LTC3860 can be independently enabled using the RUN1 and RUN2 pins. When both pins are driven low all internal circuitry, including the internal reference and oscillator, are completely shut down. A 1.5 $\mu$ A pull-up current is provided for each RUN pin internally. The RUN pins remain low impedance up to V $_{CC}$ . From V $_{CC}$ to 6V, they may sink some current. #### **Undervoltage Lockout** To prevent operation of the power supply below safe input voltage levels, both channels are disabled when $V_{CC}$ is below the undervoltage lockout (UVLO) threshold (2.9V falling, 3V rising). If a RUN pin is driven high, the LTC3860 will start up the reference to detect when $V_{CC}$ rises above the UVLO threshold, and enable the appropriate channel. #### **Overvoltage Protection** If the output voltage rises to more than 10% above the set regulation value, which is reflected as a $V_{FB}$ voltage of 0.66V or above, the LTC3860 will force the PWM output low to turn on the bottom MOSFET and discharge the output. Normal operation resumes once the output is back within the regulation window. However, if the reverse current flowing from $V_{OUT}$ back through the bottom power MOSFET to PGND is greater than 3/4 the positive OC threshold, the NOC comparator trips and shuts off the bottom power MOSFET to protect it from being destroyed. This scenario can happen when the LTC3860 tries to start into a precharged load, higher than the OV threshold. As a result, the bottom switch turns on until the amount of reverse current trips the NOC comparator threshold. #### **Internal Soft-Start** By default, the start-up of each channel's output voltage is normally controlled by an internal soft-start ramp. The internal soft-start ramp represents a noninverting input to the error amplifier. The FB pin is regulated to the lower of the error amplifier's three noninverting inputs (the internal soft-start ramp for that channel, the TRACK/SS pin or the internal 600mV reference). As the ramp voltage rises from 0V to 0.6V over approximately 2ms, the output voltage rises smoothly from its pre-biased value to its final set value. Certain applications can result in the start-up of the converter into a non-zero load voltage, where residual charge is stored on the output capacitor at the onset of converter switching. In order to prevent the output from discharging under these conditions, the bottom MOSFET is disabled until soft-start is complete. However, the bottom MOSFET will be turned on for 20ns every 8 cycles to allow the driver IC to recharge its topside gate drive capacitor. #### Soft-Start and Tracking Using TRACK/SS Pin The user can connect an external capacitor greater than 10nF to the TRACK/SS pin for the relevant channel to increase the soft-start ramp time beyond the internally set default. The TRACK/SS pin represents a noninverting input to the error amplifier and behaves identically to the internal ramp described in the previous section. An internal 2.5 $\mu$ A current source charges the capacitor, creating a voltage ramp on the TRACK/SS pin. As the TRACK/SS pin voltage rises from 0V to 0.6V, the output voltage rises smoothly from 0V to its final value in: $$\frac{C_{SS} \cdot 0.6V}{2.5 \mu A}$$ seconds. Alternatively, the TRACK/SS pin can be used to force the start-up of $V_{OUT}$ to track the voltage of another supply. Typically this requires connecting the TRACK/SS pin to an external divider from the other supply to ground (see Applications Information). It is only possible to track another supply that is slower than the internal soft-start ramp. The TRACK/SS pin also has an internal open-drain NMOS pull-down transistor that turns on to reset the TRACK/SS voltage when the channel is shut down (RUN = 0V or $V_{CC}$ < UVLO threshold) or during an OC fault condition. In multiphase operation, one master error amplifier is used to control all of the PWM comparators. The FB pins for the unused error amplifiers are connected to $V_{CC}$ in order to three-state these amplifier outputs, and the COMP pins are connected together. The TRACK/SS pins should also be connected together so that the slave phases can detect when soft-start is complete and enable the bottom MOSFET. #### Frequency Selection and the Phase-Locked Loop (PLL) The selection of the switching frequency is a tradeoff between efficiency, transient response and component size. High frequency operation reduces the size of the inductor and output capacitor as well as increasing the maximum practical control loop bandwidth. However, efficiency is generally lower due to increased transition and switching losses. The LTC3860's switching frequency can be set in three ways: using an external resistor to linearly program the frequency, synchronizing to an external clock, or simply selecting one of two fixed frequencies (400kHz and 600kHz). Table 1 highlights these modes. **Table 1. Frequency Selection** | CLKIN PIN | FREQ PIN | FREQUENCY | |-----------|--------------------------|-------------------| | Clocked | R <sub>FREQ</sub> to GND | 250kHz to 1.25MHz | | High | R <sub>FREQ</sub> to GND | 250kHz to 1.25MHz | | Low | Low | 400kHz | | Low | High | 600kHz | No external PLL filter is required to synchronize the LTC3860 to an external clock. Applying an external clock signal to the CLKIN pin will automatically enable the PLL with internal filter. Constant frequency operation brings with it a number of benefits: inductor and capacitor values can be chosen for a precise operating frequency and the feedback loop can be similarly tightly specified. Noise generated by the circuit will always be at known frequencies. Subharmonic oscillation and slope compensation, common headaches with constant frequency current mode switchers, are absent in voltage mode designs like the LTC3860. # Using the CLKOUT and PHSMD Pins in Multiphase Applications The LTC3860 features CLKOUT and PHSMD pins that allow multiple LTC3860 ICs to be daisy-chained together in multiphase applications. The clock output signal on the CLKOUT pin can be used to synchronize additional ICs in a 3-, 4-, 6- or 12-phase power supply solution feeding a single high current output, or even several outputs from the same input supply. The PHSMD pin is used to adjust the phase relationship between channel 1 and channel 2, as well as the phase relationship between channel 1 and CLKOUT, as summarized in Table 2. The phases are calculated relative to zero degrees, defined as the rising edge of PWM1. Refer to Applications Information for more details on how to create multiphase applications. Table 2. Phase Selection | PHSMD PIN | CH-1 to CH-2 PHASE | CH-1 to CLKOUT PHASE | | | |-----------|--------------------|----------------------|--|--| | Float | 180° | 90° | | | | Low | 180° | 60° | | | | High | 120° | 240° | | | # Using the LTC3860 Error Amplifiers in Multiphase Applications Due to the low output impedance of the error amplifiers, multiphase applications using the LTC3860 use one error amplifier as the master with all of the slaves' error amplifiers disabled. The channel 1 error amplifier (phase = 0°) may be used as the master with phases 2 through n (up to 12) serving as slaves. To disable the slave error amplifiers connect the FB pins of the slaves to $V_{CC}$ . This three-states the output stages of the amplifiers. All COMP pins should then be connected together to create PWM outputs for all phases. As noted in the section on soft-start, all TRACK/SS pins should also be shorted together. Refer to the Multiphase Operation section in Applications Information for schematics of various multiphase configurations. #### Theory and Benefits of Multiphase Operation Multiphase operation provides several benefits over traditional single phase power supplies: - Greater output current capability - Improved transient response - Reduction in component size - Increased real world operating efficiency Because multiphase operation parallels power stages, the amount of output current available is n times what it would be with a single comparable output stage, where n is equal to the number of phases. Interleaving of multiple power stages increases the effective switching frequency that the control loop sees, correspondingly increasing the practical control loop bandwidth to approximately n/3-times the actual switching frequency. This improves transient response, as well as reducing component size and increasing real world operating efficiency. #### Power Good Indicator Pins (PGOOD1, PGOOD2) Each PGOOD pin is connected to the open drain of an internal pull-down device which pulls the PGOOD pin low when the corresponding FB pin voltage is outside the PGOOD regulation window ( $\pm 7.5\%$ entering regulation, $\pm 10\%$ leaving regulation). The PGOOD pins are also pulled low when the corresponding RUN pin is low, or during UVLO. In multiphase applications, one FB pin and error amplifier are used to control all of the phases. PGOOD outputs for the slave phases may be left unconnected as they will not report fault conditions. #### **PWM and PWMEN Pins** The PWM pins are three-state compatible outputs, designed to drive MOSFET drivers, DRMOSs, etc which do not represent a heavy capacitive load. An external resistor divider may be used to set the voltage to mid-rail while in the high impedance state. The PWMEN outputs have an open-drain pull-up to $V_{CC}$ and require an appropriate external pull-down resistor. This pin is intended to drive the enable pins of the MOSFET drivers that do not have three-state compatible PWM inputs. PWMEN is low only when PWM is high impedance, and high at any other PWM state. #### **Setting the Output Voltage** The LTC3860 regulates the FB pins to 0.6V. FB is connected to $V_{OUT}$ or $V_{SNSOUT}$ (for remote output sensing) via an external resistive divider as shown in Figure 3. The divider sets the output voltage according to the following equation: $$V_{OUT} = 0.6V \bullet \left(1 + \frac{R_B}{R_A}\right)$$ Care should be taken to place the output divider resistors and the compensation components as close as possible to the FB pin to minimize switching noise coupling into the control signal path. Figure 3. Output Divider and Compensation Component Placement # Sensing the Output Voltage with a Differential Amplifier When using the remote sense differential amplifier, care should be taken to route the $V_{SNSP}$ and $V_{SNSN}$ PCB traces parallel to each other all the way to the terminals of the output capacitor or remote sensing points on the board. In addition, avoid routing these sensitive traces near any high speed switching nodes in the circuit. Ideally, they should be shielded by a low impedance ground plane to maintain signal integrity. When using a single LTC3860 to regulate two output voltages, the negative terminal of $V_{OUT2}$ should be kelvin-connected to SGND and the differential amplifier should be used to remotely sense $V_{OUT1}$ . This will maximize output voltage accuracy for both channels. #### **Programming the Operating Frequency** The LTC3860 can be hard wired to one of two fixed frequencies, linearly programmed to any frequency between 250kHz and 1.25MHz or synchronized to an external clock. Table 1 in the Operation section shows how to connect the CLKIN and FREQ pins to choose the mode of frequency programming. In linear programming mode the frequency of operation is given by the following equation: Frequency $$\simeq$$ (RFREQ $-15k\Omega$ ) • $20Hz/\Omega$ Figure 4 shows operating frequency vs R<sub>FREQ</sub>. Figure 4. Operating Frequency vs R<sub>FREQ</sub> #### Frequency Synchronization The LTC3860 incorporates an internal phase-locked loop (PLL) which enables synchronization of the internal oscillator (rising edge of PWM1) to an external clock from 250kHz to 1.25MHz. Since the entire PLL is internal to the LTC3860, simply applying a CMOS level clock signal to the CLKIN pin will enable frequency synchronization. A resistor from FREQ to GND is still required to set the free running frequency close to the sync input frequency. #### **Choosing the Inductor and Setting the Current Limit** The inductor value is related to the switching frequency, which is chosen based on the tradeoffs discussed in the 00004 Operation section. The inductor can be sized using the following equation: $$L = \left(\frac{V_{OUT}}{f \bullet \Delta I_L}\right) \bullet \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ Choosing a larger value of $\Delta I_L$ leads to smaller L, but results in greater core loss (and higher output voltage ripple for a given output capacitance and/or ESR). A reasonable starting point for setting the ripple current is 30% of the maximum output current, or: $$\Delta I_{I} = 0.3 \bullet I_{OUT}$$ The inductor saturation current rating needs to be higher than the peak inductor current during transient conditions. If $I_{OUT}$ is the maximum rated load current, then the maximum transient current, $I_{MAX}$ , would normally be chosen to be some factor (e.g., 60%) greater than $I_{OUT}$ . $$I_{MAX} = 1.6 \bullet I_{OUT}$$ The minimum saturation current rating should be set to allow margin due to manufacturing and temperature variation in the sense resistor or inductor DCR. A reasonable value would be: $$I_{SAT} = 2.2 \bullet I_{OUT}$$ The programmed current limit must be low enough to ensure that the inductor never saturates and high enough to allow increased current during transient conditions and allow margin for DCR variation. For example, if: $$I_{SAT} = 2.2 \bullet I_{OUT}$$ and $$I_{MAX} = 1.6 \bullet I_{OUT}$$ A reasonable I<sub>LIMIT</sub> would be: $$I_{LIMIT} = 2 \bullet I_{OUT}$$ If the sensed inductor current exceeds current limit, the IC will three-state the PWM outputs, reset the soft-start timer and wait 32768 switching cycles before attempting to return the output to regulation. The current limit is programmed using a resistor from the $I_{LIM}$ pin to SGND. The $I_{LIM}$ pin sources 20 $\mu$ A to generate a voltage corresponding to the current limit. The current sense circuit has a voltage gain of 20 and a zero current level of 500mV. Therefore, the current limit resistor should be set using the following equation: $$R_{ILIM} = \frac{18.5 \bullet I_{LIMIT(SET)} \bullet R_{SENSE} + 0.55V}{20 \mu A}$$ In multiphase applications only one current limit resistor should be used per LTC3860. The $I_{LIM2}$ pin should be tied to $V_{CC}$ . Internal logic will then cause channel 2 to use the same current limit levels as channel 1. If an LTC3860 has a slave and an independent, then both $I_{LIM}$ pins must be independently set to the right voltage. #### **Inductor Core Selection** Once the value of L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core losses found in low cost powdered iron cores, forcing the use of more expensive ferrite or molypermalloy cores. Also, core losses decrease as inductance increases. Unfortunately, increased inductance requires more turns of wire, larger inductance and larger copper losses. Ferrite designs have very low core loss and are preferred at high switching frequencies. However, these core materials exhibit "hard" saturation, causing an abrupt reduction in the inductance when the peak current capability is exceeded. #### Do not allow the core to saturate! #### **CIN** Selection The input bypass capacitor in an LTC3860 circuit is common to both channels. The input bypass capacitor needs to meet these conditions: its ESR must be low enough to keep the supply drop low as the top MOSFETs turn on, its RMS current capability must be adequate to withstand the ripple current at the input, and the capacitance must be large enough to maintain the input voltage until the input supply can make up the difference. Generally, a capacitor (particularly a non-ceramic type) that meets the first two parameters will have far more capacitance than is required to keep capacitance-based droop under control. The input capacitor's voltage rating should be at least 1.4 times the maximum input voltage. Power loss due to ESR 3860f occurs not only as I<sup>2</sup>R dissipation in the capacitor itself, but also in overall battery efficiency. For mobile applications, the input capacitors should store adequate charge to keep the peak battery current within the manufacturer's specifications. The input capacitor RMS current requirement is simplified by the multiphase architecture and its impact on the worst-case RMS current drawn through the input network (battery/fuse/capacitor). It can be shown that the worst-case RMS current occurs when only one controller is operating. The controller with the highest $(V_{OUT})(I_{OUT})$ product needs to be used to determine the maximum RMS current requirement. Increasing the output current drawn from the other out-of-phase controller will actually decrease the input RMS ripple current from this maximum value. The out-of-phase technique typically reduces the input capacitor's RMS ripple current by a factor of 30% to 70% when compared to a single phase power supply solution. In continuous mode, the source current of the top N-channel MOSFET is approximately a square wave of duty cycle $V_{OUT}/V_{IN}$ . The maximum RMS capacitor current is given by: $$I_{RMS} \approx I_{OUT(MAX)} \frac{\sqrt{V_{OUT} \left(V_{IN} - V_{OUT}\right)}}{V_{IN}}$$ This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. The total RMS current is lower when both controllers are operating due to the interleaving of current pulses through the input capacitors. This is why the input capacitance requirement calculated above for the worst-case controller is adequate for the dual controller design. Note that capacitor manufacturer's ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. Always consult the manufacturer if there is any question. Ceramic, tantalum, OS-CON and switcher-rated electrolytic capacitors can be used as input capacitors, but each has drawbacks: ceramics have high voltage coefficients of capacitance and may have audible piezoelectric effects; tantalums need to be surge-rated; OS-CONs suffer from higher inductance, larger case size and limited surface mount applicability; and electrolytics' higher ESR and dryout possibility require several to be used. Sanyo OS-CON SVP, SVPD series; Sanyo POSCAP TQC series or aluminum electrolytic capacitors from Panasonic WA series or Cornel Dublilier SPV series, in parallel with a couple of high performance ceramic capacitors, can be used as an effective means of achieving low ESR and high bulk capacitance. #### **COUT** Selection The selection of $C_{OUT}$ is primarily determined by the ESR required to minimize voltage ripple and load step transients. The output ripple $\Delta V_{OUT}$ is approximately bounded by: $$\Delta V_{OUT} \le \Delta I_L \left( ESR + \frac{1}{8 \cdot f_{SW} \cdot C_{OUT}} \right)$$ where $\Delta I_1$ is the inductor ripple current. $\Delta I_L$ may be calculated using the equation: $$\Delta I_{L} = \frac{V_{OUT}}{L \cdot f_{SW}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ Since $\Delta IL$ increases with input voltage, the output ripple voltage is highest at maximum input voltage. Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering and has the necessary RMS current rating. Manufacturers such as Sanyo, Panasonic and Cornell Dublilier should be considered for high performance through-hole capacitors. The OS-CON semiconductor electrolyte capacitor available from Sanyo has a good (ESR)(size) product. An additional ceramic capacitor in parallel with OS-CON capacitors is recommended to offset the effect of lead inductance. In surface mount applications, multiple capacitors may have to be paralleled to meet the ESR or transient current handling requirements of the application. Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. New special polymer surface mount capacitors offer very low ESR also but have much lower capacitive density per unit volume. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. Several excellent output capacitor choices include the Sanyo POSCAP TPD, TPE, TPF series, the Kemet T520, T530 and A700 series, NEC/Tokin NeoCapacitors and Panasonic SP series. Other capacitor types include Nichicon PL series and Sprague 595D series. Consult the manufacturer for other specific recommendations. #### **Current Sensing** To maximize efficiency the LTC3860 is designed to sense current through the inductor's DCR, as shown in Figure 6. The DCR of the inductor represents the small amount of DC winding resistance of the copper, which for most inductors applicable to this application, is between 0.3 and $1m\Omega$ . If the filter RC time constant is chosen to be exactly equal to the L/DCR time constant of the inductor, the voltage drop across the external capacitor is equal to the voltage drop across the inductor DCR. Check the manufacturer's data sheet for specifications regarding the inductor DCR in order to properly dimension the external filter components. The DCR of the inductor can also be measured using a good RLC meter. Since the temperature coefficient of the inductor's DCR is 3900ppm/°C, first order compensation of the filter time constant is possible by using filter resistors with an equal but opposite (negative) TC, assuming a low TC capacitor is used. That is, as the inductor's DCR rises with increasing temperature, the L/DCR time constant drops. Since we want the filter RC time constant to match the L/DCR time constant, we also want the filter RC time constant to drop with increasing temperature. Typically, the inductance will also have a small negative TC. The ISNSP and ISNSN pins are the inputs to the current comparators. The common mode range of the current comparators is -0.3V to $V_{CC}+0.1V$ . Continuous linear operation is provided throughout this range, allowing output voltages between 0.6V (the reference input to the error amplifiers) and $V_{CC}+0.1V$ . The maximum differential current sense input ( $V_{ISNSP}-V_{ISNSN}$ ) is 50mV. The high impedance inputs to the current comparators allow accurate DCR sensing. However, care must be taken not to float these pins during normal operation. Filter components mutual to the sense lines should be placed close to the LTC3860, and the sense lines should run close together to a Kelvin connection underneath the current sense element (shown in Figure 5). Sensing current elsewhere can effectively add parasitic inductance and capacitance to the current sense element, degrading the information at the sense terminals and making the programmed current limit unpredictable. If low value $(<5m\Omega)$ sense resistors are used, verify that the signal across C<sub>F</sub> resembles the current through the inductor, and reduce R<sub>F</sub> to eliminate any large step associated with the turn-on of the primary switch. If DCR sensing is used (Figure 6b), sense resistor R1 should be placed close to the switching node, to prevent noise from coupling into sensitive small-signal nodes. The capacitor C1 should be placed close to the IC pins. Figure 5. Sense Lines Placement with Inductor or Sense Resistor LINEAR TECHNOLOGY (6a) Using a Resistor to Sense Current (6b) Using the Inductor to Sense Current Figure 6. Two Different Methods of Sensing Current ### **Multiphase Operation** When the LTC3860 is used in a single output, multiphase application the slave error amplifiers must be disabled by connecting their FB pins to $V_{CC}$ . All current limits should be set to the same value using only one resistor to SGND per IC. $I_{LIM2}$ should then be connected to $V_{CC}$ . These connections are shown in Table 3. In a multiphase application all COMP, RUN and TRACK/SS pins must be connected together. Table 3. Multiphase Configurations | CH1 | CH2 | FB1 | FB2 | I <sub>LIM1</sub> | I <sub>LIM2</sub> | |--------|----------------------|--------------------------------|--------------------------------|--------------------|--------------------| | Master | Slave | On | Off<br>(FB = V <sub>CC</sub> ) | Resistor<br>to GND | V <sub>CC</sub> | | Slave | Slave | Off<br>(FB = V <sub>CC</sub> ) | Off<br>(FB = V <sub>CC</sub> ) | Resistor<br>to GND | V <sub>CC</sub> | | Slave | Additional<br>Output | Off<br>(FB = V <sub>CC</sub> ) | On | Resistor<br>to GND | Resistor<br>to GND | For output loads that demand high current, multiple LTC3860s can be cascaded to run out of phase to provide more output current without increasing input and output voltage ripple. The CLKIN pin allows the LTC3860 to synchronize to the CLKOUT signal of another LTC3860. The CLKOUT signal can be connected to the CLKIN pin of the following LTC3860 stage to line up both the frequency and the phase of the entire system. Tying the PHSMD pin to $V_{\rm CC}$ , SGND or floating it generates a phase difference (between CLKIN and CLKOUT) of 240°, 60° or 90° respectively, and a phase difference (between CH1 and CH2) of 120°, 180° or 180°. Figure 7 shows the PHSMD connections necessary for 3-, 4-, 6- or 12-phase operation. A total of 12 phases can be cascaded to run simultaneously out of phase with respect to each other. Figure 7a. 3-Phase Operation Figure 7b. 4-Phase Operation Figure 7c. 6-Phase Operation Figure 7d. 12-Phase Operation A multiphase power supply significantly reduces the amount of ripple current in both the input and output capacitors. The RMS input ripple current is divided by, and the effective ripple frequency is multiplied by, the number of phases used (assuming that the input voltage is greater than the number of phases used times the output voltage). The output ripple amplitude is also reduced by the number of phases used. Figure 8 graphically illustrates the principle. The worst-case RMS ripple current for a single stage design peaks at an input voltage of twice the output voltage. The worst case RMS ripple current for a two stage design results in peak outputs of 1/4 and 3/4 of input voltage. When the RMS current is calculated, higher effective duty factor results and the peak current levels are divided as long as the current in each stage is balanced. Refer to Application Note 19 for a detailed description of how to calculate RMS current for the single stage switching regulator. Figures 9 and 10 illustrate how the input and output currents are reduced by using an additional phase. For a 2-phase converter, the input current peaks drop in half and the frequency is doubled. The input capacitor requirement is thus reduced theoretically by a factor of four! Just imagine the possibility of capacitor savings with even higher number of phases! Figure 8. Single and 2-Phase Current Waveforms Figure 9. Normalized Output Ripple Current vs Duty Factor $[I_{RMS}" 0.3 (DI_{C(PP)})]$ Figure 10. Normalized RMS Input Ripple Current vs Duty Factor for 1 and 2 Output Stages #### **Output Current Sharing** When multiple LTC3860s are cascaded to drive a common load, accurate output current sharing is essential to achieve optimal performance and efficiency. Otherwise, if one stage is delivering more current than another, then the temperature between the two stages will be different, and that could translate into higher switch $R_{DS(ON)}$ , lower efficiency, and higher RMS ripple. When the COMP and $I_{AVG}$ pins of multiple LTC3860s are tied together, the amount of output current delivered from each LTC3860 is actively balanced by the $I_{AVE}$ loop. The SGND pins of the multiple LTC3860s must be kelvined to the same point for optimal current sharing. #### **Dual-Channel Operation** The LTC3860 can control two independent power supply outputs with no channel-to-channel interaction or jitter. The following recommendations will ensure maximum performance in this mode of operation: - The output of channel 1 should be sensed using the remote sense differential amplifier. The SGND pins and exposed pad and all local small-signal GND should then be a Kelvin connection to the negative terminal of the channel 2 output. This will provide the best possible regulation on channel 2 without adversely affecting channel 1. - Due to internal logic used to determine the mode of operation, separate current limit resistors should be used for each channel in dual-channel operation, even when the values are the same. Table 4 shows the $I_{\text{LIM}}$ and EA configuration for dual-channel operation. Table 4. Dual-Channel Configuration | CH1 | CH2 | EA1 | EA2 | I <sub>LIM1</sub> | I <sub>LIM2</sub> | | | | |-------------|-------------|-----|-----|--------------------|--------------------|--|--|--| | Independent | Independent | On | On | Resistor<br>to GND | Resistor<br>to GND | | | | #### Tracking and Soft-Start (TRACK/SS Pins) The start-up of the supply output is controlled by the voltage on the TRACK/SS pin for that channel. The LTC3860 regulates the FB pin voltage to the lower of the voltage on the TRACK/SS pin and the internal 600mV reference. The TRACK/SS pin can therefore be used to program an external soft-start function or allow the output supply to track another supply during start-up. External soft-start is enabled by connecting a capacitor from the TRACK/SS pin to SGND. An internal $2.5\mu A$ current source charges the capacitor, creating a linear voltage ramp at the TRACK/SS pin, and causing the output supply to rise smoothly from its pre-biased value to its final regulated value. The total soft-start time is approximately: $$t_{SS} = C_{SS} \bullet \frac{600\text{mV}}{2.5\mu\text{A}}$$ Alternatively, the TRACK/SS pin can be used to track another supply during start-up. For example, Figure 11a shows the start-up of $V_{OUT2}$ controlled by the voltage on the TRACK/SS2 pin. Normally this pin is used to allow the start-up of $V_{OUT2}$ to track that of Figure 11a. Using the TRACK/SS Pin Figure 11b and 11c. Two Different Modes of Output Voltage Tracking TECHNOLOGY TECHNOLOGY $V_{OUT1}$ as shown qualitatively in Figures 11a and 11b. When the voltage on the TRACK/SS2 pin is less than the internal 0.6V reference, the LTC3860 regulates the FB2 voltage to the TRACK/SS2 pin voltage instead of 0.6V. The start-up of $V_{OUT2}$ may ratiometrically track that of $V_{OUT1}$ , according to a ratio set by a resistor divider (Figure 11c): $$\frac{V_{OUT1}}{V_{OUT2}} = \frac{R2A}{R_{TRACKA}} \bullet \frac{R_{TRACKA} + R_{TRACKB}}{R2B + R2A}$$ For coincident tracking ( $V_{OUT1} = V_{OUT2}$ during start-up), $$R2A = R_{TRACKA}$$ $$R2B = R_{TRACKB}$$ The ramp time for $V_{OUT2}$ to rise from OV to its final value is: $$t_{SS2} = t_{SS1} \bullet \frac{0.6}{V_{OUT1F}} \bullet \frac{R_{TRACKA} + R_{TRACKB}}{R_{TRACKA}}$$ For coincident tracking, $$t_{SS2} = t_{SS1} \bullet \frac{V_{OUT2F}}{V_{OUT1F}}$$ where $V_{OUT1F}$ and $V_{OUT2F}$ are the final, regulated values of $V_{OUT1}$ and $V_{OUT2}$ . $V_{OUT1}$ should always be greater than $V_{OUT2}$ when using the TRACK/SS2 pin for tracking. If no tracking function is desired, then the TRACK/SS2 pin may be tied to a capacitor to ground, which sets the ramp time to final regulated output voltage. It is only possible to track another supply that is slower than the internal soft-start ramp. At the completion of tracking, the TRACK/SS pin must be >620mV, so as not to affect regulation accuracy and to ensure the part is in CCM mode. #### Feedback Loop Compensation The LTC3860 is a voltage mode controller with a second dedicated current sharing loop to provide excellent phase-to-phase current sharing in multiphase applications. The current sharing loop is internally compensated. While Type II compensation for the voltage control loop may be adequate in some applications (such as with the use of high ESR bulk capacitors), Type III compensation, along with ceramic capacitors, is recommended for optimum transient response. Referring to Figure 12, the error amplifiers sense the output voltage at $V_{OUT}$ . Figure 12. Type 3 Amplfier Compensation The positive input of the error amplifier is connected to an internal 600mV reference, while the negative input is connected to the FB pin. The output is connected to COMP, which is in turn connected to the line feedforward circuit and from there to the PWM generator. To speed up the overshoot recovery time, the maximum potential at the COMP pin is internally clamped. Unlike many regulators that use a transconductance $(g_m)$ amplifier, the LTC3860 is designed to use an inverting summing amplifier topology with the FB pin configured as a virtual ground. This allows the feedback gain to be tightly controlled by external components, which is not possible with a simple $g_m$ amplifier. In addition, the voltage feedback amplifier allows flexibility in choosing pole and zero locations. In particular, it allows the use of "Type 3" compensation, which provides a phase boost at the LC pole frequency and significantly improves the control loop phase margin. In a typical LTC3860 circuit, the feedback loop consists of the line feedforward circuit, the modulator, the external inductor, the output capacitor and the feedback amplifier with its compensation network. All these components affect loop behavior and need to be accounted for in the loop compensation. The modulator consists of the PWM generator, the output MOSFET drivers and the external MOSFETs themselves. The modulator gain varies linearily with the input voltage. The line feedforward circuit compensates for this change in gain, and provides a constant gain from the error amplifier output to the inductor input regardless of input voltage. From a feedback loop point of view, the combination of the line feedforward circuit and the modulator looks like a linear voltage transfer function from COMP to the inductor input. It has fairly benign AC behavior at typical loop compensation frequencies with significant phase shift appearing at half the switching frequency. The external inductor/output capacitor combination makes a more significant contribution to loop behavior. These components cause a second order LC roll-off at the output with 180° phase shift. This roll-off is what filters the PWM waveform, resulting in the desired DC output voltage, but this phase shift causes stability issues in the feedback loop and must be frequency compensated. At higher frequencies, the reactance of the output capacitor will approach its ESR, and the roll-off due to the capacitor will stop, leaving -20dB/decade and 90° of phase shift. Figure 12 shows a Type 3 amplifier. The transfer function of this amplifier is given by the following equation: $$\frac{V_{COMP}}{V_{OUT}} = \frac{-(1+sC1R2)[1+s(R1+R3)C3]}{sR1(C1+C2)[1+s(C1//C2)R2](1+sC3R3)}$$ The RC network across the error amplifier and the feed-forward components R3 and C3 introduce two pole-zero pairs to obtain a phase boost at the system unity-gain frequency, $f_C$ . In theory, the zeros and poles are placed symmetrically around fC, and the spread between the zeros and the poles is adjusted to give the desired phase boost at $f_C$ . However, in practice, if the crossover frequency is much higher than the LC double-pole frequency, this method of frequency compensation normally generates a phase dip within the unity bandwidth and creates some concern regarding conditional stability. If conditional stability is a concern, move the error amplifier's zero to a lower frequency to avoid excessive phase dip. The following equations can be used to compute the feedback compensation components value: $$f_{SW} = Switching frequency$$ $$f_{LC} = \frac{1}{2\pi \sqrt{LC_{OUT}}}$$ $$f_{ESR} = \frac{1}{2\pi R_{ESR} C_{OUT}}$$ choose: $$f_{C} = \text{Crossover frequency} = \frac{f_{SW}}{10}$$ $$f_{Z1(ERR)} = f_{LC} = \frac{1}{2\pi R2C1}$$ $$f_{Z2(RES)} = \frac{f_{C}}{5} = \frac{1}{2\pi (R1 + R3)C3}$$ $$f_{P1(ERR)} = f_{ESR} = \frac{1}{2\pi R2(C1//C2)}$$ $$f_{P2(RES)} = 5f_{C} = \frac{1}{2\pi R3C3}$$ Required error amplifier gain at frequency f<sub>C</sub>: $$\begin{split} &\text{A} \\ &\approx 40 log \sqrt{1 + \left(\frac{f_{C}}{f_{LC}}\right)^{2}} - 20 log \sqrt{1 + \left(\frac{f_{C}}{f_{ESR}}\right)^{2}} - 20 log \left(A_{MOD}\right) \\ &\approx 20 log \frac{R2}{R1} \bullet \underbrace{\left(1 + \frac{f_{LC}}{f_{C}}\right) \left(1 + \frac{f_{P2(RES)}}{f_{C}} + \frac{f_{P2(RES)} - f_{Z2(RES)}}{f_{Z2(RES)}}\right)}_{\left(1 + \frac{f_{C}}{f_{ESR}} + \frac{f_{LC}}{f_{ESR} - f_{LC}}\right) \left(1 + \frac{f_{P2(RES)}}{f_{C}}\right) } \end{aligned}$$ where AMOD is the modulator and line feedforward gain and is equal to: $$A_{MOD} \approx \frac{V_{IN(MAX)} \bullet DC_{MAX}}{V_{SAW}} \approx 9V/V$$ Once the value of resistor R1, poles and zeros location have been decided, the value of R2, C1, C2, R3 and C3 can be obtained from the above equations. Compensating a switching power supply feedback loop is a complex task. The applications shown in this data sheet show typical values, optimized for the power components shown. Though similar power components should suffice, substantially changing even one major power component may degrade performance significantly. Stability also may depend on circuit board layout. To verify the calculated component values, all new circuit designs should be prototyped and tested for stability. LINEAR #### Inductor The inductor in a typical LTC3860 circuit is chosen for a specific ripple current and saturation current. Given an input voltage range and an output voltage, the inductor value and operating frequency directly determine the ripple current. The inductor ripple current in the buck mode is: $$\Delta I_{L} = \frac{V_{OUT}}{(f)(L)} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. Thus highest efficiency operation is obtained at low frequency with small ripple current. To achieve this however, requires a large inductor. A reasonable starting point is to choose a ripple current between 20% and 40% of $I_{O(MAX)}$ . Note that the largest ripple current occurs at the highest $V_{IN}$ . To guarantee that ripple current does not exceed a specified maximum, the inductor in buck mode should be chosen according to: $$L \ge \frac{V_{OUT}}{f \Delta I_{L(MAX)}} \left( 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right)$$ #### **Power MOSFET Selection** The LTC3680 requires at least two external N-channel power MOSFETs per channel, one for the top (main) switch and one or more for the bottom (synchronous) switch. The number, type and on-resistance of all MOSFETs selected take into account the voltage step-down ratio as well as the actual position (main or synchronous) in which the MOSFET will be used. A much smaller and much lower input capacitance MOSFET should be used for the top MOSFET in applications that have an output voltage that is less than 1/3 of the input voltage. In applications where $V_{\text{IN}} >> V_{\text{OUT}}$ , the top MOSFETs' on-resistance is normally less important for overall efficiency than its input capaci- tance at operating frequencies above 300kHz. MOSFET manufacturers have designed special purpose devices that provide reasonably low on-resistance with significantly reduced input capacitance for the main switch application in switching regulators. Selection criteria for the power MOSFETs include the onresistance $R_{DS(0N)}$ , input capacitance, breakdown voltage and maximum output current. For maximum efficiency, on-resistance $R_{DS(ON)}$ and input capacitance should be minimized. Low $R_{DS(ON)}$ minimizes conduction losses and low input capacitance minimizes switching and transition losses. MOSFET input capacitance is a combination of several components but can be taken from the typical "gate charge" curve included on most data sheets (Figure 13). The curve is generated by forcing a constant input current into the gate of a common source, current source loaded stage and then plotting the gate voltage versus time. The initial slope is the effect of the gate-to-source and the gate-to-drain capacitance. The flat portion of the curve is the result of the Miller multiplication effect of the drain-to-gate capacitance as the drain drops the voltage across the current source load. The upper sloping line is due to the drain-to-gate accumulation capacitance and the gate-to-source capacitance. The Miller charge (the increase in coulombs on the horizontal axis from a to b while the curve is flat) is specified for a given V<sub>DS</sub> drain Figure 13. Gate Charge Characteristic voltage, but can be adjusted for different $V_{DS}$ voltages by multiplying by the ratio of the application $V_{DS}$ to the curve specified $V_{DS}$ values. A way to estimate the $C_{MILLER}$ term is to take the change in gate charge from points a and b on a manufacturers data sheet and divide by the stated $V_{DS}$ voltage specified. $C_{MILLER}$ is the most important selection criteria for determining the transition loss term in the top MOSFET but is not directly specified on MOSFET data sheets. $C_{RSS}$ and $C_{OS}$ are specified sometimes but definitions of these parameters are not included. When the controller is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by: Main Switch Duty Cycle = $$\frac{V_{OUT}}{V_{IN}}$$ Synchronous Switch Duty Cycle = $\frac{V_{IN} - V_{OUT}}{V_{IN}}$ The power dissipation for the main and synchronous MOSFETs at maximum output current are given by: $$\begin{split} P_{MAIN} = & \frac{V_{OUT}}{V_{IN}} \big(I_{MAX}\big)^2 \, (1 + \delta) R_{DS(ON)} + \\ & V_{IN}^2 \frac{I_{MAX}}{2} (R_{DR}) (C_{MILLER}) \bullet \\ & \left[ \frac{1}{V_{CC} - V_{TH(IL)}} + \frac{1}{V_{TH(IL)}} \right] (f) \\ P_{SYNC} = & \frac{V_{IN} - V_{OUT}}{V_{IN}} (I_{MAX})^2 (1 + \delta) R_{DS(ON)} \end{split}$$ where $\delta$ is the temperature dependency of $R_{DS(ON)},\,R_{DR}$ is the effective top driver resistance, $V_{IN}$ is the drain potential and the change in drain potential in the particular application. $V_{TH(IL)}$ is the data sheet specified typical gate threshold voltage specified in the power MOSFET data sheet at the specified drain current. $C_{MILLER}$ is the calculated capacitance using the gate charge curve from the MOSFET data sheet and the technique described above. The term $(1 + \delta)$ is generally given for a MOSFET in the form of a normalized $R_{DS(ON)}$ vs temperature curve. Typical values for $\delta$ range from 0.005/°C to 0.01/°C depending on the particular MOSFET used. Multiple MOSFETs can be used in parallel to lower $R_{DS(ON)}$ and meet the current and thermal requirements if desired. Suitable drivers such as the LTC4449 are capable of driving large gate capacitances without significantly slowing transition times. In fact, when driving MOSFETs with very low gate charge, it is sometimes helpful to slow down the drivers by adding small gate resistors ( $5\Omega$ or less) to reduce noise and EMI caused by the fast transitions #### **MOSFET Driver Selection** Gate driver ICs, DRMOSs and power blocks with an interface compatible with the LTC3860's three-state PWM outputs or the LTC3860's PWM/PWMEN outputs can be used. #### **Efficiency Considerations** The efficiency of a switching regulator is equal to the output power divided by the input power. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as: $$%Efficiency = 100\% - (L1 + L2 + L3 + ...)$$ where L1, L2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the system produce losses, three main sources usually account for most of the losses in LTC3860 applications: 1) I<sup>2</sup>R losses, 2) topside MOSFET transition losses, 3) gate drive current. 1. $I^2R$ losses occur mainly in the DC resistances of the MOSFET, inductor, PCB routing, and input and output capacitor ESR. Since each MOSFET is only on for part of the cycle, its on-resistance is effectively multiplied by the percentage of the cycle it is on. Therefore in high step-down ratio applications the bottom MOSFET should have a much lower $R_{DS(ON)}$ than the top MOSFET. It is crucial that careful attention is paid to the layout of the power path on the PCB to minimize its resistance. In a 2-phase, 1.2V output, 60A system, $1m\Omega$ of PCB resistance at the output costs 5% in efficiency. TECHNOLOGY TECHNOLOGY - 2. Transition losses apply only to the topside MOSFET but in 12V input applications are a very significant source of loss. They can be minimized by choosing a driver with very low drive resistance and choosing a MOSFET with low $Q_G$ , $R_G$ and $C_{RSS}$ . - 3. Gate drive current is equal to the sum of the top and bottom MOSFET gate charges multiplied by the frequency of operation. However, many drivers employ a linear regulator to reduce the input voltage to a lower gate drive voltage. This multiplies the gate loss by that step down ratio. In high frequency applications it may be worth using a secondary user supplied rail for gate drive to avoid the linear regulator. Other sources of loss include body or schottky-diode conduction during the driver dependent non-overlap time and inductor core losses. #### **Design Example** As a design example, consider a 2-phase application where $V_{IN}$ = 12V, $V_{OUT}$ = 1.2V, $I_{LOAD}$ = 50A and $f_{SWITCH}$ = 600kHz. Assume that a secondary 5V supply is available for the LTC3860 $V_{CC}$ supply. The inductance value is chosen based on a 30% ripple assumption. Each channel supplies an average 25A to the load resulting in 7.5A peak-peak ripple: $$\Delta I_{L} = \frac{V_{OUT} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{f \cdot L}$$ A 240nH inductor per phase will create 7.5A peak-to-peak ripple. A 0.3 $\mu$ H inductor with a DCR of 0.7m $\Omega$ typical is selected from the Vishay IHLP5050FD-01 series. Connect CLKIN to SGND and FREQ to $V_{CC}$ to select 600kHz operation. Setting $I_{LIMIT}$ = 50A per phase leaves plenty of headroom for transient conditions while still adequately protecting against inductor saturation. This corresponds to: $$R_{ILIM} = \frac{18.5 \cdot 50 A \cdot 0.7 m\Omega + 0.55 V}{20 \mu A} = 59.9 k\Omega$$ Choose $60.4k\Omega$ . For the DCR sense filter network, we can choose R = 2.0k and C = 220nF to match the L/DCR time constant of the inductor. A loop crossover frequency of 100kHz provides good transient performance while still being well below the switching frequency of the converter. Four $330\mu F\ 9m\Omega$ POSCAPs are chosen for the output capacitors to maintain supply regulation during severe transient conditions and to minimize output voltage ripple. The following compensation values (Figure 12) were determined empirically: R1 = 10k R2 = 6.04k R3 = 698 C1 = 680pF C2 = 47pF C3 = 390pF To set the output voltage equal to 1.2V: $$R_B = 10k$$ The Renesas R2J20601NP integrated-driver MOSFET is chosen for the power stages because of its high efficiency and high level of integration. #### **Printed Circuit Board Layout Checklist** When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the converter. - The connection between the SGND pin on the LTC3860 and all of the small-signal components surrounding the IC should be isolated from the system power ground. Place all decoupling capacitors, such as the ones on V<sub>CC</sub>, between ISNSP and ISNSN etc., close to the IC. In multiphase operation SGND should be Kelvin-connected to the main ground node near the bottom terminal of the input capacitor. In dual-channel operation, SGND should be Kelvin-connected to the bottom terminal of the output capacitor for channel 2, and channel 1 should be remotely sensed using the remote sense differential amplifier. - 2. Place the small-signal components away from high frequency switching nodes on the board. The LTC3860 contains remote sensing of output voltage and inductor - current and logic-level PWM outputs enabling the IC to be isolated from the power stage. - 3. The PCB traces for remote voltage and current sense should avoid any high frequency switching nodes in the circuit and should ideally be shielded by ground planes. Each pair (V<sub>SNSP</sub> and V<sub>SNSN</sub>, I<sub>SNSP</sub> and I<sub>SNSN</sub>) should be routed parallel to one another with minimum spacing between them. If DCR sensing is used, place the top resistor (Figure 6b, R1) close to the switching node. - 4. The input capacitor should be kept as close as possible to the power MOSFETs. The loop from the input capacitor's positive terminal, through the MOSFETs and back to the input capacitor's negative terminal should also be as small as possible. - 5. If using discrete drivers and MOSFETs, check the stress on the MOSFETs by independently measuring the drainto-source voltages directly across the device terminals. Beware of inductive ringing that could exceed the maximum voltage rating of the MOSFET. If this ringing cannot be avoided and exceeds the maximum rating of the device, choose a higher voltage rated MOSFET. - 6. When cascading multiple LTC3860 ICs, minimize the capacitive load on the CLKOUT pin to minimize phase **Dual Output with DRMOS** 3860f #### **Quad-Phase Single Output with DRMOS** **Dual-Phase Single Output with Discrete Drivers and MOSFETs** Dual Output—3-Channel + Single Channel, Sychronized to External Clock 2-Phase 1.5V/40A Converter with Delta 20A Power Blocks and External 400kHz Clock Dual Output Converter with Artesyn 30A (SMT30PB-OISADJJ) Power Blocks 3860f # PACKAGE DESCRIPTION #### **UH Package** 32-Lead Plastic QFN (5mm × 5mm) (Reference LTC DWG # 05-08-1693 Rev D) RECOMMENDED SOLDER PAD LAYOUT APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED - 1. DRAWING PROPOSED TO BE A JEDEC PACKAGE OUTLINE M0-220 VARIATION WHHD-(X) (TO BE APPROVED) - 2. DRAWING NOT TO SCALE - 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED ON ANY SIDE SID - SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE #### Dual Phase Single Output with DRMOS and R<sub>SENSE</sub> # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LTC3850/LTC3850-1<br>LTC3850-2 | Dual 2-Phase, High Efficiency Synchronous Step-Down DC/DC Controller, R <sub>SENSE</sub> or DCR Current Sensing and Tracking | Phase-Lockable Fixed 250kHz to 780kHz Frequency, $4V \le V_{IN} \le 30V$ , $0.8V \le V_{OUT} \le 5.25V$ | | LTC3855 | Dual, Multiphase, Synchronous DC/DC Step-Down Controller with Diffamp and DCR Temperature Compensation | Phase-Lockable Fixed Frequency 250kHz to 770kHz, $4.5 \text{V} \leq \text{V}_{\text{IN}} \leq 38 \text{V}, 0.8 \text{V} \leq \text{V}_{\text{OUT}} \leq 12.5 \text{V}$ | | LTC3853 | Triple Output, Multiphase Synchronous Step-Down DC/DC Controller, R <sub>SENSE</sub> or DCR Current Sensing and Tracking | Phase-Lockable Fixed 250kHz to 750kHz Frequency, $4V \le V_{IN} \le 24V$ , $V_{OUT3}$ Up to 13.5V | | LTC3775 | High Frequency Synchronous Voltage Mode Step-Down DC/DC Controller | Fast Transient Response, $t_{ON(MIN)}$ = 30ns, $4V \le V_{IN} \le 38V$ , $0.6V \le V_{OUT} \le 0.8V_{IN}$ , MSOP-16É, $3mm \times 3mm$ QFN-16 | | LTC3878 | No R <sub>SENSE</sub> ™ Constant On-Time Synchronous Step-Down<br>DC/DC Controller, No R <sub>SENSE</sub> Required | Very Fast Transient Response, $t_{ON(MIN)}$ = 43ns, $4V \le V_{IN} \le 38V$ , $0.8V \le V_{OUT} \le 0.9V_{IN}$ , SSOP-16 | | LTC3879 | No R <sub>SENSE</sub> Constant On-Time Synchronous Step-Down DC/DC Controller, No R <sub>SENSE</sub> Required | Very Fast Transient Response, $t_{ON(MIN)}$ = 43ns, $4V \le V_{IN} \le 38V$ , $0.6V \le V_{OUT} \le 0.9V_{IN}$ , MSOP-16E, $3 \times 3$ QFN-16 | | LTC4442 | High Speed Synchronous N-Channel MOSFET Driver | V <sub>IN</sub> Up to 38V, Adaptive Shoot-Through Protection, 2.4A Pull-up<br>Current, 5A Pull-Down Current | | LTC4449 | High Speed Synchronous N-Channel MOSFET Driver | V <sub>IN</sub> Up to 38V, Adaptive Shoot-Through Protection, 3.2A Pull-up<br>Current, 4.5A Pull-Down Current |