## 3-Phase, 5-Bit Intel Mobile VID, 600kHz, Synchronous Buck Controller ### **FEATURES** - 3-Phase Current Mode Controller with Onboard MOSFET Drivers - ±5% Output Current Match Optimizes Thermal Performance and Size of Inductors and MOSFETs - Operational Amplifier Accommodates Mode Switching - ±1% V<sub>RFF</sub> Accuracy Over Temperature - Reduced Input and Output Capacitance - Reduced Power Supply Induced Noise - V<sub>OUT</sub> Programmable from 0.6V to 1.75V (IMVP III) - ±10% Power Good Output Indicator - 250kHz to 600kHz Per Phase, PLL, Fixed Frequency - PWM, Stage Shedding<sup>™</sup> or Burst Mode<sup>®</sup> Operation - OPTI-LOOP® Compensation Minimizes Court - Adjustable Soft-Start Current Ramping - 4V, V<sub>IN</sub>, Undervoltage RUN/SS Reset/Reattempt Circuit - Short-Circuit Shutdown Timer with Defeat Option - Overvoltage Soft Latch - Small 36-Lead Narrow (0.209") SSOP Package ## **APPLICATIONS** - Tablet Computers - High Performance Notebook Computers - High Output Current DC/DC Power Supplies ## DESCRIPTION The LTC®3730 is a PolyPhase® synchronous step-down switching regulator controller that drives all N-channel external power MOSFET stages in a phase-lockable fixed frequency architecture. The 3-phase controller drives its output stages with 120° phase separation at frequencies of up to 600kHz per phase to minimize the RMS losses in both the input and output filter capacitors. The 3-phase technique effectively triples the fundamental frequency, improving transient response while operating each controller at an optimal frequency for efficiency and ease of thermal design. Light load efficiency is optimized by using a choice of output Stage Shedding or Burst Mode technology. An internal operational amplifier provides mode selectable output voltage programming in conjunction with the internal VID voltage control DAC. Soft-start and a defeatable, timed short-circuit shutdown protect the MOSFETs and the load. Current foldback provides protection for the external MOSFETs under short-circuit or overload conditions. T, LTC and LT are registered trademarks of Linear Technology Corporation. Burst Mode, OPTI-LOOP and PolyPhase are registered trademarks of Linear Technology Corporation. Stage Shedding is a trademark of Linear Technology Corporation. ## TYPICAL APPLICATION Figure 1. High Current Triple Phase Step-Down Converter ## **ABSOLUTE MAXIMUM RATINGS** (Note 1) | (11010 1) | |----------------------------------------------------------------------------| | Topside Driver Voltage (BOOST <sub>N</sub> ) Range 38V to −0.3V | | Switch Voltage (SW <sub>N</sub> ) Range32V to −5V | | Boosted Driver Voltage (BOOST <sub>N</sub> - SW <sub>N</sub> ) 7V to -0.3V | | Peak Output Current <1ms (TG <sub>N</sub> , BG <sub>N</sub> ) 5A | | Supply Voltage (V <sub>CC</sub> ), PGOOD | | Pin Voltage Range7V to −0.3V | | PLLIN, RUN/SS, PLLFLTR, FCB Voltages V <sub>CC</sub> to -0.3V | | I <sub>TH</sub> Voltage Range2.4V to −0.3V | | Operating Ambient Temperature Range 0°C to 70°C | | Junction Temperature (Notes 2, 7) 125°C | | Storage Temperature Range65°C to 150°C | | Lead Temperature (Soldering, 10 sec)300°C | | | ## PACKAGE/ORDER INFORMATION | | TOP VIEW | L | | ORDER PART | |------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------| | PLLIN [3] PLLFLTR [4] FCB [4] IN* [4] IN* [6] AMPOUT [6] SGND [6] SENSE1* [1] SENSE2* [1] SENSE2* [1] SENSE2* [1] SENSE3* [1] SENSE3* [1] RUN/SS [1] | 1 2 3 3 4 4 5 5 6 6 7 7 8 8 9 9 10 0 11 1 12 12 13 13 14 14 15 5 16 6 16 16 16 16 16 16 16 16 16 16 16 1 | 36<br>35<br>34<br>33<br>32<br>31<br>30<br>29<br>28<br>27<br>26<br>25<br>24<br>23<br>22<br>21 | VID0 PG00D B00ST1 TG1 SW1 B00ST2 TG2 SW2 Vcc BG1 PGND BG2 BG3 SW3 TG3 B00ST3 | NUMBER<br>LTC3730CG | | VID2 [1 | G PACKAGE<br>66-LEAD PLASTIC SS<br>MAX = 125°C, $\theta_{\rm JA}$ = 95° | | VID4<br>VID3 | | Consult LTC Marketing for parts specified with wider operating temperature ranges. # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = V_{RUN/SS} = 5V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------|-----------------------|-----------------------|----------| | Main Control | Loop | | | | | | | | V <sub>REGULATED</sub> | Regulated Voltage at IN <sup>+</sup> | (Note 3); VID Code = 11111, V <sub>ITH</sub> = 1.2V | • | 0.596<br>0.594 | 0.600<br>0.600 | 0.604<br>0.606 | V<br>V | | V <sub>SENSEMAX</sub> | Maximum Current Sense Threshold | V <sub>EAIN</sub> = 0.5V, V <sub>ITH</sub> Open,<br>V <sub>SENSE1</sub> -, V <sub>SENSE2</sub> -, V <sub>SENSE3</sub> - = 0.6V, 1.8V | • | 65<br>62 | 75<br>75 | 85<br>88 | mV<br>mV | | I <sub>MATCH</sub> | Maximum Current Threshold Match | Worst-Case Error at V <sub>SENSE(MAX)</sub> | | -5 | | 5 | % | | V <sub>LOADREG</sub> | Output Voltage Load Regulation | (Note 3) Measured in Servo Loop, $\Delta I_{TH}$ Voltage = 1.2V to 0.7V Measured in Servo Loop, $\Delta I_{TH}$ Voltage = 1.2V to 2V | • | | 0.1<br>-0.1 | 0.5<br>-0.5 | %<br>% | | V <sub>REFLNREG</sub> | Output Voltage Line Regulation | V <sub>CC</sub> = 4.5V to 7V | | | 0.03 | | %/V | | g <sub>m</sub> | Transconductance Amplifier g <sub>m</sub> | I <sub>TH</sub> = 1.2V, Sink/Source 25μA (Note 3) | • | 3.6 | 5 | 6.6 | mmho | | g <sub>mOL</sub> | Transconductance Amplifier GBW | $I_{TH}$ = 1.2V, (g <sub>m</sub> • Z <sub>L</sub> , Z <sub>L</sub> = Series 1k-100kΩ-1nF) | | | 3 | | MHz | | V <sub>FCB</sub> | Forced Continuous Threshold | | • | 0.58 | 0.60 | 0.62 | V | | I <sub>FCB</sub> | FCB Bias Current | V <sub>FCB</sub> = 0.65V | | | 0.2 | 0.7 | μА | | V <sub>BINHIBIT</sub> | Burst Inhibit Threshold | Measured at FCB pin | | V <sub>CC</sub> – 1.5 | V <sub>CC</sub> - 0.7 | V <sub>CC</sub> - 0.3 | V | | UVR | Undervoltage RUN/SS Reset | V <sub>CC</sub> Lowered Until the RUN/SS Pin is Pulled Low | | 3.2 | 3.8 | 4.5 | V | LINEAR # | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---|-------|------------|----------|--------------| | IQ | Input DC Supply Current | (Note 4) | | | | | | | | Normal Mode | $V_{CC} = 5V$ | | | 2.3 | 3.5 | m/ | | | Shutdown | V <sub>RUN/SS</sub> = 0V, VID0 to VID4 Open | | 0.0 | 20 | 50 | μ | | I <sub>RUN/SS</sub> | Soft-Start Charge Current | V <sub>RUN/SS</sub> = 1.9V | | -0.8 | -1.5 | -2.5 | μ/ | | V <sub>RUN/SS</sub> | RUN/SS Pin ON Threshold | V <sub>RUN/SS</sub> , Ramping Positive | | 1 | 1.5 | 1.9 | \ | | V <sub>RUN/SSARM</sub> | RUN/SS Pin Arming Threshold | V <sub>RUN/SS</sub> , Ramping Positive Until Short-Circuit<br>Latch-Off is Armed | | | 3.8 | 4.5 | \ | | V <sub>RUN/SSLO</sub> | RUN/SS Pin Latch-Off Threshold | V <sub>RUN/SS</sub> , Ramping Negative | | | 3.2 | | \ | | I <sub>SCL</sub> | RUN/SS Discharge Current | Soft-Short Condition V <sub>EAIN</sub> = 0.375V, V <sub>RUN/SS</sub> = 4.5V | | -5 | -1.5 | | μ/ | | I <sub>SDLHO</sub> | Shutdown Latch Disable Current | $V_{EAIN} = 0.375V, V_{RUN/SS} = 4.5V$ | | | 1.5 | 5 | μ | | I <sub>SENSE</sub> | SENSE Pins Source Current | SENSE1+, SENSE1-, SENSE2+, SENSE2-,<br>SENSE3+, SENSE3- All Equal 1.2V; Current at Each Pin | | | 13 | 20 | μ | | DF <sub>MAX</sub> | Maximum Duty Factor | In Dropout, V <sub>SENSEMAX</sub> ≤ 30mV | | 95 | 98.5 | | 9/ | | TG t <sub>R,</sub> t <sub>F</sub> | Top Gate Rise Time<br>Top Gate Fall Time | $C_{LOAD} = 3300 pF$<br>$C_{LOAD} = 3300 pF$ | | | 30<br>40 | 90<br>90 | ns<br>ns | | BG t <sub>R</sub> , t <sub>F</sub> | Bottom Gate Rise Time<br>Bottom Gate Fall Time | $C_{LOAD} = 3300 pF$<br>$C_{LOAD} = 3300 pF$ | | | 30<br>20 | 90<br>90 | n:<br>n: | | TG/BG t <sub>1D</sub> | Top Gate Off to Bottom Gate On Delay<br>Synchronous Switch-On Delay Time | All Controllers, C <sub>LOAD</sub> = 3300pF Each Driver | | | 50 | | n | | BG/TG t <sub>2D</sub> | Bottom Gate Off to Top Gate On Delay<br>Top Switch-On Delay Time | All Controllers, C <sub>LOAD</sub> = 3300pF Each Driver | | | 60 | | n | | t <sub>ON(MIN)</sub> | Minimum On-Time | Tested with a Square Wave (Note 5) | | | 110 | | n | | VID Paramete | ers | | | | | | | | VID <sub>IL</sub> | Maximum Low Level Input Voltage | | | | | 0.4 | \ | | VID <sub>IH</sub> | Minimum High Level Input Voltage | | | 2 | | | ١ | | VID <sub>PULLUP</sub> | VIDO to VID4 Internal Pull-Up Current | V <sub>VID</sub> = 0V | | | 3 | | μ | | ATTEN <sub>ERR</sub> | VID0 to VID4 | (Note 6) | • | -0.25 | | 0.25 | 9 | | | Output Indication | | | | | | | | V <sub>PGL</sub> | PGOOD Voltage Output Low | I <sub>PGOOD</sub> = 2mA | | | 0.1 | 0.3 | ١ ١ | | I <sub>PGOOD</sub> | PGOOD Output Leakage | V <sub>PGOOD</sub> = 5V | | | | ±1 | μ | | V <sub>PGTHNEG</sub> | PGOOD Trip Thesholds V <sub>AMPOUT</sub> Ramping Negative | V <sub>AMPOUT</sub> with Respect to Set Output Voltage, VID Code = 11111. | | -7 | -10 | -13 | 9/ | | V <sub>PGTHPOS</sub> | V <sub>AMPOUT</sub> Ramping Positive | PGOOD Goes Low After V <sub>UVDLY</sub> Delay | | 7 | 11 | 13 | 9/ | | V <sub>UVDLY</sub> | Power Good Fault Report Delay | After V <sub>EAIN</sub> is Forced Outside V <sub>UV</sub> Threshold | | | 100 | 150 | μ | | Oscillator and | l Phase-Locked Loop | | | | | | | | f <sub>NOM</sub> | Nominal Frequency | V <sub>PLLFLTR</sub> = 1.2V | | 360 | 400 | 440 | kH: | | $f_{LOW}$ | Lowest Frequency | V <sub>PLLFLTR</sub> = 0V | | 190 | 225 | 260 | kH: | | f <sub>HIGH</sub> | Highest Frequency | V <sub>PLLFLTR</sub> = 2.4V | | 600 | 680 | 750 | kH: | | R <sub>PLLTH</sub> | PLLIN Input Threshold | | | | 1 | | \ | | R <sub>PLL IN</sub> | PLLIN Input Resistance | | П | | 50 | | kΩ | | I <sub>PLL LPF</sub> | Phase Detector Output Current Sinking Capability Sourcing Capability | f <sub>PLLIN</sub> < f <sub>OSC</sub><br>f <sub>PLLIN</sub> > f <sub>OSC</sub> | | | 20<br>20 | | μ <i>Ι</i> - | | R <sub>RELPHS</sub> | Controller 2-Controller 1 Phase<br>Controller 3-Controller 1 Phase | | | | 120<br>240 | | Deg<br>Deg | ## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}$ C. $V_{CC} = V_{RUN/SS} = 5V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|---------------------------------|-----------------------------------------|-----------------------|-----------------------|-----------------------|-------| | Operational | Amplifier | | | | | | | I <sub>B</sub> | Input Bias Current | | | 15 | 200 | nA | | V <sub>OS</sub> | Input Offset Voltage Magnitude | $IN^{+} = IN^{-} = 1.2V, I_{OUT} = 1mA$ | | 0.8 | 5 | mV | | CM | Common Mode Input Voltage Range | | 0 | | V <sub>CC</sub> - 1.4 | V | | CMRR | Common Mode Rejection Ratio | I <sub>OUT</sub> = 1mA | 46 | 70 | | dB | | I <sub>CL</sub> | Output Source Current | | 10 | 35 | | mA | | A <sub>VOL</sub> | Open-Loop DC Gain | I <sub>OUT</sub> = 1mA | | 30 | | V/µV | | GBP | Gain Bandwidth Product | I <sub>OUT</sub> = 1mA | | 2 | | MHz | | SR | Slew Rate | $R_L = 2k$ | | 5 | | V/µs | | V <sub>O(MAX)</sub> | Maximum High Output Voltage | I <sub>OUT</sub> = 1mA | V <sub>CC</sub> - 1.2 | V <sub>CC</sub> - 0.9 | ) | V | | Overtempera | ature Shutdown | | | | | | | T <sub>SHDN</sub> | Temperature Shutdown | Temperature Rising | 130 | | 165 | °C | **Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. A maximum current of $200\mu A$ is allowed to pull up the RUN/SS pin to prevent overcurrent shutdown. Note 2: $T_J$ is calculated from the ambient temperature $T_A$ and power dissipation $P_D$ according to the following formula: LTC3730CG: $T_J = T_A + (P_D \times 95^{\circ}C/W)$ **Note 3:** The IC is tested in a feedback loop that includes the operational amplifier in a unity-gain configuration loaded with $100\mu A$ to ground driving the VID DAC into the error amplifier and servoing the resultant voltage to the midrange point for the error amplifier ( $V_{ITH} = 1.2V$ ). **Note 4:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See Applications Information. **Note 5:** The minimum on-time condition corresponds to an inductor peak-to-peak ripple current of $\geq$ 40% of I<sub>MAX</sub> (see minimum on-time considerations in the Applications Information Section). **Note 6:** The ATTEN<sub>ERR</sub> specification is in addition to the output voltage accuracy specified at VID Code = 11111. **Note 7:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. ## TYPICAL PERFORMANCE CHARACTERISTICS 100 3730 G01 10 INDUCTOR CURRENT (A) 0.1 LINEAR ## TYPICAL PERFORMANCE CHARACTERISTICS ## Short-Circuit Arming and Latchoff vs Temperature #### **Supply Current vs Temperature** #### RUN/SS Pull-Up Current vs Temperature Maximum I<sub>SENSE</sub> vs V<sub>RUN/SS</sub> Maximum Current Sense Peak Current Threshold vs V<sub>ITH</sub> Percentage of Nominal Output vs Peak I<sub>SENSE</sub> (Foldback) Maximum Duty Factor vs ## TYPICAL PERFORMANCE CHARACTERISTICS #### Shed Mode at 1Amp, Light Load Current (Circuit of Figure 14) #### Continuous Mode at 1Amp, Light Load Current (Circuit of Figure 14) #### Burst Mode at 1Amp, Light Load Current (Circuit of Figure 14) ## Transient Load Current Response: OAmp to 50Amp (Circuit of Figure 14) ### PIN FUNCTIONS **VIDO to VID4 (Pins 1, 18, 19, 20, 36):** Output Voltage Programming Input Pins. A $3\mu$ A internal pull-up current is provided on each input pin. See Table 1 for details. Do not apply voltage to these pins prior to the application of voltage on the $V_{CC}$ pin. **PLLIN (Pin 2):** Synchronization Input to Phase Detector. This pin is internally terminated to SGND with $50k\Omega$ . The phase-locked loop will force the rising top gate signal of controller 1 to be synchronized with the rising edge of the PLLIN signal. **PLLFLTR (Pin 3):** The phase-locked loop's lowpass filter is tied to this pin. Alternatively, this pin can be driven with an AC or DC voltage source to vary the frequency of the internal oscillator. (Do not apply voltage to this pin prior to the application of voltage on the $V_{CC}$ pin.) **FCB (Pin 4):** Forced Continuous Control Input. The voltage applied to this pin sets the operating mode of the controller. The forced continuous current mode is active when the applied voltage is less than 0.6V. Burst Mode operation will be active when the pin is allowed to float and a stage shedding mode will be active if the pin is tied to the $V_{CC}$ pin. (Do not apply voltage to this pin prior to the application of voltage on the $V_{CC}$ pin.) IN+, IN- (Pins 5, 6): Inputs to an Operational Amplifier. **AMPOUT (Pin 7):** Output of the Operational Amplifier. This amplifier can be used as a switchable voltage gain amplifier to determine the output voltage or as a remote sensing amplifier. **EAIN (Pin 8):** This is the input to the error amplifier which compares the internally VID divided output voltage to the internal 0.6V reference voltage. **SGND (Pin 9):** Signal Ground. This pin must be routed separately under the IC to the PGND pin and then to the main ground plane. SENSE1+, SENSE2+, SENSE3+, SENSE1-, SENSE2-, SENSE3- (Pins 10 to 15): The Inputs to Each Differential Current Comparator. The I<sub>TH</sub> pin voltage and built-in offsets between SENSE- and SENSE+ pins, in conjunction with R<sub>SENSE</sub>, set the current trip threshold level. **RUN/SS (Pin 16):** Combination of Soft-Start, Run Control Input and Short-Circuit Detection Timer. A capacitor to ground at this pin sets the ramp time to full current output as well as the time delay prior to an output voltage short-circuit shutdown. A minimum value of $0.01\mu F$ is recommended on this pin. I<sub>TH</sub> (Pin 17): Error Amplifier Output and Switching Regulator Compensation Point. All three current comparator's thresholds increase with this control voltage. **PGND (Pin 26):** Driver Power Ground. This pin connects to the sources of the bottom N-channel external MOSFETs and the (-) terminals of $C_{\text{IN}}$ . **BG1 to BG3 (Pins 27, 25, 24):** High Current Gate Drives for Bottom N-Channel MOSFETs. Voltage swing at these pins is from ground to $V_{CG}$ . **V<sub>CC</sub> (Pin 28):** Main Supply Pin. Because this pin supplies both the controller circuit power as well as the high power pulses supplied to drive the external MOSFET gates, this pin needs to be very carefully and closely decoupled to the IC's PGND pin. **SW1 to SW3 (Pins 32, 29, 23):** Switch Node Connections to Inductors. Voltage swing at these pins is from a Schottky diode (external) voltage drop below ground to $V_{IN}$ (where $V_{IN}$ is the external MOSFET supply rail). **TG1 to TG3 (Pins 33, 30, 22):** High Current Gate Drives for Top N-channel MOSFETs. These are the outputs of floating drivers with a voltage swing equal to the boost voltage source superimposed on the switch node voltage SW. **BOOST1 to BOOST3 (Pins 34, 31, 21):** Positive Supply Pins to the Topside Floating Drivers. Bootstrapped capacitors, charged with external Schottky diodes and a boost voltage source, are connected between the BOOST and SW pins. Voltage swing at the BOOST pins is from boost source voltage (typically $V_{CC}$ ) to this boost source voltage $+V_{IN}$ (where $V_{IN}$ is the external MOSFET supply rail). **PGOOD (Pin 35):** This open-drain output is pulled low when the output voltage has been outside the PGOOD tolerance window for the $V_{\text{LIVDLY}}$ delay of approximately 100µs. LINEAR TECHNOLOGY ## **FUNCTIONAL DIAGRAM** Figure 2 ## **OPERATION** (Refer to Functional Diagram) #### **Main Control Loop** The IC uses a constant frequency, current mode stepdown architecture. During normal operation, each top MOSFET is turned on each cycle when the oscillator sets the RS latch, and turned off when the main current comparator, $I_1$ , resets each RS latch. The peak inductor current at which $I_1$ resets the RS latch is controlled by the voltage on the $I_{TH}$ pin, which is the output of the error amplifier EA. The EAIN pin receives a portion of this voltage feedback signal via the AMPOUT pin through the internal VID DAC and is compared to the internal reference voltage. When the load current increases, it causes a slight decrease in the EAIN pin voltage relative to the 0.6V reference, which in turn causes the $I_{TH}$ voltage to increase until each inductor's average current matches one third of the new load current (assuming all three current sensing resistors are equal). In Burst Mode operation and stage shedding mode, after each top MOSFET has turned off, the bottom MOSFET is turned on until either the inductor current starts to reverse, as indicated by current comparator $I_2$ , or the beginning of the next cycle. ## **OPERATION** (Refer to Functional Diagram) The top MOSFET drivers are biased from floating bootstrap capacitor $C_B$ , which is normally recharged during each off cycle, through an external Schottky diode. When $V_{IN}$ decreases to a voltage close to $V_{OUT}$ , however, the loop may enter dropout and attempt to turn on the top MOSFET continuously. The dropout detector counts the number of oscillator cycles that the bottom MOSFET remains off and periodically forces a brief on period to allow $C_B$ to recharge. The main control loop is shut down by pulling the RUN/SS pin low. Releasing RUN/SS allows an internal 1.5 $\mu$ A current source to charge soft-start capacitor $C_{SS}$ . When $C_{SS}$ reaches 1.5V, the main control loop is enabled and the internally buffered $I_{TH}$ voltage is clamped but allowed to ramp as the voltage on $C_{SS}$ continues to ramp. This "soft-start" clamping prevents abrupt current from being drawn from the input power source. When the RUN/SS pin is low, all functions are kept in a controlled state. The RUN/SS pin is pulled low when the $V_{CC}$ input voltage is below 4V or when the IC die temperature rises above 150°C. #### **Low Current Operation** The FCB pin is a multifunction pin: 1) an analog comparator input to provide regulation for a secondary winding by forcing temporary forced PWM operation and 2) a logic input to select between three modes of operation. #### A) Burst Mode Operation When the FCB pin voltage is below 0.6V, the controller performs as a continuous, PWM current mode synchronous switching regulator. The top and bottom MOSFETs are alternately turned on to maintain the output voltage independent of direction of inductor current. When the FCB pin is below $V_{\rm CC}-1.5{\rm V}$ but greater than 0.6V, the controller performs as a Burst Mode switching regulator. Burst Mode operation sets a minimum output current level before turning off the top switch and turns off the synchronous MOSFET(s) when the inductor current goes negative. This combination of requirements will, at low current, force the $I_{\rm TH}$ pin below a voltage threshold that will temporarily shut off both output MOSFETs until the output voltage drops slightly. There is a burst comparator having 60mV of hysteresis tied to the $I_{\rm TH}$ pin. This hysteresis results in output signals to the MOSFETs that turn them on for several cycles, followed by a variable "sleep" interval depending upon the load current. The resultant output voltage ripple is held to a very small value by having the hysteretic comparator after the error amplifier gain block. #### B) Stage Shedding Operation When the FCB pin is tied to the $V_{\text{CC}}$ pin, Burst Mode operation is disabled and the forced minimum inductor current requirement is removed. This provides constant frequency, discontinuous current operation over the widest possible output current range. At approximately 10% of maximum designed load current, the second and third output stages are shut off and the first output stage alone is active in discontinuous current mode. This "stage shedding" optimizes efficiency by eliminating the gate charging losses and switching losses of the other two output stages. Additional cycles will be skipped when the output load current drops below 1% of maximum designed load current in order to maintain the output voltage. This Stage Shedding operation is not as efficient as Burst Mode operation at very light loads, but does provide lower noise, constant frequency operating mode down to light load conditions. #### C) Continuous Current Operation Tying the FCB pin to ground will force continuous current operation. This is the least efficient operating mode, but may be desirable in certain applications. The output can source or sink current in this mode. When forcing continuous operation and sinking current, this current will be forced back into the main power supply, potentially boosting the input supply to dangerous voltage levels—BEWARE! #### **Frequency Synchronization** The phase-locked loop allows the internal oscillator to be synchronized to an external source using the PLLIN pin. The output of the phase detector at the PLLFLTR pin is also the DC frequency control input of the oscillator which operates over a 250kHz to 600kHz range corresponding to a voltage input from 0V to 2.4V. When locked, the PLL aligns the turn on of the top MOSFET to the rising edge of LINEAR ## **OPERATION** (Refer to Functional Diagram) the synchronizing signal. When no frequency information is supplied to the PLLIN pin, PLLFLTR goes low, forcing the oscillator to minimum frequency. A DC source can be applied to the PLLFLTR pin to externally set the desired operating frequency. An approximate 20µA discharge current will be present at the pin with no PLLIN signal. Input capacitance ESR requirements and efficiency losses are reduced substantially in a multiphase architecture because the peak current drawn from the input capacitor is effectively divided by the number of phases used and power loss is proportional to the RMS current squared. A 3-stage, single output voltage implementation can reduce input path power loss by 90%. #### **Operational Amplifier** This amplifier can be used to satisfy output voltage requirements that change according to the mode of circuit or CPU operation. The output voltage can be dropped several hundred millivolts when using an externally switched resistive divider based upon the activity level or speed requirement by changing the output voltage feedback factor. The amplifier can swing to within 1.2V of the positive power supply at low output current ( $\leq 1$ mA). The amplifier has an output slew rate of $5V/\mu s$ and is capable of driving capacitive loads at an output sourcing RMS current of up to 10mA. #### **Power Good** The PGOOD pin is connected to the drain of an internal N-channel MOSFET. The MOSFET is turned on once an internal delay has elapsed and the output voltage has been away from its nominal value by greater than 10%. If the output returns to normal prior to the delay timeout, the timer is reset. There is no delay time for the rising of the PGOOD output once the output voltage is within the $\pm 10\%$ "window." #### **Short-Circuit Detection** The RUN/SS capacitor is used initially to turn on and limit the inrush current from the input power source. Once the controllers have been given time, as determined by the capacitor on the RUN/SS pin, to charge up the output capacitors and provide full load current, the RUN/SS capacitor is then used as a short-circuit timeout circuit. If the output voltage falls to less than 70% of its nominal output voltage, the RUN/SS capacitor begins discharging, assuming that the output is in a severe overcurrent and/or short-circuit condition. If the condition lasts for a long enough period, as determined by the size of the RUN/SS capacitor, the controller will be shut down until the RUN/SS pin voltage is recycled. This built-in latchoff can be overridden by providing > 5µA at a compliance of 3.8V to the RUN/SS pin. This additional current shortens the softstart period but prevents net discharge of the RUN/SS capacitor during a severe overcurrent and/or short-circuit condition. Foldback current limiting is activated when the output voltage falls below 70% of its nominal level whether or not the short-circuit latchoff circuit is enabled. Foldback current limit can be overridden by clamping the EAIN pin such that the voltage is held above the (70%)(0.6V) or 0.42V level even when the actual output voltage is low. #### **Input Undervoltage Reset** The RUN/SS capacitor will be reset if the input voltage, $(V_{CC})$ is allowed to fall below approximately 3.8V. The capacitor on the pin will be discharged until the short-circuit arming latch is disarmed. The RUN/SS capacitor will attempt to cycle through a normal soft-start ramp up after the $V_{CC}$ supply rises above 3.8V. This circuit prevents power supply latchoff in the event of input power switching break-before-make situations. The PGOOD pin is held low during start-up until the RUN/SS capacitor rises above the short-circuit latchoff arming threshold of approximately 3.8V. The basic application circuit is shown in Figure 1 on the first page of this data sheet. External component selection is driven by the load requirement, and normally begins with the selection of an inductance value based upon the desired operating frequency, inductor current and output voltage ripple requirements. Once the inductors and operating frequency have been chosen, the current sensing resistors can be calculated. Next, the power MOSFETs and Schottky diodes are selected. Finally, $C_{IN}$ and $C_{OUT}$ are selected according to the required voltage ripple requirements. The circuit shown in Figure 1 can be configured for operation up to a MOSFET supply voltage of 28V (limited by the external MOSFETs and possibly the minimum on-time). #### **Operating Frequency** The IC uses a constant frequency, phase-lockable architecture with the frequency determined by an internal capacitor. This capacitor is charged by a fixed current plus an additional current which is proportional to the voltage applied to the PLLFLTR pin. Refer to the Phase-Locked Loop and Frequency Synchronization section for additional information. A graph for the voltage applied to the PLLFLTR pin versus frequency is given in Figure 3. As the operating frequency is increased the gate charge losses will be higher, reducing efficiency (see Efficiency Considerations). The maximum switching frequency is approximately 720kHz. Figure 3. Oscillator Frequency vs V<sub>PLLFLTR</sub> #### **Inductor Value Calculation and Output Ripple Current** The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. So why would anyone ever choose to operate at lower frequencies with larger components? The answer is efficiency. A higher frequency generally results in lower efficiency because of MOSFET gate charge and transition losses. In addition to this basic tradeoff, the effect of inductor value on ripple current and low current operation must also be considered. The PolyPhase approach reduces both input and output ripple currents while optimizing individual output stages to run at a lower fundamental frequency, enhancing efficiency. The inductor value has a direct effect on ripple current. The inductor ripple current $\Delta I_L$ per individual section, N, decreases with higher inductance or frequency and increases with higher $V_{IN}$ or $V_{OUT}$ : $$\Delta I_{L} = \frac{V_{OUT}}{fL} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ where f is the individual output stage operating frequency. In a PolyPhase converter, the net ripple current seen by the output capacitor is much smaller than the individual inductor ripple currents due to the ripple cancellation. The details on how to calculate the net output ripple current can be found in Application Note 77. Figure 4 shows the net ripple current seen by the output capacitors for the different phase configurations. The output ripple current is plotted for a fixed output voltage as the duty factor is varied between 10% and 90% on the x-axis. The output ripple current is normalized against the inductor ripple current at zero duty factor. The graph can be used in place of tedious calculations. As shown in Figure 4, the zero output ripple current is obtained when: $$\frac{V_{OUT}}{V_{IN}} = \frac{k}{N}$$ where k = 1, 2, ..., N - 1 So the number of phases used can be selected to minimize the output ripple current and therefore the output ripple voltage at the given input and output voltages. In applications having a highly varying input voltage, additional phases will produce the best results. LINEAR Accepting larger values of $\Delta I_L$ allows the use of low inductances but can result in higher output voltage ripple. A reasonable starting point for setting ripple current is $\Delta I_L = 0.4(I_{OUT})/N$ , where N is the number of channels and $I_{OUT}$ is the total load current. Remember, the maximum $\Delta I_L$ occurs at the maximum input voltage. The individual inductor ripple currents are constant determined by the inductor, input and output voltages. Figure 4. Normalized Peak Output Current vs Duty Factor $[I_{RMS} = 0.3(I_{O(P-P)})]$ #### **Inductor Core Selection** Once the value for L1 to L3 is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of ferrite, molypermalloy or Kool $M\mu^{\otimes}$ cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate! Molypermalloy (from Magnetics, Inc.) is a very good, low loss core material for toroids, but it is more expensive than Kool $M\mu$ is a registered trademark of Magnetics, Inc. ferrite. A reasonable compromise from the same manufacturer is Kool M $\mu$ . Toroids are very space efficient, especially when you can use several layers of wire. Because they lack a bobbin, mounting is more difficult. However, designs for surface mount are available which do not increase the height significantly. #### Power MOSFET and D1, D2, D3 Selection At least two external power MOSFETs must be selected for each of the three output sections: One N-channel MOSFET for the top (main) switch and one or more N-channel MOSFET(s) for the bottom (synchronous) switch. The number, type and "on" resistance of all MOSFETs selected take into account the voltage step-down ratio as well as the actual position (main or synchronous) in which the MOSFET will be used. A much smaller and much lower input capacitance MOSFET should be used for the top MOSFET in applications that have an output voltage that is less than 1/3 of the input voltage. In applications where $V_{IN} >> V_{OLIT}$ , the top MOSFETs' "on" resistance is normally less important for overall efficiency than its input capacitance at operating frequencies above 300kHz. MOSFET manufacturers have designed special purpose devices that provide reasonably low "on" resistance with significantly reduced input capacitance for the main switch application in switching regulators. The peak-to-peak MOSFET gate drive levels are set by the voltage, $V_{CC}$ , requiring the use of logic-level threshold MOSFETs in most applications. Pay close attention to the BV<sub>DSS</sub> specification for the MOSFETs as well; many of the logic-level MOSFETs are limited to 30V or less. Selection criteria for the power MOSFETs include the "on" resistance $R_{DS(ON)}$ , input capacitance, input voltage and maximum output current. MOSFET input capacitance is a combination of several components but can be taken from the typical "gate charge" curve included on most data sheets. The curve is generated by forcing a constant input current into the gate of a common source, current source loaded stage and then plotting the gate voltage versus time. The initial slope is the effect of the gate-to-source and the gate-to-drain capacitance. The flat portion of the curve is the result of the Miller multiplication effect of the drain-to-gate capacitance as the drain drops the voltage across the current source load. The upper sloping line is due to the 3730 drain-to-gate accumulation capacitance and the gate-to-source capacitance. The Miller charge (the increase in coulombs on the horizontal axis from a to b while the curve is flat) is specified for a given $V_{DS}$ drain voltage, but can be adjusted for different $V_{DS}$ voltages by multiplying by the ratio of the application $V_{DS}$ to the curve specified $V_{DS}$ values. A way to estimate the $C_{MILLER}$ term is to take the change in gate charge from points a and b on a manufacturers data sheet and divide by the stated $V_{DS}$ voltage specified. $C_{MILLER}$ is the most important selection criteria for determining the transition loss term in the top MOSFET but is not directly specified on MOSFET data sheets. $C_{RSS}$ and $C_{OS}$ are specified sometimes but definitions of these parameters are not included. Figure 5 When the controller is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by: $$\begin{aligned} & \text{Main Switch Duty Cycle} = \frac{V_{OUT}}{V_{IN}} \\ & \text{Synchronous Switch Duty Cycle} = \left(\frac{V_{IN} - V_{OUT}}{V_{IN}}\right) \end{aligned}$$ The power dissipation for the main and synchronous MOSFETs at maximum output current are given by: $$\begin{split} P_{MAIN} &= \frac{V_{OUT}}{V_{IN}} \bigg( \frac{I_{MAX}}{N} \bigg)^2 \Big( 1 + \delta \Big) R_{DS(ON)} + \\ &V_{IN}^2 \frac{I_{MAX}}{2N} \Big( R_{DR} \Big) \Big( C_{MILLER} \Big) \bullet \\ & \bigg[ \frac{1}{V_{CC} - V_{TH(IL)}} + \frac{1}{V_{TH(IL)}} \bigg] \Big( f \Big) \\ P_{SYNC} &= \frac{V_{IN} - V_{OUT}}{V_{IN}} \bigg( \frac{I_{MAX}}{N} \bigg)^2 \Big( 1 + \delta \Big) R_{DS(ON)} \end{split}$$ where N is the number of output stages, $\delta$ is the temperature dependency of $R_{DS(ON)}$ , $R_{DR}$ is the effective top driver resistance (approximately $2\Omega$ at $V_{GS} = V_{MILLER}$ ), $V_{IN}$ is the drain potential and the change in drain potential in the particular application. $V_{TH(IL)}$ is the data sheet specified typical gate threshold voltage specified in the power MOSFET data sheet at the specified drain current. $C_{MILLER}$ is the calculated capacitance using the gate charge curve from the MOSFET data sheet and the technique described above. Both MOSFETs have I $^2$ R losses while the topside N-channel equation includes an additional term for transition losses, which peak at the highest input voltage. For V<sub>IN</sub> < 12V, the high current efficiency generally improves with larger MOSFETs, while for V<sub>IN</sub> > 12V, the transition losses rapidly increase to the point that the use of a higher R<sub>DS(ON)</sub> device with lower C<sub>MILLER</sub> actually provides higher efficiency. The synchronous MOSFET losses are greatest at high input voltage when the top switch duty factor is low or during a short circuit when the synchronous switch is on close to 100% of the period. The term (1 + $\delta$ ) is generally given for a MOSFET in the form of a normalized R<sub>DS(ON)</sub> vs temperature curve, but $\delta$ = 0.005/°C can be used as an approximation for low voltage MOSFETs. The Schottky diodes, D1 to D3 shown in Figure 1 conduct during the dead time between the conduction of the two large power MOSFETs. This prevents the body diode of the bottom MOSFET from turning on, storing charge during the dead time and requiring a reverse recovery period which could cost as much as several percent in efficiency. A 2A to 8A Schottky is generally a good compromise for both regions of operation due to the relatively small average current. Larger diodes result in additional transition loss due to their larger junction capacitance. #### CIN and COUT Selection In continuous mode, the source current of each top N-channel MOSFET is a square wave of duty cycle $V_{OUT}/V_{IN}$ . A low ESR input capacitor sized for the maximum RMS current must be used. The details of a close form equation can be found in Application Note 77. Figure 6 shows the input capacitor ripple current for different phase configuration. rations with the output voltage fixed and input voltage varied. The input ripple current is normalized against the DC output current. The graph can be used in place of tedious calculations. The minimum input ripple current can be achieved when the product of phase number and output voltage, $N(V_{OUT})$ , is approximately equal to the input voltage $V_{IN}$ or: $$\frac{V_{OUT}}{V_{IN}} = \frac{k}{N}$$ where k = 1, 2, ..., N - 1 So the phase number can be chosen to minimize the input capacitor size for the given input and output voltages. In the graph of Figure 4, the local maximum input RMS capacitor currents are reached when: $$\frac{V_{OUT}}{V_{IN}} = \frac{2k-1}{N} \text{ where } k = 1, 2, ..., N$$ These worst-case conditions are commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturer's ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. Always consult the capacitor manufacturer if there is any question. The Figure 6 graph shows that the peak RMS input current is reduced linearly, inversely proportional to the number N Figure 6. Normalized Input RMS Ripple Current vs Duty Factor for One to Six Output Stages of stages used. It is important to note that the efficiency loss is proportional to the input RMS current squared and therefore a 3-stage implementation results in 90% less power loss when compared to a single phase design. Battery/input protection fuse resistance (if used), PC board trace and connector resistance losses are also reduced by the reduction of the input ripple current in a PolyPhase system. The required amount of input capacitance is further reduced by the factor, N, due to the effective increase in the frequency of the current pulses. Ceramic capacitors are becoming very popular for small designs but several cautions should be observed. "X7R", "X5R" and "Y5V" are examples of a few of the ceramic materials used as the dielectric layer, and these different dielectrics have very different effect on the capacitance value due to the voltage and temperature conditions applied. Physically, if the capacitance value changes due to applied voltage change, there is a concommitant piezo effect which results in radiating sound! A load that draws varying current at an audible rate may cause an attendant varying input voltage on a ceramic capacitor, resulting in an audible signal. A secondary issue relates to the energy flowing back into a ceramic capacitor whose capacitance value is being reduced by the increasing charge. The voltage can increase at a considerably higher rate than the constant current being supplied because the capacitance value is decreasing as the voltage is increasing! Ceramic capacitors, when properly selected and used however, can provide the lowest overall loss due to their extremely low ESR. The selection of $C_{OUT}$ is driven by the required effective series resistance (ESR). Typically once the ESR requirement is satisfied the capacitance is adequate for filtering. The steady-state output ripple ( $\Delta V_{OUT}$ ) is determined by: $$\Delta V_{OUT} \approx \Delta I_{RIPPLE} \left( ESR + \frac{1}{8NfC_{OUT}} \right)$$ where f = operating frequency of each stage, N is the number of output stages, $C_{OUT}$ = output capacitance and $\Delta I_L$ = ripple current in each inductor. The output ripple is highest at maximum input voltage since $\Delta I_L$ increases with input voltage. The output ripple will be less than 50mV at max $V_{IN}$ with $\Delta I_L$ = $0.4I_{OUT(MAX)}$ assuming: $C_{OUT}$ required ESR < N • R<sub>SENSE</sub> and $C_{OUT} > 1/(8Nf)(R_{SENSE})$ The emergence of very low ESR capacitors in small, surface mount packages makes very small physical implementations possible. The ability to externally compensate the switching regulator loop using the $I_{TH}$ pin allows a much wider selection of output capacitor types. The impedance characteristics of each capacitor type is significantly different than an ideal capacitor and therefore requires accurate modeling or bench evaluation during design. Manufacturers such as Nichicon, United Chemicon and Sanyo should be considered for high performance throughhole capacitors. The OS-CON semiconductor dielectric capacitor available from Sanyo and the Panasonic SP surface mount types have a good (ESR)(size) product. Once the ESR requirement for $C_{OUT}$ has been met, the RMS current rating generally far exceeds the $I_{RIPPLE(P-P)}$ requirement. Ceramic capacitors from AVX, Taiyo Yuden, Murata and Tokin offer high capacitance value and very low ESR, especially applicable for low output voltage applications. In surface mount applications, multiple capacitors may have to be paralleled to meet the ESR or RMS current handling requirements of the application. Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. New special polymer surface mount capacitors offer very low ESR also but have much lower capacitive density per unit volume. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. Several excellent choices are the AVX TPS, AVX TPSV, the KEMET T510 series of surface-mount tantalums or the Panasonic SP series of surface mount special polymer capacitors available in case heights ranging from 2mm to 4mm. Other capacitor types include Sanyo POS-CAP, Sanyo OS-CON, Nichicon PL series and Sprague 595D series. Consult the manufacturer for other specific recommendations. ## **R<sub>SENSE</sub> Selection for Output Current** Once the frequency and inductor have been chosen, R<sub>SENSE1</sub>, R<sub>SENSE2</sub>, R<sub>SENSE3</sub> are determined based on the required peak inductor current. The current comparator has a typical maximum threshold of 75mV/R<sub>SENSE</sub> and an input common mode range of SGND to (1.1) • $V_{CC}$ . The current comparator threshold sets the peak inductor current, yielding a maximum average output current $I_{MAX}$ equal to the peak value less half the peak-to-peak ripple current, $\Delta I_{L}$ . Allowing a margin for variations in the IC and external component values yields: $$R_{SENSE} = N \frac{50mV}{I_{MAX}}$$ The IC works well with values of $R_{SENSE}$ from $0.002\Omega$ to $0.02\Omega.$ #### **V<sub>CC</sub>** Decoupling The $V_{CC}$ pin supplies power not only the internal circuits of the controller but also the top and bottom gate drivers on the IC and therefore must be bypassed very carefully to ground with a ceramic capacitor, type X7R or X5R (depending upon the operating temperature environment) of at least $1\mu F$ immediately next to the IC and preferably an additional 10µF placed very close to the IC due to the extremely high instantaneous currents involved. The total capacitance, taking into account the voltage coefficient of ceramic capacitors, should be 100 times as large as the total combined gate charge capacitance of ALL of the MOSFETs being driven. Good bypassing close to the IC is necessary to supply the high transient currents required by the MOSFET gate drivers while keeping the 5V supply quiet enough so as not to disturb the very small-signal high bandwidth of the current comparators. ## Topside MOSFET Driver Supply $(C_B, D_B)$ External bootstrap capacitors, $C_B$ , connected to the BOOST pins, supply the gate drive voltages for the topside MOSFETs. Capacitor $C_B$ in the Functional Diagram is charged though diode $D_B$ from $V_{CC}$ when the SW pin is low. When one of the topside MOSFETs turns on, the driver places the $C_B$ voltage across the gate-source of the desired MOSFET. This enhances the MOSFET and turns on the topside switch. The switch node voltage, SW, rises to $V_{IN}$ and the BOOST pin follows. With the topside MOSFET on, the boost voltage is above the input supply ( $V_{BOOST} = V_{CC} + V_{IN}$ ). The value of the boost capacitor $C_B$ needs to be LINEAR 30 to 100 times that of the total gate charge capacitance of the topside MOSFET(s) as specified on the manufacturer's data sheet. The reverse breakdown of $D_B$ must be greater than $V_{\text{IN}(\text{MAX})}$ . #### **Operational Amplifier** The amplifier has a 0 to $V_{CC}-1.4V$ common mode input range and an output swing range of 0 to $V_{CC}-1.2V$ . The output uses an NPN emitter follower without any internal pull-down current. A DC resistive load to ground is required in order to sink current. #### **Output Voltage** The IC includes a digitally controlled 5-bit attenuator between the AMPOUT pin and the EAIN pin resulting in output voltages as defined in Table 1. Output voltages with 25mV increments are produced from 0.6V to 1V and 50mV increments from 1V to 1.75V. Each VID digital input is pulled up to a logical high with an internal $3\mu A$ . The input logic threshold is approximately 1.2V but the input circuit can withstand an input voltage of up to 7V. Table 1. VID Output Voltage Programming | | | CODE | | | V <sub>OUT</sub> | CODE | | | | V <sub>OUT</sub> | | |----|----|------|----|----|------------------|------|----|----|----|------------------|--------| | B4 | В3 | B2 | B1 | B0 | | B4 | В3 | B2 | B1 | B0 | | | 1 | 1 | 1 | 1 | 1 | 0.600V | 0 | 1 | 1 | 1 | 1 | 1.000V | | 1 | 1 | 1 | 1 | 0 | 0.625V | 0 | 1 | 1 | 1 | 0 | 1.050V | | 1 | 1 | 1 | 0 | 1 | 0.650V | 0 | 1 | 1 | 0 | 1 | 1.100V | | 1 | 1 | 1 | 0 | 0 | 0.675V | 0 | 1 | 1 | 0 | 0 | 1.150V | | 1 | 1 | 0 | 1 | 1 | 0.700V | 0 | 1 | 0 | 1 | 1 | 1.200V | | 1 | 1 | 0 | 1 | 0 | 0.725V | 0 | 1 | 0 | 1 | 0 | 1.250V | | 1 | 1 | 0 | 0 | 1 | 0.750V | 0 | 1 | 0 | 0 | 1 | 1.300V | | 1 | 1 | 0 | 0 | 0 | 0.775V | 0 | 1 | 0 | 0 | 0 | 1.350V | | 1 | 0 | 1 | 1 | 1 | 0.800V | 0 | 0 | 1 | 1 | 1 | 1.400V | | 1 | 0 | 1 | 1 | 0 | 0.825V | 0 | 0 | 1 | 1 | 0 | 1.450V | | 1 | 0 | 1 | 0 | 1 | 0.850V | 0 | 0 | 1 | 0 | 1 | 1.500V | | 1 | 0 | 1 | 0 | 0 | 0.875V | 0 | 0 | 1 | 0 | 0 | 1.550V | | 1 | 0 | 0 | 1 | 1 | 0.900V | 0 | 0 | 0 | 1 | 1 | 1.600V | | 1 | 0 | 0 | 1 | 0 | 0.925V | 0 | 0 | 0 | 1 | 0 | 1.650V | | 1 | 0 | 0 | 0 | 1 | 0.950V | 0 | 0 | 0 | 0 | 1 | 1.700V | | 1 | 0 | 0 | 0 | 0 | 0.975V | 0 | 0 | 0 | 0 | 0 | 1.750V | #### **Soft-Start/Run Function** The RUN/SS pin provides three functions: 1) ON/OFF, 2) soft-start and 3) a defeatable short-circuit latch off timer. Soft-start reduces the input power sources' surge currents by gradually increasing the controller's current limit (proportional to an internal buffered and clamped $V_{ITH}$ ). The latchoff timer prevents very short, extreme load transients from tripping the overcurrent latch. A small pull-up current (>5µA) supplied to the RUN/SS pin will prevent the overcurrent latch from operating. A maximum pull-up current of 200µA is allowed into the RUN/SS pin even though the voltage at the pin may exceed the absolute maximum rating for the pin. This is a result of the limited current and the internal protection circuit on the pin. The following explanation describes how this function operates. An internal 1.5 $\mu$ A current source charges up the C<sub>SS</sub> capacitor. When the voltage on RUN/SS reaches 1.5V, the controller is permitted to start operating. As the voltage on RUN/SS increases from 1.5V to 3V, the internal current limit is increased from 0V/R<sub>SENSE</sub> to 75mV/R<sub>SENSE</sub>. The output current limit ramps up slowly, taking an additional 1s/ $\mu$ F to reach full current. The output current thus ramps up slowly, eliminating the starting surge current required from the input power supply. If RUN/SS has been pulled all the way to ground, there is a delay before starting of approximately: $$t_{DELAY} = \frac{1.5V}{1.5\mu A} C_{SS} = (1s/\mu F) C_{SS}$$ $$t_{IRAMP} = \frac{3V - 1.5V}{1.5\mu A} C_{SS} = (1s/\mu F) C_{SS}$$ By pulling the RUN/SS controller pin below 0.4V the IC is put into low current shutdown ( $I_Q < 50\mu A$ ). The RUN/SS pin can be driven directly from logic as shown in Figure 7. Diode, D1, in Figure 7 reduces the start delay but allows C<sub>SS</sub> to ramp up slowly providing the soft-start function. The RUN/SS pin has an internal 6V zener clamp (see the Functional Diagram). #### **Fault Conditions: Overcurrent Latchoff** The RUN/SS pins also provide the ability to latch off the controllers when an overcurrent condition is detected. The RUN/SS capacitor is used initially to turn on and limit the inrush current of all three output stages. After the controllers have been started and been given adequate time to charge up the output capacitor and provide full load current, the RUN/SS capacitor is used for a short-circuit timer. If the output voltage falls to less than 70% of its nominal value, the RUN/SS capacitor begins discharging on the assumption that the output is in an overcurrent condition. If the condition lasts for a long enough period, as determined by the size of the RUN/SS capacitor, the discharge current, and the circuit trip point, the controller will be shut down until the RUN/SS pin voltage is recycled. If the overload occurs during start-up, the time can be approximated by: $$t_{LO1} >> (C_{SS} \bullet 0.6V)/(1.5\mu A) = 4 \bullet 10^5 (C_{SS})$$ If the overload occurs after start-up, the voltage on the RUN/SS capacitor will continue charging and will provide additional time before latching off: $$t_{LO2} >> (C_{SS} \cdot 3V)/(1.5\mu A) = 2 \cdot 10^6 (C_{SS})$$ This built-in overcurrent latchoff can be overridden by providing a pull-up resistor to the RUN/SS pin from $V_{CC}$ as shown in Figure 7. When $V_{CC}$ is 5V, a 200k resistance will prevent the discharge of the RUN/SS capacitor during an overcurrent condition but also shortens the soft-start period, so a larger RUN/SS capacitor value may be required. Figure 7. RUN/SS Pin Interfacing Why should you defeat overcurrent latchoff? During the prototyping stage of a design, there may be a problem with noise pick-up or poor layout causing the protection circuit to latch off the controller. Defeating this feature allows troubleshooting of the circuit and PC layout. The internal foldback current limiting still remains active, thereby protecting the power supply system from failure. A decision can be made after the design is complete whether to rely solely on foldback current limiting or to enable the latchoff feature by removing the pull-up resistor. The value of the soft-start capacitor $C_{SS}$ may need to be scaled with output current, output capacitance and load current characteristics. The minimum soft-start capacitance is given by: $$C_{SS} > (C_{OUT})(V_{OUT}) (10^{-4}) (R_{SENSE})$$ The minimum recommended soft-start capacitor of $C_{SS} = 0.1 \mu F$ will be sufficient for most applications. #### **Current Foldback** In certain applications, it may be desirable to defeat the internal current foldback function. A negative impedance is experienced when powering a switching regulator. That is, the input current is higher at a lower $V_{IN}$ and decreases as $V_{IN}$ is increased. Current foldback is designed to accommodate a normal, resistive load having increasing current draw with increasing voltage. The EAIN pin should be artificially held 70% above its nominal operating level of 0.6V, or 0.42V in order to prevent the IC from "folding back" the peak current level. A suggested circuit is shown in Figure 8. Figure 8. Foldback Current Elimination The emitter of Q1 will hold up the EAIN pin to a voltage in the absence of $V_{OUT}$ that will prevent the internal sensing circuitry from reducing the peak output current. Removing the function in this manner eliminates the external MOSFET's protective feature under short-circuit conditions. This technique will also prevent the short-circuit latchoff function from turning off the part during a short-circuit event and the peak output current will only be limited to N • 75mV/R<sub>SFNSF</sub>. #### **Undervoltage Reset** In the event that the input power source to the IC ( $V_{CC}$ ) drops below 3.8V, the RUN/SS capacitor will be discharged to ground. When $V_{CC}$ rises above 3.8V, the RUN/SS capacitor will be allowed to recharge and initiate another soft-start turn-on attempt. This may be useful in applications that switch between two supplies that are not diode connected, but note that this cannot make up for the resultant interruption of the regulated output. #### Phase-Locked Loop and Frequency Synchronization The IC has a phase-locked loop comprised of an internal voltage controlled oscillator and phase detector. This allows the top MOSFET of output stage 1's turn-on to be locked to the rising edge of an external source. The frequency range of the voltage controlled oscillator is $\pm 50\%$ around the center frequency $f_0$ . A voltage applied to the PLLFLTR pin of 1.2V corresponds to a frequency of approximately 400kHz. The nominal operating frequency range of the IC is 225kHz to 680kHz. The phase detector used is an edge sensitive digital type that provides zero degrees phase shift between the external and internal oscillators. This type of phase detector will not lock the internal oscillator to harmonics of the input frequency. The PLL hold-in range, $\Delta f_H$ , is equal to the capture range, $\Delta f_C$ : $$\Delta f_H = \Delta f_C = \pm 0.5 f_O$$ The output of the phase detector is a complementary pair of current sources charging or discharging the external filter components on the PLLFLTR pin. A simplified block diagram is shown in Figure 9. Figure 9. Phase-Locked Loop Block Diagram If the external frequency (f<sub>PLLIN</sub>) is greater than the oscillator frequency, f<sub>OSC</sub>, current is sourced continuously, pulling up the PLLFLTR pin. When the external frequency is less than fosc, current is sunk continuously, pulling down the PLLFLTR pin. If the external and internal frequencies are the same, but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. Thus, the voltage on the PLLFLTR pin is adjusted until the phase and frequency of the external and internal oscillators are identical. At this stable operating point, the phase comparator output is open and the filter capacitor $C_{IP}$ holds the voltage. The IC PLLIN pin must be driven from a low impedance source such as a logic gate located close to the pin. When using multiple ICs for a phase-locked system, the PLLFLTR pin of the master oscillator should be biased at a voltage that will guarantee the slave oscillator(s) ability to lock onto the master's frequency. A voltage of 1.7V or below applied to the master oscillator's PLLFLTR pin is recommended in order to meet this requirement. The resultant operating frequency will be approximately 550kHz for 1.7V. The loop filter components ( $C_{LP}$ , $R_{LP}$ ) smooth out the current pulses from the phase detector and provide a stable input to the voltage controlled oscillator. The filter components $C_{LP}$ and $R_{LP}$ determine how fast the loop acquires lock. Typically $R_{LP}$ =10k and $C_{LP}$ ranges from 0.01 $\mu$ F to 0.1 $\mu$ F. #### **Minimum On-Time Considerations** Minimum on-time, $t_{ON(MIN)}$ , is the smallest time duration that the IC is capable of turning on the top MOSFET. It is determined by internal timing delays and the gate charge of the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that: $$t_{ON(MIN)} < \frac{V_{OUT}}{V_{IN}(f)}$$ If the duty cycle falls below what can be accommodated by the minimum on-time, the IC will begin to skip every other cycle, resulting in half-frequency operation. The output voltage will continue to be regulated, but the ripple current and ripple voltage will increase. The minimum on-time for the IC is generally about 110ns. However, as the peak sense voltage decreases the minimum on-time gradually increases. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple. If an application can operate close to the minimum ontime limit, an inductor must be chosen that is low enough in value to provide sufficient ripple amplitude to meet the minimum on-time requirement. As a general rule, keep the inductor ripple current for each channel equal to or greater than 30% of $I_{OUT(MAX)}$ at $V_{IN(MAX)}$ . #### **Efficiency Considerations** The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as: %Efficiency = 100% - (L1 + L2 + L3 + ...) where L1, L2, etc. are the individual losses as a percentage of input power. #### **Checking Transient Response** The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs, V<sub>OUT</sub> shifts by an amount equal to $\Delta I_{1,OAD} \bullet ESR$ , where ESR is the effective series resistance of $C_{OUT}$ . $\Delta I_{LOAD}$ also begins to charge or discharge C<sub>OUT</sub>, generating the feedback error signal that forces the regulator to adapt to the current change and return V<sub>OUT</sub> to its steady-state value. During this recovery time, V<sub>OUT</sub> can be monitored for excessive overshoot or ringing, which would indicate a stability problem. **The** availability of the $I_{TH}$ pin not only allows optimization of control loop behavior, but also provides a DC coupled and AC filtered closed-loop response test point. The DC step, rise time and settling at this test point truly reflects the closed-loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The $I_{TH}$ external components shown in the Figure 1 circuit will provide an adequate starting point for most applications. The I<sub>TH</sub> series R<sub>C</sub>-C<sub>C</sub> filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.2 to 5 times their suggested values) to maximize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be decided upon because the various types and values determine the loop feedback factor gain and phase. An output current pulse of 20% to 80% of full load current having a rise time of < 2µs will produce output voltage and I<sub>TH</sub> pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. The initial output voltage step, resulting from the step change in output current, may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the I<sub>TH</sub> pin signal which is in the feedback loop and is the filtered and compensated control loop response. The gain of the loop will be increased by increasing R<sub>C</sub> and the bandwidth of the loop will be increased by decreasing $C_C$ . If $R_C$ is increased by the same factor that $C_C$ is decreased, the zero frequency will be kept the same, thereby keeping the phase the same in the most critical frequency range of the feedback loop. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. A second, more severe transient is caused by switching in loads with large (>1 $\mu F$ ) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $C_{OUT}$ , causing a rapid drop in $V_{OUT}$ . No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If $C_{LOAD}$ is greater than 2% of $C_{OUT}$ , the switch rise time should be controlled so that the load rise time is limited to approximately $1000 \bullet R_{SENSE} \bullet C_{LOAD}$ . Thus a $250 \mu F$ capacitor and a $2 m \Omega$ $R_{SENSE}$ resistor would require a $500 \mu s$ rise time, limiting the charging current to about 1A. LINEAD ## Automotive Considerations: Plugging into the Cigarette Lighter As battery-powered devices go mobile, there is a natural interest in plugging into the cigarette lighter in order to conserve or even recharge battery packs during operation. But before you connect, be advised: you are plugging into the supply from hell. The main battery line in an automobile is the source of a number of nasty potential transients, including load dump, reverse battery and double battery. Load dump is the result of a loose battery cable. When the cable breaks connection, the field collapse in the alternator can cause a positive spike as high as 60V which takes several hundred milliseconds to decay. Reverse battery is just what it says, while double battery is a consequence of tow-truck operators finding that a 24V jump start cranks cold engines faster than 12V. The network shown in Figure 10 is the most straightforward approach to protect a DC/DC converter from the ravages of an automotive battery line. The series diode prevents current from flowing during reverse battery, while the transient suppressor clamps the input voltage during load dump. Note that the transient suppressor should not conduct during double-battery operation, but must still clamp the input voltage below breakdown of the converter. Although the IC has a maximum input voltage of 32V on the SW pins, most applications will be limited to 30V by the MOSFET BVDSS. Figure 10. Automotive Application Protection #### **Design Example (Using Three Phases)** As a design example, assume $V_{CC} = 5V$ , $V_{IN} = 12V$ (nominal), $V_{IN} = 20V$ (max), $V_{OUT} = 1.3V$ , $I_{MAX} = 45A$ and f = 400kHz. The inductance value is chosen first based upon a 30% ripple current assumption. The highest value of ripple current in each output stage occurs at the maximum input voltage. Apply a 400kHz signal into the PLLIN pin or apply 1.2V to the PLLFLTR pin. $$L = \frac{V_{OUT}}{f(\Delta I)} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ $$= \frac{1.3V}{\left( 400kHz \right) \left( 30\% \right) \left( 15A \right)} \left( 1 - \frac{1.3V}{20V} \right)$$ $$\geq 0.68\mu H$$ Using $L=0.6\mu H$ , a commonly available value results in 34% ripple current. The worst-case output ripple for the three stages operating in parallel will be less than 11% of the peak output current. $R_{SENSE1}$ , $R_{SENSE2}$ and $R_{SENSE3}$ can be calculated by using a conservative maximum sense current threshold of 65mV and taking into account half of the ripple current: $$R_{SENSE} = \frac{65mV}{15A\left(1 + \frac{34\%}{2}\right)} = 0.0037\Omega$$ Use a commonly available $0.003\Omega$ sense resistor. Next verify the minimum on-time is not violated. The minimum on-time occurs at maximum $V_{\text{CC}}\colon$ $$t_{ON(MIN)} = \frac{V_{OUT}}{V_{IN(MAX)}(f)} = \frac{1.3V}{20V(400kHz)} = 162ns$$ The output voltage will be set by the VID code according to Table 1. The power dissipation on the topside MOSFET can be estimated. Using a Fairchild FDS6688 for example, $R_{DS(ON)} = 7m\Omega$ , $C_{MILLER} = 15nC/15V = 1000pF$ . At maximum input voltage with T(estimated) = $50^{\circ}$ C: $$\begin{split} P_{MAIN} \approx & \frac{1.8V}{20V} \Big(15\Big)^2 \Big[1 + \Big(0.005\Big) \Big(50^{\circ}\text{C} - 25^{\circ}\text{C}\Big)\Big] \\ & 0.007\Omega + \Big(20\Big)^2 \Bigg(\frac{45\text{A}}{\Big(2\Big)\Big(3\Big)}\Bigg) \Big(2\Omega\Big) \Big(1000\text{pF}\Big) \\ & \Bigg(\frac{1}{5V - 1.8V} + \frac{1}{1.8V}\Bigg) \Big(400\text{kHz}\Big) = 2.2W \end{split}$$ The worst-case power dissipation by the synchronous MOSFET under normal operating conditions at elevated ambient temperature and estimated 50°C junction temperature rise is: $$P_{SYNC} = \frac{20V - 1.3V}{20V} (15A)^2 (1.25)(0.007\Omega) = 1.84W$$ A short circuit to ground will result in a folded back current of: $$I_{SC} \approx \frac{25mV}{\left(2+3\right)m\Omega} + \frac{1}{2} \left(\frac{150ns(20V)}{0.6\mu H}\right) = 7.5A$$ with a typical value of $R_{DS(ON)}$ and $d=(0.005/^{\circ}C)(50^{\circ}C)=0.25$ . The resulting power dissipated in the bottom MOSFET is: $$P_{SYNC} = (7.5A)^2 (1.25)(0.007\Omega) \approx 0.5W$$ which is less than one third of the normal, full load conditions. Incidentally, since the load no longer dissipates any power, total system power is decreased by over 90%. Therefore, the system actually cools significantly during a shorted condition! ### PC Board Layout Checklist When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. These items are also illustrated graphically in the layout diagram of Figure 12. Check the following in the PC layout: 1) Are the signal and power ground paths isolated? Keep the SGND at one end of a printed circuit path thus preventing MOSFET currents from traveling under the IC. The IC signal ground pin should be used to hook up all control circuitry on one side of the IC, routing the copper through SGND, under the IC covering the "shadow" of the package, connecting to the PGND pin and then continuing on to the (–) plates of $C_{IN}$ and $C_{OUT}$ . The $V_{CC}$ decoupling capacitor should be placed immediately adjacent to the IC between the $V_{CC}$ pin and PGND. A $1\mu F$ ceramic capacitor of the X7R or X5R type is small enough to fit very close to the IC to minimize the ill effects of the large current pulses drawn to drive the bottom MOSFETs. An additional 4.7 $\mu F$ to $10\mu F$ of ceramic, tantalum or other very low ESR capacitance is recommended in or- der to keep the internal IC supply quiet. The power ground returns to the sources of the bottom N-channel MOSFETs, anodes of the Schottky diodes and (-) plates of $C_{IN}$ , which should have as short lead lengths as possible. - 2) Does the IC IN $^+$ pin connect to the (+) plates of C<sub>OUT</sub>? A 30pF to 300pF feedforward capacitor between the AMPOUT and EAIN pins should be placed as close as possible to the IC. - 3) Are the SENSE<sup>-</sup> and SENSE<sup>+</sup> printed circuit traces for each channel routed together with minimum PC trace spacing? The filter capacitors between SENSE<sup>+</sup> and SENSE<sup>-</sup> for each channel should be as close as possible to the pins of the IC. Connect the SENSE<sup>-</sup> and SENSE<sup>+</sup> pins to the pads of the sense resistor as illustrated in Figure 11. Figure 11. Kelvin Sensing R<sub>SENSE</sub> - 4) Do the (+) plates of $C_{IN}$ connect to the drains of the topside MOSFETs as closely as possible? This capacitor provides the pulsed current to the MOSFETs. (The loop area formed by $C_{IN}$ , topside MOSFET and bottom MOSFETs must be minimized.) - 5) Keep the switching nodes, SWITCH, BOOST and TG away from sensitive small-signal nodes (SENSE<sup>+</sup>, SENSE<sup>-</sup>, IN<sup>+</sup>, IN<sup>-</sup>, EAIN). Ideally the SWITCH, BOOST and TG printed circuit traces should be routed away and separated from the IC and the "quiet" side of the IC. Separate the high dV/dt printed circuit traces from sensitive small-signal nodes with ground traces or ground planes. - 6) Use a low impedance source such as a logic gate to drive the PLLIN pin and keep the lead as short as possible. 7) Minimize trace impedances of TG, BG and SW nets. TG and SW must be routed in parallel with minimum distance. Figure 12 illustrates all branch currents in a three-phase switching regulator. It becomes very clear after studying the current waveforms why it is critical to keep the high switching current paths to a small physical size. High electric and magnetic fields will radiate from these "loops" just as radio stations transmit signals. The output capacitor ground should return to the negative terminal of the input capacitor and not share a common ground path with any switched current paths. The left half of the circuit gives rise to the "noise" generated by a switching regulator. The ground terminations of the synchronous MOSFETs and Schottky diodes should return to the bottom plate(s) of the input capacitor(s) with a short isolated PC trace since very high switched currents are present. A separate isolated path from the bottom plate(s) of the input and output capacitor(s) should be used to tie in the IC power ground pin (PGND). This technique keeps inherent signals generated by high current pulses taking alternate current paths that have finite impedances during the total period of the switching regulator. External OPTI-LOOP compensation allows overcompensation for PC layouts which are not optimized but this is not the recommended design procedure. Figure 12 # Simplified Visual Explanation of How a 3-Phase Controller Reduces Both Input and Output RMS Ripple Current The effect of multiphase power supply design significantly reduces the amount of ripple current in both the input and output capacitors. The RMS input ripple current is divided by, and the effective ripple frequency is multiplied up by the number of phases used (assuming that the input voltage is greater than the number of phases used times the output voltage). The output ripple amplitude is also reduced by, and the effective ripple frequency is increased by the number of phases used. Figure 13 graphically illustrates the principle. Figure 13 The worst-case input RMS ripple current for a single stage design peaks at twice the value of the output voltage. The worst-case input RMS ripple current for a two stage design results in peaks at 1/4 and 3/4 of the input voltage, and the worst-case input RMS ripple current for a three stage design results in peaks at 1/6, 1/2, and 5/6 of the input voltage. The peaks, however, are at ever decreasing levels with the addition of more phases. A higher effective duty factor results because the duty factors "add" as long as the currents in each stage are balanced. Refer to AN19 for a detailed description of how to calculate RMS current for the single stage switching regulator. Figure 6 illustrates the RMS input current drawn from the input capacitance versus the duty cycle as determined by the ration of input and output voltage. The peak input RMS current level of the single phase system is reduced by 2/3 in a 3-phase solution due to the current splitting between the three stages. The output ripple current is reduced significantly when compared to the single phase solution using the same inductance value because the $V_{OUT}/L$ discharge currents term from the stages that has their bottom MOSFETs on subtract current from the $(V_{CC}-V_{OUT})/L$ charging current resulting from the stage which has its top MOSFET on. The output ripple current for a 3-phase design is: $$I_{P-P} = \frac{V_{OUT}}{(f)(L)} (1-3DC) \quad V_{IN} > 3V_{OUT}$$ The ripple frequency is also increased by three, further reducing the required output capacitance when $V_{CC} < 3V_{OUT}$ as illustrated in Figure 6. The addition of more phases by phase locking additional controllers, always results in no net input or output ripple at $V_{OUT}/V_{IN}$ ratios equal to the number of stages implemented. Designing a system with multiple stages close to the $V_{OUT}/V_{IN}$ ratio will significantly reduce the ripple voltage at the input and outputs and thereby improve efficiency, physical size and heat generation of the overall switching power supply. Refer to Application Note 77 for more information on Polyphase circuits. #### **Efficiency Calculation** To estimate efficiency, the DC loss terms include the input and output capacitor ESR, each MOSFET $R_{DS(0N)}$ , inductor resistance $R_L$ , the sense resistance $R_{SENSE}$ and the forward drop of the Schottky rectifier at the operating output current and temperature. Typical values for the design example given previously in this data sheet are: Main MOSFET $R_{DS(ON)}=7m\Omega$ ( $9m\Omega$ at $90^{\circ}C$ ) Sync MOSFET $R_{DS(ON)}=7m\Omega$ ( $9m\Omega$ at $90^{\circ}C$ ) $C_{INESR}=20m\Omega$ $C_{OUTESR}=3m\Omega$ $R_{L}=2.5m\Omega$ $R_{SENSE}=3m\Omega$ $V_{SCHOTTKY}=0.8V$ at 15A (0.7V at $90^{\circ}C$ ) $V_{OUT}=1.3V$ $V_{IN}=12V$ $I_{MAX}=45A$ $\delta=0.5\%/^{\circ}C$ N=3 f=400kHz The main MOSFET is on for the duty factor $V_{OUT}/V_{IN}$ and the synchronous MOSFET is on for the rest of the period or simply $(1-V_{OUT}/V_{IN})$ . Assuming the ripple current is small, the AC loss in the inductor can be made small if a good quality inductor is chosen. The average current, $I_{OUT}$ is used to simplify the calaculations. The equation below is not exact but should provide a good technique for the comparison of selected components and give a result that is within 10% to 20% of the final application. The temperature of the MOSFET's die temperature may require interative calculations if one is not familiar typical performance. A maximum operating junction temperature of 90° to 100°C for the MOSFETs is recommended for high reliability applications. Common output path DC loss: $$P_{COMPATH} \approx N \left(\frac{I_{MAX}}{N}\right)^2 \left(R_L + R_{SENSE}\right) + C_{OUTESR} Loss$$ This totals 3.375W + Coutes loss. Total of all three main MOSFET's DC loss: $$P_{MAIN} = N \left( \frac{V_{OUT}}{V_{IN}} \right) \left( \frac{I_{MAX}}{N} \right)^{2} (1 + \delta) R_{DS(ON)} + C_{INESR} Loss$$ This totals 0.87W + C<sub>INFSR</sub> loss at 90°C. Total of all three synchronous MOSFET's DC loss: $$P_{SYNC} = N \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \left(\frac{I_{MAX}}{N}\right)^{2} \left(1 + \delta\right) R_{DS(ON)}$$ This totals 7.2W at 90°C. Total of all three main MOSFET's AC loss: $$P_{MAIN} \approx 3(V_{IN})^2 \frac{45A}{(2)(3)} (2\Omega)(1000pF)$$ $$\left(\frac{1}{5V - 1.8V} + \frac{1}{1.8V}\right)(400kHz) = 6.3W$$ This totals 1W at $V_{IN}$ = 8V, 2.25W at $V_{IN}$ = 12V and 6.25W at $V_{IN}$ = 20V. Total of all three synchronous MOSFET's AC gate loss: (3)Q<sub>G</sub> $$\frac{V_{IN}}{V_{DSSPEC}}$$ (f) = (6)(15nC) $\frac{V_{IN}}{V_{DSSPEC}}$ (4E5) This totals 0.08W at $V_{CC}$ = 8V, 0.12W at $V_{CC}$ = 12V and 0.19W at $V_{CC}$ = 20V. The bottom MOSFET does not experience the Miller capacitance dissipation issue that the main switch does because the bottom switch turns on when its drain is close to ground The Schottky rectifier loss assuming 50ns nonoverlap time: 2 • 3(0.7V)(15A)(50ns)(41E5) This totals 1.26W. The total output power is (1.3V)(45A) = 58.5W and the total input power is approximately 60W so the % loss of each component is as follows: | Main switches' AC loss $(V_{IN} = 12V)$ | 2.25W | 3.75% | |-----------------------------------------|--------|-------| | Main switches' DC loss | 0.87W | 1.5% | | Synchronous switches AC loss | 0.19W | 0.3% | | Synchronous switches DC loss | 7.2W | 12% | | Power path loss | 3.375W | 5.6% | The numbers above represent the values at $V_{CC} = 12V$ . It can be seen from this simple example that two things can be done to improve efficiency: 1) Use two MOSFETs on the synchronous side and 2) use a smaller MOSFET for the main switch with smaller $C_{MILLER}$ to better balance the AC loss with the DC loss. A smaller, less expensive MOSFET can actually perform better in the task of the main switch. M2, M4, M6: Si7856DP OR HAT2165H ## TYPICAL APPLICATION Figure 14. CPU Application 0.6V to 1.75V, 45A Power Supply OR 1µH/19A PANASONIC PCC-D126H L1 TO L3: SUMIDA 1µH/20A CEP125 IROMC-H OR TOKO FH125C LINEAR SWITCHING FREQUENCY: 300kHz $C_{OUT}^{...}$ : 270µF/2V ×6 PANASONIC SP EEUE0D271R CIN: SANYO OS-CON 25SP68M ## PACKAGE DESCRIPTION #### G Package 36-Lead Plastic SSOP (5.3mm) (Reference LTC DWG # 05-08-1640) #### NOTE: - 1. CONTROLLING DIMENSION: MILLIMETERS - 2. DIMENSIONS ARE IN MILLIMETERS (INCHES) - 3. DRAWING NOT TO SCALE - \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED .152mm (.006") PER SIDE - \*\*DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED .254mm (.010") PER SIDE