# NOLOGY Instrumentation Switched Capacitor Building Block # **FEATURES** - Instrumentation Front End with 120dB CMRR - Precise, Charge-Balanced Switching - Operates from 3V to 18V - Internal or External Clock - Operates up to 5MHz Clock Rate - Low Power - Two Independent Sections with One Clock # **APPLICATIONS** - Precision Instrumentation Amplifiers - Ultra Precision Voltage Inverters, Multipliers and Dividers - V–F and F–V Converters - Sample-and-Hold - Switched Capacitor Filters # DESCRIPTION The LTC®1043 is a monolithic, charge-balanced, dual switched capacitor instrumentation building block. A pair of switches alternately connects an external capacitor to an input voltage and then connects the charged capacitor across an output port. The internal switches have a break-before-make action. An internal clock is provided and its frequency can be adjusted with an external capacitor. The LTC1043 can also be driven with an external CMOS clock. The LTC1043, when used with low clock frequencies, provides ultra precision DC functions without requiring precise external components. Such functions are differential voltage to single-ended conversion, voltage inversion, voltage multiplication and division by 2, 3, 4, 5, etc. The LTC1043 can also be used for precise V–F and F–V circuits without trimming, and it is also a building block for switched capacitor filters, oscillators and modulators. The LTC1043 is manufactured using Linear Technology's enhanced LTCMOS<sup>™</sup> silicon gate process. **T**, LTC and LT are registered trademarks of Linear Technology Corporation. LTCMOS is a trademark of Linear Technology Corporation. # TYPICAL APPLICATION #### **Instrumentation Amplifier** ### CMRR vs Frequency # **ABSOLUTE MAXIMUM RATINGS** ### (Note 1) | Supply Voltage | 18V | |--------------------------------|---------------------------------------------------------------| | Input Voltage at Any Pin | $-0.3V \le V_{ N } \le V^+ + 0.3V$ | | Operating Temperature Range | | | LTC1043C | $-40^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$ | | LTC1043M (OBSOLETE) | $\dots$ $-55^{\circ}$ C $\leq T_A \leq 125^{\circ}$ C | | Storage Temperature Range | –65°C to 150°C | | Lead Temperature (Soldering, 1 | 0 sec)300°C | # PACKAGE/ORDER INFORMATION | SH <sub>B</sub> 1 | N<br>18 S3B | ORDER PART<br>NUMBER | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------| | $C_{B}^{+}$ $\boxed{2}$ $C_{B}^{-}$ $\boxed{3}$ $V^{+}$ $\boxed{4}$ $S2B$ $\boxed{5}$ $S1B$ $\boxed{6}$ $S1A$ $\boxed{7}$ $S2A$ $\boxed{8}$ $NC$ $\boxed{9}$ N PACKAGE 18-LEAD PDIP T <sub>JMAX</sub> = 100°C, $\theta_{JA}$ = 100° $T_{JMAX}$ = 150°C, $\theta_{JA}$ = 85°C | | LTC1043CN<br>LTC1043CSW | | D PACKAO 18-LEAD SIDE BRAZEI OBSOLETE P Consider the N18 Package as | D (HERMETIC) PACKAGE s an Alternate Source | LTC1043MD | Consult LTC Marketing for parts specified with wider operating temperature ranges. **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . $V^+ = 10V$ , $V^- = 0V$ , LTC1043M operates from $-55\,^{\circ}\text{C} \le T_A \le 125\,^{\circ}\text{C}$ ; LTC1043C operates from $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , unless otherwise noted. | | | CONDITIONS | | LTC1043M | | | LTC1043C | | | | |------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------|---|----------|-----------|------------|----------|-----------|------------|--------------------------| | SYMBOL | PARAMETER | | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Is | Power Supply Current | Pin 16 Connected High or Low | • | | 0.25 | 0.4<br>0.7 | | 0.25 | 0.4<br>0.7 | mA<br>mA | | | | C <sub>OSC</sub> (Pin 16 to V <sup>-</sup> ) = 100pF | • | | 0.4 | 0.65<br>1 | | 0.4 | 0.65<br>1 | mA<br>mA | | II | OFF Leakage Current | Any Switch, Test Circuit 1 (Note 2) | • | | 6<br>6 | 100<br>500 | | 6<br>6 | 100 | pA<br>nA | | R <sub>ON</sub> | ON Resistance | Test Circuit 2, $V_{IN}$ = 7V, 1 = ±0.5mA<br>V <sup>+</sup> = 10V, V <sup>-</sup> = 0V | • | | 240 | 400<br>700 | | 240 | 400<br>700 | Ω | | R <sub>ON</sub> | ON Resistance | Test Circuit 2, V <sub>IN</sub> = 3.1V, 1 = ±0.5mA<br>V <sup>+</sup> = 5V, V <sup>-</sup> = 0V | • | | 400 | 700<br>1 | | 400 | 700<br>1 | Ω<br>kΩ | | f <sub>OSC</sub> | Internal Oscillator Frequency | $C_{OSC}$ (Pin 16 to V <sup>-</sup> ) = 0pF<br>$C_{OSC}$ (Pin 16 to V <sup>-</sup> ) = 100pF<br>Test Circuit 3 | • | 20<br>15 | 185<br>34 | 50<br>75 | 20<br>15 | 185<br>34 | 50<br>75 | kHz<br>kHz<br>kHz | | I <sub>OSC</sub> | Pin Source or Sink Current | Pin 16 at V <sup>+</sup> or V <sup>-</sup> | • | | 40 | 70<br>100 | | 40 | 70<br>100 | μ <b>Α</b><br>μ <b>Α</b> | | | Break-Before-Make Time | | | | 25 | | | 25 | | ns | | | Clock to Switching Delay | C <sub>OSC</sub> Pin Externally Driven | | | 75 | | | 75 | | ns | | f <sub>M</sub> | Max External CLK Frequency | C <sub>OSC</sub> Pin Externally Driven with CMOS Levels | | | 5 | | | 5 | | MHz | | CMRR | Common Mode Rejection Ratio | V <sup>+</sup> = 5V, V <sup>-</sup> = -5V, -5V < V <sub>CM</sub> < 5V<br>DC to 400Hz | | | 120 | | | 120 | | dB | **Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Note 2: OFF leakage current is guaranteed but not tested at 25°C. # TYPICAL PERFORMANCE CHARACTERISTICS (Test Circuits 2 through 4) # $R_{ON}$ vs $V_{IN}$ ### R<sub>ON</sub> (Peak) vs Power Supply Voltage and Temperature # Oscillator Frequency, fosc vs Cosc # Oscillator Frequency, fosc vs Supply Voltage # Normalized Oscillator Frequency, fosc vs Supply Voltage # TYPICAL PERFORMANCE CHARACTERISTICS (Test Circuits 2 through 4) Oscillator Frequency, $f_{OSC}$ vs Ambient Temperature, $T_A$ 350 Cosc = OpF 325 300 275 (KHZ) 250 225 ) 350<sub>2</sub> 200 $V^{+} = 10V, V^{-} = 0V$ 175 150 125 $V^{+} = 15V, V^{-} = 0V$ 100 -50 0 25 50 75 AMBIENT TEMPERATURE (°C) LTC1043 • TPC10 # **BLOCK DIAGRAM** THE CHARGE BALANCING CIRCUITRY SAMPLES THE VOLTAGE AT S3 WITH RESPECT TO S4 (PIN 16 HIGH) AND INJECTS A SMALL CHARGE AT THE C $^+$ PIN (PIN 16 LOW). THIS BOOSTS THE CMRR WHEN THE LTC1043 IS USED AS AN INSTRUMENTATION AMPLIFIER FRONT END. FOR MINIMUM CHARGE INJECTION IN OTHER TYPES OF APPLICATIONS, S3A AND S3B SHOULD BE GROUNDED THE SWITCHES ARE TIMED AS SHOWN WITH PIN 16 HIGH LTC1043 • BD01 LINEAR # **TEST CIRCUITS** #### Test Circuit 1. Leakage Current Test Test Circuit 3. Oscillator Frequency, fosc #### Test Circuit 2. R<sub>ON</sub> Test Test Circuit 4. CMRR Test NOTE: FOR OPTIMUM CMRR, THE C<sub>OSC</sub> SHOULI BE LARGER THAN 0.0047<sub>M</sub>F, AND THE SAMPLING CAPACITOR ACROSS PINS 11 AND 12 SHOULD BE PLACED OVER A SHIELD TIED TO PIN 10 LTC1043 • TC04 # APPLICATIONS INFORMATION ## Common Mode Rejection Ratio (CMRR) The LTC1043, when used as a differential to single-ended converter rejects common mode signals and preserves differential voltages (Figure 1). Unlike other techniques, the LTC1043's CMRR does not degrade with increasing common mode voltage frequency. During the sampling mode, the impedance of Pins 2, 3 (and 11, 12) should be reasonably balanced, otherwise, common mode signals will appear differentially. The value of the CMRR depends on the value of the sampling and holding capacitors ( $C_S$ , $C_H$ ) and on the sampling frequency. Since the common mode voltages are not sampled, the common mode signal frequency can well exceed the sampling frequency without experiencing aliasing phenomena. The CMRR of Figure 1 is measured by Figure 1. Differential to Single-Ended Converter # APPLICATIONS INFORMATION shorting Pins 7 and 13 and by observing, with a precision DVM, the change of the voltage across $C_H$ with respect to an input CM voltage variation. During the sampling and holding mode, charges are being transferred and minute voltage transients will appear across the holding capacitor. Although the $R_{ON}$ on the switches is low enough to allow fast settling, as the sampling frequency increases, the rate of charge transfer increases and the average voltage measured with a DVM across it will increase proportionally; this causes the CMRR of the sampled data system, as seen by a "continuous" instrument (DVM), to decrease (Figure 2). ### **Switch Charge Injection** Figure 3 shows one out of the eight switches of the LTC1043, configured as a basic sample-and-hold circuit. When the switch opens, a "hold step" is observed and its magnitude depends on the value of the input voltage. Figure 4 shows charge injected into the hold capacitor. For instance, a 2pCb of charge injected into a 0.01µF capacitor causes a 200µV hold step. As shown in Figure 4, there is a predictable and repeatable charge injection cancellation when the input voltage is close to half the supply voltage of the LTC1043. This is a unique feature of this product, containing charge-balanced switches fabricated with a self-aligning gate CMOS process. Any switch of the LTC1043, when powered with symmetrical dual supplies, will sample-and-hold small signals around ground without any significant error. Figure 2. CMRR vs Sampling Frequency ## Shielding the Sampling Capacitor for Very High CMRR Internal or external parasitic capacitors from the C<sup>+</sup> pin(s) to ground affect the CMRR of the LTC1043 (Figure 1). The common mode error due to the internal junction capacitances of the C<sup>+</sup> Pin(s) 2 and 11 is cancelled through internal circuitry. The C<sup>+</sup> pin, therefore, should be used as the top plate of the sampling capacitor. The interpin capacitance between pin 2 and dummy Pin 1 (11 and 10) appears in parallel with the sampling capacitor so it does not degrade the CMRR. A shield placed underneath the sampling capacitor and connected to either Pin 1 or 3 helps to boost the CMRR in excess of 120dB (Figure 5). Excessive external parasitic capacitance between the C<sup>-</sup>pins and ground indirectly degrades CMRR; this becomes visible especially when the LTC1043 is used with clock frequencies above 2kHz. Because of this, if a shield is used, the parasitic capacitance between the shield and circuit ground should be minimized. It is recommended that the outer plate of the sampling capacitor be connected to the $C^-$ pin(s). ### Input Pins, SCR Sensitivity An internal $60\Omega$ resistor is connected in series with the input of the switches (Pins 5, 6, 7, 8, 13, 14, 15, 18) and it is included in the $R_{ON}$ specification. When the input voltage exceeds the power supply by a diode drop, current will flow into the input pin(s). The LTC1043 will not latch until the input current reaches 2mA–3mA. The device will Figure 3 # APPLICATIONS INFORMATION recover from the latch mode when the input drops 3V to 4V below the voltage value which caused the latch. For instance, if an external resistor of $200\Omega$ is connected in series with an input pin, the input can be taken 1.3V above the supply without latching the IC. The same applies for the $C^+$ and $C^-$ pins. # Cosc Pin (16), Figure 6 The Cosc pin can be used with an external capacitor, Cosc, connected from Pin 16 to Pin 17, to modify the internal oscillator frequency. If Pin 16 is floating, the internal 24pF capacitor, plus any external interpin capacitance, set the oscillator frequency around 190kHz with ±5V supply. The typical performance characteristics curves provide the necessary information to set the oscillator frequency for various power supply ranges. Pin 16 can also be driven with an external clock to override the internal oscillator. Although standard 7400 series CMOS gates do not guarantee CMOS levels with the current source and sink requirements of Pin 16, they will in reality drive the Cosc pin. CMOS gates conforming to standard B series output drive have the appropriate voltage levels and more than enough output current to simultaneously drive several LTC1043 C<sub>OSC</sub> pins. The typical trip levels of the Schmitt trigger (Figure 6) are given below. | SUPPLY | TRIP LEVELS | |-------------------------------------------|-------------------------------| | $V^{+} = 5V, V^{-} = 0V$ | $V_H = 3.4VV_L = 1.35V$ | | $V^{+} = 10V, V^{-} = 0V$ | $V_{H} = 6.5 V V_{L} = 2.8 V$ | | V <sup>+</sup> = 15V, V <sup>-</sup> = 0V | $V_{H} = 9.5VV_{L} = 4.1V$ | Figure 4. Individual Switch Charge Injection vs Input Voltage Figure 5. Printed Circuit Board Layout Showing Shielding the Sampling Capacitor Figure 6. Internal Oscillator # Divide by 2 1/2 LTC1043 $V_{OUT} = V_{IN}/2$ $V_{IN}$ 1μF 16 0.01µF $V_{OUT} = V_{IN}/2 \pm 1$ ppm $0 \le V_{IN} \le V^{+}$ $3 \le V^{+} \le 18V$ LTC1043 • A01 Divide by 4 $V_{IN}$ V LTC1043 • A07 ### 0.005% V/F Converter ### 0.01% Analog Multiplier # Single 5V Supply, Ultra Precision Instrumentation Amplifier # Voltage Controlled Current Source with Ground Referred Input and Output ### **Precision Instrumentation Amplifier** LINEAR ### Lock-In Amplifier (= Extremely Narrow-Band Amplifier) ### 50MHz Termal RMS/DC Converter ### Quad Single 5V Supply, Low Hold Step, Sample-and-Hold ### Single Supply Precision Linearized Platinum RTD Signal Conditioner LINEAR TECHNOLOGY ### 0.005% F/V Converter ### **High Frequency Clock Tunable Bandpass Filter** ### Frequency-Controlled Gain Amplifier ### **Relative Humidity Sensor Signal Conditioner** ### Linear Variable Differential Transformer (LVDT), Signal Conditioner ### **Precision Current Sensing in Supply Rails** # PACKAGE DESCRIPTION # N Package 18-Lead PDIP (Narrow .300 Inch) (Reference LTC DWG # 05-08-1510) ### **SW Package** 18-Lead Plastic Small Outline (Wide .300 Inch) (Reference LTC DWG # 05-08-1620)