# Negative Voltage Hot Swap Controller #### **FEATURES** - Allows Safe Board Insertion and Removal from a Live – 48V Backplane - Operates from -10V to -80V - Programmable Inrush Current - Allows 50mA of Reverse Drain Pin Current - Programmable Electronic Circuit Breaker - Programmable Overvoltage Protection - Programmable Undervoltage Lockout - Power Good Control Output ### **APPLICATIONS** - Central Office Switching - -48V Distributed Power Systems - Negative Power Supply Control #### DESCRIPTION The LT®1640AL/LT1640AH are 8-pin, negative voltage Hot Swap™ controllers that allow a board to be safely inserted and removed from a live backplane. Inrush current is limited to a programmable value by controlling the gate voltage of an external N-channel pass transistor. The pass transistor is turned off if the input voltage is less than the programmable undervoltage threshold or greater than the overvoltage threshold. A programmable electronic circuit breaker protects the system against shorts. The PWRGD (LT1640AL) or PWRGD (LT1640AH) signal can be used to directly enable a power module. The LT1640AL is designed for modules with a low enable input and the LT1640AH for modules with a high enable input. The LT1640AL/LT1640AH are available in 8-pin PDIP and SO packages. T, LTC and LT are registered trademarks of Linear Technology Corporation. Hot Swap is a trademark of Linear Technology Corporation. ### TYPICAL APPLICATION #### **Input Inrush Current** # ABSOLUTE MAXIMUM RATINGS (Note 1), All Voltages Referred to Vee | Supply Voltage $(V_{DD} - V_{EE})$ $-0.3V$ to 100V | Operating Temperature Range | |----------------------------------------------------|--------------------------------------------| | PWRGD, PWRGD Pins0.3V to 100V | LT1640ALC/LT1640AHC 0°C to 70°C | | DRAIN Pin –2V to 100V | LT1640ALI/LT1640AHI40°C to 85°C | | SENSE, GATE Pins0.3V to 20V | Storage Temperature Range65°C to 150°C | | UV, OV Pins0.3V to 60V | Lead Temperature (Soldering, 10 sec) 300°C | | Maximum Junction Temperature 125°C | | ### PACKAGE/ORDER INFORMATION Consult factory for parts specified with wider operating temperature ranges. # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 2), $V_{DD} = 48V$ , $V_{EE} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------|-------------------------------|----------------------------------------------------------------------------------------------|---|---------|-----------|----------|-------| | DC | | , | | | | | | | $V_{DD}$ | Supply Operating Range | | • | 10 | | 80 | V | | $I_{DD}$ | Supply Current | UV = 3V, OV = V <sub>EE</sub> , SENSE = V <sub>EE</sub> | • | | 1.3 | 5 | mA | | V <sub>CB</sub> | Circuit Breaker Trip Voltage | $V_{CB} = (V_{SENSE} - V_{EE})$ | • | 40 | 50 | 60 | mV | | I <sub>PU</sub> | GATE Pin Pull-Up Current | Gate Drive On, V <sub>GATE</sub> = V <sub>EE</sub> | • | -30 | -45 | -60 | μА | | I <sub>PD</sub> | GATE Pin Pull-Down Current | Any Fault Condition | | 24 | 50 | 70 | mA | | I <sub>SENSE</sub> | SENSE Pin Current | V <sub>SENSE</sub> = 50mV | | | -20 | | μА | | $\Delta V_{GATE}$ | External Gate Drive | $(V_{GATE} - V_{EE}), 15V \le V_{DD} \le 80V$<br>$(V_{GATE} - V_{EE}), 10V \le V_{DD} < 15V$ | • | 10<br>6 | 13.5<br>8 | 18<br>15 | V | | $V_{UVH}$ | UV Pin High Threshold Voltage | UV Low to High Transition | • | 1.213 | 1.243 | 1.272 | V | | $V_{UVL}$ | UV Pin Low Threshold Voltage | UV High to Low Transition | • | 1.198 | 1.223 | 1.247 | V | | V <sub>UVHY</sub> | UV Pin Hysteresis | | | | 20 | | mV | | I <sub>INUV</sub> | UV Pin Input Current | $V_{UV} = V_{EE}$ | • | | -0.02 | -0.5 | μА | | V <sub>OVH</sub> | OV Pin High Threshold Voltage | OV Low to High Transition | • | 1.198 | 1.223 | 1.247 | V | | $\overline{V_{\text{OVL}}}$ | OV Pin Low Threshold Voltage | OV High to Low Transition | • | 1.165 | 1.203 | 1.232 | V | | V <sub>OVHY</sub> | OV Pin Hysteresis | | | | 20 | | mV | | I <sub>INOV</sub> | OV Pin Input Current | $V_{OV} = V_{EE}$ | • | | -0.03 | -0.5 | μА | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 2), $V_{DD} = 48V$ , $V_{EE} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---|-----|--------------|------------|----------| | $V_{PG}$ | Power Good Threshold | V <sub>DRAIN</sub> – V <sub>EE</sub> , High to Low Transition | | 1.1 | 1.4 | 2.0 | V | | V <sub>PGHY</sub> | Power Good Threshold Hysteresis | | | | 0.4 | | V | | I <sub>DRAIN</sub> | Drain Input Bias Current | V <sub>DRAIN</sub> = 48V | • | 10 | 50 | 500 | μА | | V <sub>OL</sub> | PWRGD Output Low Voltage | $\overline{PWRGD} \text{ (LT1640AL), (V}_{DRAIN} - V_{EE}) < V_{PG}$ $I_{OUT} = 1 \text{mA}$ $I_{OUT} = 5 \text{mA}$ | • | | 0.48<br>1.50 | 0.8<br>3.0 | V | | | PWRGD Output Low Voltage<br>(PWRGD – DRAIN) | PWRGD (LT1640AH), V <sub>DRAIN</sub> = 5V<br>I <sub>OUT</sub> = 1mA | • | | 0.75 | 1.0 | V | | I <sub>OH</sub> | Output Leakage | PWRGD (LT1640AL), V <sub>DRAIN</sub> =48V,<br>V <sub>PWRGD</sub> = 80V | • | | 0.05 | 10 | μА | | R <sub>OUT</sub> | Power Good Output Impedance<br>(PWRGD to DRAIN) | PWRGD (LT1640AH), $(V_{DRAIN} - V_{EE}) < V_{PG}$ | • | 2 | 6.5 | | kΩ | | AC | | | | | | | | | t <sub>PHLOV</sub> | OV High to GATE Low | Figures 1, 2 | | | 1.7 | | μs | | t <sub>PHLUV</sub> | UV Low to GATE Low | Figures 1, 3 | | | 1.5 | | μs | | t <sub>PLHOV</sub> | OV Low to GATE High | Figures 1, 2 | | | 5.5 | | μS | | t <sub>PLHUV</sub> | UV High to GATE High | Figures 1, 3 | | | 6.5 | | μS | | t <sub>PHLSENSE</sub> | SENSE High to Gate Low | Figures 1, 4 | | 2 | 3 | 4 | μS | | t <sub>PHLPG</sub> | DRAIN Low to PWRGD Low<br>DRAIN Low to (PWRGD – DRAIN) High | (LT1640AL) Figures 1, 5<br>(LT1640AH) Figures 1, 5 | | | 0.5<br>0.5 | | μs<br>μs | | t <sub>PLHPG</sub> | DRAIN High to PWRGD High<br>DRAIN High to (PWRGD – DRAIN) Low | (LT1640AL) Figures 1, 5<br>(LT1640AH) Figures 1, 5 | | | 0.5<br>0.5 | | μs<br>μs | **Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. **Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to $V_{\text{EE}}$ unless otherwise specified. ### TYPICAL PERFORMANCE CHARACTERISTICS ### TYPICAL PERFORMANCE CHARACTERISTICS ### PIN FUNCTIONS **PWRGD/PWRGD (Pin 1):** Power Good Output Pin. This pin will toggle when $V_{DRAIN}$ is within $V_{PG}$ of $V_{EE}$ . This pin can be connected directly to the enable pin of a power module. 1640A G07 When the DRAIN pin of the LT1640AL is above $V_{EE}$ by more than $V_{PG}$ , the PWRGD pin will be high impedance, allowing the pull-up current of the module's enable pin to pull the pin high and turn the module off. When $V_{DRAIN}$ drops below $V_{PG}$ , the PWRGD pin sinks current to $V_{EE}$ , pulling the enable pin low and turning on the module. When the DRAIN pin of the LT1640AH is above $V_{EE}$ by more than $V_{PG}$ , the PWRGD pin will sink current to the DRAIN pin which pulls the module's enable pin low, forcing it off. When $V_{DRAIN}$ drops below $V_{PG}$ , the PWRGD sink current is turned off and a 6.5k resistor is connected between PWRGD and DRAIN, allowing the module's pull-up current to pull the enable pin high and turn on the module. 1640A G08 ### PIN FUNCTIONS **OV (Pin 2):** Analog Overvoltage Input. When OV is pulled above the 1.223V low-to-high threshold, an overvoltage condition is detected and the GATE pin will be immediately pulled low. The GATE pin will remain low until OV drops below the 1.203V high-to-low threshold. **UV (Pin 3):** Analog Undervoltage Input. When UV is pulled below the 1.223V high to low threshold, an undervoltage condition is detected and the GATE pin will be immediately pulled low. The GATE pin will remain low until UV rises above the 1.243 low-to-high threshold. The UV pin is also used to reset the electronic circuit breaker. If the UV pin is cycled low and high following the trip of the circuit breaker, the circuit breaker is reset and a normal power-up sequence will occur. **V<sub>EE</sub> (Pin 4):** Negative Supply Voltage Input. Connect to the lower potential of the power supply. **SENSE (Pin 5):** Circuit Breaker Sense Pin. With a sense resistor placed in the supply path between $V_{EE}$ and SENSE, the circuit breaker will trip when the voltage across the resistor exceeds 50mV. Noise spikes of less than $2\mu s$ are filtered out and will not trip the circuit breaker. If the circuit breaker trip current is set to twice the normal operating current, only 25mV is dropped across the sense resistor during normal operation. To disable the circuit breaker, $V_{\text{EE}}$ and SENSE can be shorted together. **GATE (Pin 6):** Gate Drive Output for the External N-Channel. The GATE pin will go high when the following start-up conditions are met: the UV pin is high, the OV pin is low and $(V_{SENSE} - V_{EE}) < 50 \text{mV}$ . The GATE pin is pulled high by a $45 \mu A$ current source and pulled low with a 50 mA current source. **DRAIN (Pin 7):** Analog Drain Sense Input. Connect this pin to the drain of the external N-channel and the $V^-$ pin of the power module. When the DRAIN pin is below $V_{PG}$ , the $\overline{PWRGD}$ or PWRGD pin will toggle. In some conditions, the DRAIN pin is pulled below $V_{EE}$ . The part is not damaged if the reverse DRAIN pin current is limited to 50mA. $V_{DD}$ (Pin 8): Positive Supply Voltage Input. Connect this pin to the higher potential of the power supply inputs and the V<sup>+</sup> pin of the power module. The input supply voltage ranges from 10V to 80V. ### **BLOCK DIAGRAM** ### **TEST CIRCUIT** Figure 1. Test Circuit ### TIMING DIAGRAMS Figure 2. OV to GATE Timing Figure 3. UV to GATE Timing Figure 4. SENSE to GATE Timing Figure 5. DRAIN to PWRGD/PWRGD Timing #### **Hot Circuit Insertion** When circuit boards are inserted into a live –48V backplane, the bypass capacitors at the input of the board's power module or switching power supply can draw huge transient currents as they charge up. The transient currents can cause permanent damage to the board's components and cause glitches on the system power supply. The LT1640A is designed to turn on a board's supply voltage in a controlled manner, allowing the board to be safely inserted or removed from a live backplane. The chip also provides undervoltage, overvoltage and overcurrent protection while keeping the power module off until its input voltage is stable and within tolerance. #### **Power Supply Ramping** The input to the power module on a board is controlled by placing an external N-channel pass transistor (Q1) in the power path (Figure 6a, all waveforms are with respect to the $V_{EE}$ pin of the LT1640A). R1 provides current fault detection and R2 prevents high frequency oscillations. Resistors R4, R5 and R6 provide undervoltage and overvoltage sensing. By ramping the gate of Q1 up at a slow rate, the surge current charging load capacitors C3 and C4 can be limited to a safe value when the board makes connection. Resistor R3 and capacitor C2 act as a feedback network to accurately control the inrush current. The inrush current can be calculated with the following equation: $$I_{INRIJSH} = (45\mu A \cdot C_I)/C2$$ where $C_L$ is the total load capacitance equal to C3 + C4 + module input capacitance. Figure 6a. Inrush Control Circuitry Capacitor C1 and resistor R3 prevent Q1 from momentarily turning on when the power pins first make contact. Without C1 and R3, capacitor C2 would pull the gate of Q1 up to a voltage roughly equal to $V_{EE} \bullet C2/C_{GS}(Q1)$ before the LT1640A could power up and actively pull the gate low. By placing capacitor C1 in parallel with the gate capacitance of Q1 and isolating them from C2 using resistor R3, the problem is solved. The value of C1 should be: $$\left(\frac{V_{INMAX} - V_{TH}}{V_{TH}}\right) \bullet \left(C2 + C_{GD}\right)$$ where $V_{TH}$ is the MOSFET's minimum gate threshold and $V_{\text{INMAX}}$ is the maximum operating input voltage. R3's value is not critical and is given by $(V_{INMAX} + \Delta V_{GATE})/5$ mA. The waveforms are shown in Figure 6b. When the power pins make contact, they bounce several times. While the contacts are bouncing, the LT1640A senses an undervoltage condition and the GATE is immediately pulled low when the power pins are disconnected. Once the power pins stop bouncing, the GATE pin starts to ramp up. When Q1 turns on, the GATE voltage is held constant by the feedback network of R3 and C2. When the DRAIN voltage has finished ramping, the GATE pin then ramps to its final value. Figure 6b. Inrush Control Waveforms #### **Electronic Circuit Breaker** The LT1640A features an electronic circuit breaker function that protects against short circuits or excessive supply currents. By placing a sense resistor between the $V_{EE}$ and SENSE pin, the circuit breaker will be tripped whenever the voltage across the sense resistor is greater than 50mV for more than $3\mu s$ as shown in Figure 7. Note that the circuit breaker threshold should be set sufficiently high to account for the sum of the load current and the inrush current. If the load current can be controlled by the PWRGD/PWRGD pin (as in Figure 6a), the threshold can be set lower, since it will never need to accommodate inrush current and load current simultaneously. When the circuit breaker trips, the GATE pin is immediately pulled to $V_{EE}$ and the external N-channel turns off. The GATE pin will remain low until the circuit breaker is reset by pulling UV low, then high or cycling power to the part. If more than $3\mu s$ deglitching time is needed to reject current noise, an external resistor and capacitor can be added to the sense circuit as shown in Figure 8. R7 and C3 act as a lowpass filter that will slow down the SENSE pin voltage from rising too fast. Since the SENSE pin will source current, typically $20\mu A$ , there will be a voltage drop on R7. This voltage will be counted into the circuit breaker trip voltage just as the voltage across the sense resistor. A small resistor is recommended for R7. A $100\Omega$ for R7 will cause a 2mV error. The following equation can be used to estimate the delay time at the SENSE pin: $$t = -R \bullet C \bullet In \left( 1 - \frac{V(t) - V(t_0)}{V_i - V(t_0)} \right)$$ Where V(t) is the circuit breaker trip voltage, typically 50mV. $V(t_0)$ is the voltage drop across the sense resistor before the short or overcurrent condition occurs. $V_i$ is the voltage across the sense resistor when the short current or overcurrent is applied on it. Example: A system has a 1A current load and a $0.02\Omega$ sense resistor is used. An extended delay circuit needs to be designed for a $50\mu s$ delay time after the load jumps to 5A. In this case: $$V(t) = 50mV$$ $$V(t_0) = 20mV$$ $$V_i = 5A \cdot 0.02\Omega = 100 \text{mV}$$ If we choose R = $100\Omega$ , we will get C = $1\mu F$ . Figure 7. Short-Circuit Protection Waveforms Figure 8. Extending the Short-Circuit Protection Delay Under some conditions, a short circuit at the output can cause the input supply to dip below the UV threshold, resetting the circuit breaker immediately. The LT1640A then cycles on and off repeatedly until the short is removed. This can be minimized by adding a deglitching delay to the UV pin with a capacitor from UV to $V_{EE}$ . This capacitor forms an RC time constant with the resistors at UV, allowing the input supply to recover before the UV pin resets the circuit breaker. A circuit that automatically resets the circuit breaker after a current fault is shown in Figure 9. Transistors Q2 and Q3 along with R7, R8, C4 and D1 form a programmable one-shot circuit. Before a short occurs, the GATE pin is pulled high and Q3 is turned on, pulling node 2 to $V_{EE}$ . Resistor R8 turns off Q2. When a short occurs, the GATE pin is pulled low and Q3 turns off. Node 2 starts to charge C4 and Q2 turns on, pulling the UV pin low and resetting the circuit breaker. As soon as C4 is fully charged, R8 turns off Q2, UV goes high and the GATE starts to ramp up. Q3 turns back on and quickly pulls node 2 back to $V_{EE}$ . Diode D1 clamps node 3 one diode drop below $V_{EE}$ . The duty cycle is set to 10% to prevent Q1 from overheating. Figure 9. Automatic Restart After Current Fault #### **Undervoltage and Overvoltage Detection** The UV (Pin 3) and OV (Pin 2) pins can be used to detect undervoltage and overvoltage conditions at the power supply input. The UV and OV pins are internally connected to analog comparators with 20mV of hysteresis. When the UV pin falls below its threshold or the OV pin rises above its threshold, the GATE pin is immediately pulled low. The GATE pin will be held low until UV is high and OV is low. The undervoltage and overvoltage trip voltages can be programmed using a three resistor divider as shown in Figure 10a. With R4 = 562k, R5 = 9.09k and R6 = 10k, the undervoltage threshold is set to 37V and the overvoltage threshold is set to 71V. The resistor divider will also amplify the 20mV hysteresis at the UV pin and OV pin to 0.6V and 1.2V at the input, respectively. More hysteresis can be added to the UV threshold by connecting resistor R3 between the UV pin and the GATE pin as shown in Figure 10b. Figure 10a. Undervoltage and Overvoltage Sensing Figure 10b. Programmable Hysteresis for Undervoltage Detection The new threshold voltage when the input moves from low to high is: $$V_{UV,LH} = V_{UVH} \left( \frac{R2 \cdot R3 + R1 \cdot R3 + R1 \cdot R2}{R2 \cdot R3} \right)$$ where V<sub>UVH</sub> is typically 1.243V. The new threshold voltage when the input moves from high to low is: $$V_{UV,HL} = V_{UVL} \left( \frac{R2 \bullet R3 + R1 \bullet R3 + R1 \bullet R2}{R2 \bullet R3} \right) - \left( V_{GATE} \bullet \frac{R1}{R3} \right)$$ where V<sub>UVL</sub> is typically 1.223V. The new hysteresis value will be: $$V_{HYS} = V_{UVHY} \left( \frac{R2 \bullet R3 + R1 \bullet R3 + R1 \bullet R2}{R2 \bullet R3} \right) + \left( V_{GATE} \bullet \frac{R1}{R3} \right)$$ With R1 = 562k, R2 = 16.9k and R3 = 1.62M, $V_{GATE}$ = 13.5V and $V_{UVHY}$ = 20mV, the undervoltage threshold will be 43V (from low to high) and 37.6V (from high to low). The hysteresis is 5.4V. A separate resistor divider should be used to set the overvoltage threshold given by: $$V_{OV} = V_{OVH} \left( \frac{R4 + R5}{R5} \right)$$ With R4 = 506k, R5 = 8.87k and $V_{OVH}$ = 1.223V, the overvoltage threshold will be 71V. #### PWRGD/PWRGD Output The PWRGD/PWRGD output can be used to directly enable a power module when the input voltage to the module is within tolerance. The LT1640AL has a PWRGD output for modules with an active low enable input, and the LT1640AH has a PWRGD output for modules with an active high enable input. When the DRAIN voltage of the LT1640AH is high with respect to $V_{EE}$ (Figure 11), the internal transistor Q3 is turned off and R7 and Q2 clamp the PWRGD pin one diode drop ( $\approx 0.7V$ ) above the DRAIN pin. Transistor Q2 sinks the module's pull-up current and the module turns off. When the DRAIN voltage drops below $V_{PG}$ , Q3 will turn on, shorting the bottom of R7 to DRAIN and turning Q2 off. The pull-up current in the module then flows through R7, pulling the PWRGD pin high and enabling the module. Figure 11. Active High Enable Module When the DRAIN voltage of the LT1640AL is high with respect to $V_{EE}$ , the internal pull-down transistor Q2 is off and the $\overline{PWRGD}$ pin is in a high impedance state (Figure 12). The $\overline{PWRGD}$ pin will be pulled high by the module's internal pull-up current source, turning the module off. When the $\overline{DRAIN}$ voltage drops below $V_{PG}$ , Q2 will turn on and the $\overline{PWRGD}$ pin will pull low, enabling the module. The PWRGD signal can also be used to turn on an LED or optoisolator to indicate that the power is good as shown in Figure 13. #### **Gate Pin Voltage Regulation** When the supply voltage to the chip is more than 15.5V, the GATE pin voltage is regulated at 13.5V above $V_{EE}$ . If the supply voltage is less than 15.5V, the GATE voltage will be about 2V below the supply voltage. At the minimum 10V supply voltage, the gate voltage is guaranteed to be greater than 6V. The gate voltage will be no greater than 18V for supply voltages up to 80V. #### **Drain Pin Protection** A unique feature of the LT1640A is the ruggedness of the DRAIN pin. The DRAIN is designed to withstand negative voltages (with respect to $V_{EE}$ ) without requiring an external diode. A short circuit on the -48V backplane pulls up the $V_{EE}$ pin, but due to the storage capacitor C3 (Figure 12), the DRAIN pin is held more negative than the $V_{EE}$ pin. The body diode of Q1, plus the I $\bullet$ R drop across R1 (if R1 is small), holds the DRAIN pin to less than 1.5V below $V_{EE}$ . A 1.5V reverse voltage gives rise to a 50mA reverse drain current, which is within the design capability of the LT1640A. A design with R1 larger than $0.1\Omega$ may require a resistor in series with the DRAIN pin to not exceed the 50mA drain current maximum. Figure 12. Active Low Enable Module Figure 13. Using PWRGD to Drive an Optoisolator ### PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. #### N8 Package 8-Lead PDIP (Narrow 0.300) (LTC DWG # 05-08-1510) \*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm) ### PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. #### \$8 Package 8-Lead Plastic Small Outline (Narrow 0.150) (LTC DWG # 05-08-1610) <sup>\*</sup>DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE S08 1298 <sup>\*\*</sup>DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE #### TYPICAL APPLICATION #### **Using an EMI Filter Module** Many applications place an EMI filter module in the power path to prevent switching noise of the module from being injected back onto the power supply. A typical application using the Lucent FLTR100V10 filter module is shown in Figure 14. When using a filter, an optoisolator is required to prevent common mode transients from destroying the $\overline{PWRGD}$ and $\overline{ON}/OFF$ pins. Figure 14. Typical Application Using a Filter Module ### **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------------|---------------------------------------------|--------------------------------------------------------| | LTC <sup>®</sup> 1421 | Dual Channel, Hot Swap Controller | Operates from 3V to 12V | | LTC1422 | Hot Swap Controller in SO-8 | System Reset Output with Programmable Delay, 3V to 12V | | LT1641 | Positive 48V Hot Swap Controller in SO-8 | Foldback Analog Current Limit | | LTC1642 | Fault Protected Hot Swap Controller | Operates Up to 16.5V, Protected to 33V | | LTC1643 | PCI Hot Swap Controller | 3.3V, 5V, 12V, -12V Supplies for PCI Bus | | LTC1645 | Dual Hot Swap Controller | Operates from 1.2V to 12V, Power Sequencing | | LTC1646 | CompactPCI <sup>™</sup> Hot Swap Controller | 3.3V, 5V Supplies, 1V Precharge, Local PCI Reset Logic | | LTC1647 | Dual Hot Swap Controller | Dual ON Pins for Supplies from 3V to 15V | CompactPCI is a trademark of the PCI Industrial Computer Manufacturers Group