# 90MHz, 22V/µs 16-Bit Accurate Operational Amplifier ### **FEATURES** - 90MHz Gain Bandwidth, f = 100kHz - 22V/µs Slew Rate - Settling Time: 900ns ( $A_V = -1$ , 150 $\mu$ V, 10V Step) - Low Distortion, -96.5dB for 100kHz, 10V<sub>P-P</sub> - Maximum Input Offset Voltage: 75μV - Maximum Input Offset Voltage Drift: 2µV/°C - Maximum (–) Input Bias Current: 10nA - Minimum DC Gain: 1000V/mV - Minimum Output Swing into 2k: ±12.8V - Unity Gain Stable - Input Noise Voltage: 5nV/√Hz - Input Noise Current: 0.6pA/√Hz - Total Input Noise Optimized for 1k < R<sub>S</sub> < 20k</p> - Specified at ±5V and ±15V ### **APPLICATIONS** - 16-Bit DAC Current-to-Voltage Converter - Precision Instrumentation - ADC Buffer - Low Distortion Active Filters - High Accuracy Data Acquisition Systems - Photodiode Amplifiers ## DESCRIPTION The LT®1468 is a precision high speed operational amplifier with 16-bit accuracy and 900ns settling to $150\mu V$ for 10V signals. This unique blend of precision and AC performance makes the LT1468 the optimum choice for high accuracy applications such as DAC current-to-voltage conversion and ADC buffers. The initial accuracy and drift characteristics of the input offset voltage and inverting input bias current are tailored for inverting applications. The 90MHz gain bandwidth ensures high open-loop gain at frequency for reducing distortion. In noninverting applications such as an ADC buffer, the low distortion and DC accuracy allow full 16-bit AC and DC performance. The 22V/µs slew rate of the LT1468 improves large-signal performance in applications such as active filters and instrumentation amplifiers compared to other precision op amps. The LT1468 is manufactured on a complementary bipolar process. It is available in a space saving 3mm × 3mm leadless package, as well as small outline and DIP packages. $\sigma$ , LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. # TYPICAL APPLICATION #### 16-Bit DAC I-to-V Converter #### **Total Harmonic Distortion vs Frequency** # **ABSOLUTE MAXIMUM RATINGS** (Note 1) ### PIN CONFIGURATION ### ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | SPECIFIED TEMPERATURE RANGE | |-------------------|------------------|--------------|--------------------------------|-----------------------------| | LT1468CN8#PBF | NA | LT1468CN8 | 8-Lead PDIP | 0°C to 70°C | | LT1468IN8#PBF | NA | LT1468IN8 | 8-Lead PDIP | -40°C to 85°C | | LT1468CS8#PBF | LT1468CS8#TRPBF | 1468 | 8-Lead Plastic Small Outline | 0°C to 70°C | | LT1468IS8#PBF | LT1468IS8#TRPBF | 14681 | 8-Lead Plastic Small Outline | -40°C to 85°C | | LT1468ACDD#PBF | LT1468ACDD#TRPBF | LDJX | 8-Lead (3mm × 3mm) Plastic DFN | 0°C to 70°C | | LT1468AIDD#PBF | LT1468AIDD#TRPBF | LDJX | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 85°C | | LT1468CDD#PBF | LT1468CDD#TRPBF | LDJX | 8-Lead (3mm × 3mm) Plastic DFN | 0°C to 70°C | | LT1468IDD#PBF | LT1468IDD#TRPBF | LDJX | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 85°C | | LEAD BASED FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | SPECIFIED TEMPERATURE RANGE | | LT1468CN8 | NA | LT1468CN8 | 8-Lead PDIP | 0°C to 70°C | | LT1468IN8 | NA | LT1468IN8 | 8-Lead PDIP | -40°C to 85°C | | LT1468CS8 | LT1468CS8#TR | 1468 | 8-Lead Plastic Small Outline | 0°C to 70°C | | LT1468IS8 | LT1468IS8#TR | 14681 | 8-Lead Plastic Small Outline | -40°C to 85°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CM} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | MIN | TYP | MAX | UNITS | |-----------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------|--------------------------------|---------------|------------------------------| | V <sub>OS</sub> | Input Offset Voltage | N8, S8 | ±15V<br>±5V | | 30<br>50 | 75<br>175 | μV<br>μV | | | | LT1468A, DD Package | ±15V<br>±5V | | 30<br>50 | 75<br>175 | μV<br>μV | | | | LT1468, DD Package | ±15V<br>±5V | | 100<br>150 | 200<br>300 | μV<br>μV | | I <sub>OS</sub> | Input Offset Current | | ±5V to ±15V | | 13 | 50 | nA | | I <sub>B</sub> <sup>-</sup> | Inverting Input Bias Current | | ±5V to ±15V | | 3 | ±10 | nA | | I <sub>B</sub> + | Noninverting Input Bias Current | | ±5V to ±15V | | -10 | ±40 | nA | | | Input Noise Voltage | 0.1Hz to 10Hz | ±5V to ±15V | | 0.3 | | μV <sub>P-P</sub> | | e <sub>n</sub> | Input Noise Voltage | f = 10kHz | ±5V to ±15V | | 5 | | nV/√Hz | | i <sub>n</sub> | Input Noise Voltage | f = 10kHz | ±5V to ±15V | | 0.6 | | pA/√Hz | | R <sub>IN</sub> | Input Resistance | V <sub>CM</sub> = ±12.5V<br>Differential | ±15V<br>±15V | 100<br>50 | 240<br>150 | | MΩ<br>kΩ | | C <sub>IN</sub> | Input Capacitance | | ±15V | | 4 | | pF | | | Input Voltage Range + | | ±15V<br>±5V | 12.5<br>2.5 | 13.5<br>3.5 | | V | | | Input Voltage Range – | | ±15V<br>±5V | | -14.3<br>-4.3 | -12.5<br>-2.5 | V | | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 12.5V$ $V_{CM} = \pm 2.5V$ | ±15V<br>±5V | 96<br>96 | 110<br>112 | | dB<br>dB | | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> = ±4.5V to ±15V | | 100 | 112 | | dB | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_{OUT}$ = ±12.5V, $R_L$ = 10k<br>$V_{OUT}$ = ±12.5V, $R_L$ = 2k<br>$V_{OUT}$ = ±2.5V, $R_L$ = 10k<br>$V_{OUT}$ = ±2.5V, $R_L$ = 2k | ±15V<br>±15V<br>±5V<br>±5V | 1000<br>500<br>1000<br>500 | 9000<br>5000<br>6000<br>3000 | | V/mV<br>V/mV<br>V/mV<br>V/mV | | V <sub>OUT</sub> | Output Swing | $R_L = 10k$ $R_L = 2k$ $R_L = 10k$ $R_L = 2k$ | ±15V<br>±15V<br>±5V<br>±5V | ±13.0<br>±12.8<br>±3.0<br>±2.8 | ±13.6<br>±13.5<br>±3.6<br>±3.5 | | V<br>V<br>V | | I <sub>OUT</sub> | Output Current | $V_{OUT} = \pm 12.5V$ $V_{OUT} = \pm 2.5V$ | ±15V<br>±5V | ±15<br>±15 | ±22<br>±22 | | mA<br>mA | | I <sub>SC</sub> | Short-Circuit Current | $V_{OUT} = 0V, V_{IN} = \pm 0.2V$ | ±15V | ±25 | ±40 | | mA | | SR | Slew Rate | $A_V = -1$ , $R_L = 2k$ (Note 5) | ±15V<br>±5V | 15<br>11 | 22<br>17 | | V/µs<br>V/µs | | | Full-Power Bandwidth | 10V Peak, (Note 6)<br>3V Peak, (Note 6) | ±15V<br>±5V | | 350<br>900 | | kHz<br>kHz | | GBW | Gain Bandwidth | f = 100kHz, R <sub>L</sub> = 2k | ±15V<br>±5V | 60<br>55 | 90<br>88 | | MHz<br>MHz | | THD | Total Harmonic Distortion | $A_V = 2$ , $V_0 = 10V_{P-P}$ , $f = 1kHz$<br>$A_V = 2$ , $V_0 = 10V_{P-P}$ , $f = 100kHz$ | ±15V<br>±15V | | 0.00007<br>0.0015 | | %<br>% | | $t_{r}, t_{f}$ | Rise Time, Fall Time | A <sub>V</sub> = 1, 10% to 90%, 0.1V | ±15V<br>±5V | | 11<br>12 | | ns<br>ns | | | Overshoot | A <sub>V</sub> = 1, 0.1V | ±15V<br>±5V | | 30<br>35 | | %<br>% | | | Propagation Delay | A <sub>V</sub> = 1, 50% V <sub>IN</sub> to 50% V <sub>OUT</sub> ,<br>0.1V | ±15V<br>±5V | | 9<br>10 | | ns<br>ns | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CM} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | MIN | TYP | MAX | UNITS | |------------------|-------------------|------------------------------------------------------------------------------------------------|---------------------|-----|-------------------|------------|----------------| | $\overline{t_s}$ | Settling Time | 10V Step, 0.01%, $A_V = -1$<br>10V Step, 150 $\mu$ V, $A_V = -1$<br>5V Step, 0.01%, $A_V = -1$ | ±15V<br>±15V<br>±5V | | 760<br>900<br>770 | | ns<br>ns<br>ns | | R <sub>0</sub> | Output Resistance | A <sub>V</sub> = 1, f = 100kHz | ±15V | | 0.02 | | Ω | | I <sub>S</sub> | Supply Current | | ±15V<br>±5V | | 3.9<br>3.6 | 5.2<br>5.0 | mA<br>mA | # The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $0^{\circ}C \le T_A \le 70^{\circ}C$ , $V_{CM} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | | MIN | TYP | MAX | UNITS | |-----------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---|--------------------------------|-----|------------|------------------------------| | V <sub>OS</sub> | Input Offset Voltage | N8, S8 | ±15V<br>±5V | • | | | 150<br>250 | μV<br>μV | | | | LT1468A, DD Package | ±15V<br>±5V | • | | | 150<br>250 | μV<br>μV | | | | LT1468, DD Package | ±15V<br>±5V | • | | | 300<br>400 | μV<br>μV | | | Input V <sub>OS</sub> Drift | (Note 7) | ±5V to ±15V | • | | 0.7 | 2.0 | μV/°C | | I <sub>OS</sub> | Input Offset Current | | ±5V to ±15V | • | | | 65 | nA | | | Input Offset Current Drift | | ±5V to ±15V | | | 60 | | pA/°C | | I <sub>B</sub> <sup>-</sup> | Inverting Input Bias Current | | ±5V to ±15V | • | | | ±15 | nA | | | Negative Input Current Drift | | ±5V to ±15V | | | 40 | | pA/°C | | I <sub>B</sub> <sup>+</sup> | Noninverting Input Bias Current | | ±5V to ±15V | • | | | ±50 | nA | | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 12.5V$<br>$V_{CM} = \pm 2.5V$ | ±15V<br>±5V | • | 94<br>94 | | | dB<br>dB | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.5 V \text{ to } \pm 15 V$ | | • | 98 | | | dB | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_{OUT} = \pm 12.5$ V, $R_L = 10$ k<br>$V_{OUT} = \pm 12.5$ V, $R_L = 2$ k<br>$V_{OUT} = \pm 2.5$ V, $R_L = 10$ k<br>$V_{OUT} = \pm 2.5$ V, $R_L = 2$ k | ±15V<br>±15V<br>±5V<br>±5V | • | 500<br>250<br>500<br>250 | | | V/mV<br>V/mV<br>V/mV<br>V/mV | | V <sub>OUT</sub> | Output Swing | $R_L = 10k$ $R_L = 2k$ $R_L = 10k$ $R_L = 2k$ | ±15V<br>±15V<br>±5V<br>±5V | • | ±12.9<br>±12.7<br>±2.9<br>±2.7 | | | V<br>V<br>V | | I <sub>OUT</sub> | Output Current | $V_{OUT} = \pm 12.5V$<br>$V_{OUT} = \pm 2.5V$ | ±15V<br>±5V | • | ±12.5<br>±12.5 | | | mA<br>mA | | I <sub>SC</sub> | Short-Circuit Current | $V_{OUT} = 0V, V_{IN} = \pm 0.2V$ | ±15V | • | ±17 | | | mA | | SR | Slew Rate | $A_V = -1$ , $R_L = 2k$ (Note 5) | ±15V<br>±5V | • | 13<br>9 | | | V/μs<br>V/μs | | GBW | Gain Bandwidth | f = 100kHz, R <sub>L</sub> = 2k | ±15V<br>±5V | • | 55<br>50 | | | MHz<br>MHz | | Is | Supply Current | | ±15V<br>±5V | • | | | 6.5<br>6.3 | mA<br>mA | # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A=25^{\circ}C$ . $-40^{\circ}C \le T_A \le 85^{\circ}C$ , $V_{CM}=0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | VSUPPLY | | MIN | TYP | MAX | UNITS | |-----------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---|--------------------------------|-----|------------|------------------------------| | V <sub>OS</sub> | Input Offset Voltage | N8, S8 | ±15V<br>±5V | • | | | 230<br>330 | μV<br>μV | | | | LT1468A, DD Package | ±15V<br>±5V | • | | | 230<br>330 | μV<br>μV | | | | LT1468, DD Package | ±15V<br>±5V | • | | | 400<br>500 | μV<br>μV | | | Input V <sub>OS</sub> Drift | (Note 7) | ±5V to ±15V | • | | 0.7 | 2.5 | μV/°C | | I <sub>OS</sub> | Input Offset Current | | ±5V to ±15V | • | | | 80 | nA | | | Input Offset Current Drift | | ±5V to ±15V | | | 120 | | pA/°C | | I <sub>B</sub> <sup>-</sup> | Inverting Input Bias Current | | ±5V to ±15V | • | | | ±30 | nA | | | Negative Input Current Drift | | ±5V to ±15V | | | 80 | | pA/°C | | I <sub>B</sub> <sup>+</sup> | Noninverting Input Bias Current | | ±5V to ±15V | • | | | ±60 | nA | | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 12.5V$<br>$V_{CM} = \pm 2.5V$ | ±15V<br>±5V | • | 92<br>92 | | | dB<br>dB | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.5 V \text{ to } \pm 15 V$ | | • | 96 | | | dB | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_{OUT} = \pm 12V, R_L = 10k$<br>$V_{OUT} = \pm 10V, R_L = 2k$<br>$V_{OUT} = \pm 2.5V, R_L = 10k$<br>$V_{OUT} = \pm 2.5V, R_L = 2k$ | ±15V<br>±15V<br>±5V<br>±5V | • | 300<br>150<br>300<br>150 | | | V/mV<br>V/mV<br>V/mV<br>V/mV | | V <sub>OUT</sub> | Output Swing | $R_L = 10k$ $R_L = 2k$ $R_L = 10k$ $R_L = 2k$ | ±15V<br>±15V<br>±5V<br>±5V | • | ±12.8<br>±12.6<br>±2.8<br>±2.6 | | | V<br>V<br>V | | I <sub>OUT</sub> | Output Current | $V_{OUT} = \pm 12.5V$<br>$V_{OUT} = \pm 2.5V$ | ±15V<br>±5V | • | ±7<br>±7 | | | mA<br>mA | | I <sub>SC</sub> | Short-Circuit Current | $V_{OUT} = 0V, V_{IN} = \pm 0.2V$ | ±15V | • | ±12 | | | mA | | SR | Slew Rate | $A_V = -1$ , $R_L = 2k$ (Note 5) | ±15V<br>±5V | • | 9<br>6 | | | V/µs<br>V/µs | | GBW | Gain Bandwidth | f = 100kHz, R <sub>L</sub> = 2k | ±15V<br>±5V | • | 45<br>40 | | | MHz<br>MHz | | Is | Supply Current | | ±15V<br>±5V | • | | | 7.0<br>6.8 | mA<br>mA | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2**: The inputs are protected by back-to-back diodes and two $100\Omega$ series resistors. If the differential input voltage exceeds 0.7V, the input current should be limited to 10mA. Input voltages outside the supplies will be clamped by ESD protection devices and input currents should also be limited to 10mA. **Note 3**: A heat sink may be required to keep the junction temperature below absolute maximum when the output is shorted indefinitely. **Note 4**: The LT1468C is guaranteed to meet specified performance from $0^{\circ}$ C to $70^{\circ}$ C and is designed, characterized and expected to meet these extended temperature limits, but is not tested at $-40^{\circ}$ C and at $85^{\circ}$ C. The LT1468I is guaranteed to meet the extended temperature limits. **Note 5**: Slew rate is measured between $\pm 8V$ on the output with $\pm 12V$ input for $\pm 15V$ supplies and $\pm 2V$ on the output with $\pm 3V$ input for $\pm 5V$ supplies. Note 6: Full power bandwidth is calculated from the slew rate measurement: FPBW = $SR/2\pi V_P$ **Note 7**: This parameter is not 100% tested. # Input Common Mode Range vs Supply Voltage # Input Bias Current vs Input Common Mode Voltage # Input Bias Current vs Temperature ### **Input Noise Spectral Density** 0.1Hz to 10Hz Voltage Noise #### Warm-Up Drift vs Time Open-Loop Gain # Open-Loop Gain vs Temperature # Output Voltage Swing vs Supply Voltage # Output Voltage Swing vs Load Current # Output Short-Circuit Current vs Temperature # Settling Time to 0.01% vs Output Step, $V_S = \pm 15V$ # Settling Time to 0.01% vs Output Step, $V_S = \pm 5V$ Settling Time to 150µV vs Output Step ### Gain Bandwidth and Phase Margin vs Supply Voltage #### Gain Bandwidth and Phase Margin vs Temperature #### **Output Impedance vs Frequency** Frequency Response vs Capacitive Load, A<sub>V</sub> = 1 Frequency Response vs Capacitive Load, $A_V = -1$ #### Slew Rate vs Supply Voltage #### Slew Rate vs Temperature # Total Harmonic Distortion + Noise vs Frequency # Total Harmonic Distortion + Noise vs Amplitude # Undistorted Output Swing vs Frequency, ±15V #### Small-Signal Transient, $A_V = 1$ Small-Signal Transient, $A_V = -1$ Undistorted Output Swing vs Frequency, ±5V Large-Signal Transient, $A_V = 1$ Large-Signal Transient, $A_V = -1$ Total Noise vs Unmatched Source Resistance ### APPLICATIONS INFORMATION The LT1468 may be inserted directly into many operational amplifier applications improving both DC and AC performance, provided that the nulling circuitry is removed. The suggested nulling circuit for the LT1468 is shown below. #### **Offset Nulling** ### **Layout and Passive Components** The LT1468 requires attention to detail in board layout in order to maximize DC and AC performance. For best AC results (for example fast settling time) use a ground plane, short lead lengths, and RF-quality bypass capacitors (0.01 $\mu$ F to 0.1 $\mu$ F) in parallel with low ESR bypass capacitors (1 $\mu$ F to 10 $\mu$ F tantalum). For best DC performance, use "star" grounding techniques, equalize input trace lengths and minimize leakage (i.e., 1.5G $\Omega$ of leakage between an input and a 15V supply will generate 10nA—equal to the maximum I $_{\rm B}$ specification.) Board leakage can be minimized by encircling the input circuitry with a guard ring operated at a potential close to that of the inputs. For inverting configurations tie the ring to ground, in noninverting connections tie the ring to the inverting input (note the input capacitance will increase which may require a compensating capacitor as discussed below.) Microvolt level error voltages can also be generated in the external circuitry. Thermocouple effects caused by temperature gradients across dissimilar metals at the contacts to the inputs can exceed the inherent drift of the amplifier. Air currents over device leads should be minimized, package leads should be short, and the two input leads should be as close together as possible and maintained at the same temperature. Make no connection to Pin 8. This pin is used for factory trim of the inverting input current. The parallel combination of the feedback resistor and gain setting resistor on the inverting input can combine with the input capacitance to form a pole that can cause peaking or even oscillations. For feedback resistors greater than 2k, a feedback capacitor of the value: $$C_F > (R_G)(C_{IN}/R_F)$$ should be used to cancel the input pole and optimize dynamic performance. For applications where the DC noise gain is one, and a large feedback resistor is used, $C_F$ should be greater than or equal to $C_{IN}$ . An example would be a DAC I-to-V converter as shown on the front page of this data sheet where the DAC can have many tens of pF of output capacitance. Another example would be a gain of -1 with 5k resistors; a 5pF to 10pF capacitor should be added across the feedback resistor. The frequency response in a gain of -1 is shown in the Typical Performance curves with 2k and 5.1k resistors with a 5pF feedback capacitor. #### **Nulling Input Capacitance** LINEAR TECHNOLOGY ### APPLICATIONS INFORMATION ### **Input Considerations** Each input of the LT1468 is protected with a $100\Omega$ series resistor and back-to-back diodes across the bases of the input devices. If the inputs can be pulled apart, the input current should be limited to less than 10mA with an external series resistor. Each input also has two ESD clamp diodes—one to each supply. If an input is driven above the supply, limit the current with an external resistor to less than 10mA. The LT1468 employs bias current cancellation at the inputs. The inverting input current is trimmed at zero common mode voltage to minimize errors in inverting applications such as I-to-V converters. The noninverting input current is not trimmed and has a wider variation and therefore a larger maximum value. As the input offset current can be greater than either input current, the use of balanced source resistance is NOT recommended as it actually degrades DC accuracy and also increases noise. The input bias currents vary with common mode voltage as shown in the Typical Performance Characteristics. The cancellation circuitry was not designed to track this common mode voltage because the settling time would have been adversely affected. The LT1468 inputs can be driven to the negative supply and to within 0.5V of the positive supply without phase reversal. As the input moves closer than 0.5V to the positive supply, the output reverses phase. ### **Total Input Noise** The curve of Total Noise vs Unmatched Source Resistance in the Typical Performance Characteristics shows that with source resistance below 1k, the voltage noise of the amplifier dominates. In the 1k to 20k region the increase in noise is due to the source resistance. Above 20k the input current noise component is larger than the resistor noise. ### **Capacitive Loading** The LT1468 drives capacitive loads of up to 100pF in unity gain and 300pF in a gain of -1. When there is a need to drive a larger capacitive load, a small series resistor should be inserted between the output and the load. In addition, a capacitor should be added between the output and the inverting input as shown in Driving Capacitive Loads. ### **Settling Time** The LT1468 is a single stage amplifier with an optimal thermal layout that leads to outstanding settling performance. Measuring settling, even at the 12-bit level is very challenging, and at the 16-bit level requires a great deal of subtlety and expertise. Fortunately, there are two excellent Linear Technology reference sources for settling measurements, Application Notes 47 and 74. Appendix B of AN47 is a vital primer on 12-bit settling measurements, and AN74 extends the state of the art while concentrating on settling time with a 16-bit current output DAC input. #### **Input Stage Protection** #### **Driving Capacitive Loads** ### APPLICATIONS INFORMATION The $150\mu V$ settling curve in the Typical Performance Characteristics is measured using the Differential Amplifier method of AN74 followed by a clamped, nonsaturating gain of 100. The total gain of 500 allows a resolution of $100\mu V/DIV$ with an oscilloscope setting of 0.05V/DIV The settling of the DAC I-to-V converter on the front page was measured using the exact methods of AN74. The optimum nulling of the DAC output capacitance requires 20pF across the 6k feedback resistor. The theoretical limit for 16-bit settling is 11.1 times this RC time constant or 1.33µs. The actual settling time is 1.7µs at the output of the LT1468. The LT1468 is the fastest Linear Technology amplifier in this application. The optional noise filter adds a slight delay of 100ns, but reduces the noise bandwidth to 1.6MHz which increases the output resolution for 16-bit accuracy. #### Distortion The LT1468 has outstanding distortion performance as shown in the Typical Performance curves of Total Harmonic Distortion + Noise vs Frequency and Amplitude. The high open-loop gain and inherently balanced architecture reduce errors to yield 16-bit accuracy to frequencies as high as 100kHz. An example of this performance is the Typical Application titled 100kHz Low Distortion Bandpass Filter. This circuit is useful for cleaning up the output of a high performance signal generator such as the B & K type 1051 or HP3326A. Another key application for LT1468 is buffering the input to a 16-bit A/D converter. In a gain of 1 or 2 this straightforward circuit provides uncorrupted AC and DC levels to the converter, while buffering the A/D input sampleand-hold circuit from high source impedance which can reduce the maximum sampling rate. The front page graph shows better than 16-bit distortion for a gain of 2 with a 10V<sub>P-P</sub> output. # SIMPLIFIED SCHEMATIC # PACKAGE DESCRIPTION ### **DD Package** 8-Lead Plastic DFN (3mm × 3mm) (LTC DWG # 05-08-1698) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS ### NOTE: - 1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-1) 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 5. EXPOSED PAD SHALL BE SOLDER PLATED - 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON TOP AND BOTTOM OF PACKAGE # PACKAGE DESCRIPTION ### N8 Package 8-Lead PDIP (Narrow 0.300) (LTC DWG # 05-08-1510) NOTE: 1. DIMENSIONS ARE MILLIMETERS \*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm) # PACKAGE DESCRIPTION ### S8 Package 8-Lead Plastic Small Outline (Narrow 0.150) (LTC DWG # 05-08-1610) 2. DRAWING NOT TO SCALE 3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm) S08 0303 # TYPICAL APPLICATIONS ### **Instrumentation Amplifier** 16-Bit ADC Buffer $\begin{array}{l} {\rm GAIN} = [R4/R3][1+(1/2)(R2/R1+R3/R4)+(R2+R3)/R5] = 102 \\ {\rm TRIM} \ R5 \ {\rm FOR} \ {\rm GAIN} \\ {\rm TRIM} \ R1 \ {\rm FOR} \ {\rm COMMON} \ {\rm MODE} \ {\rm REJECTION} \\ {\rm BW} = 480 {\rm kHz} \\ \end{array}$ ### 100kHz Low Distortion Bandpass Filter #### 100kHz Distortion | SIGNAL LEVEL | RL | 2ND HARMONIC | 3RD HARMONIC | |---------------------|----|--------------|--------------| | 1V <sub>RMS</sub> | 1M | -106dB | -103dB | | $2V_{RMS}$ | 1M | -105dB | -105dB | | 3.5V <sub>RMS</sub> | 1M | -106dB | -104dB | | 1V <sub>RMS</sub> | 2k | -103dB | -103dB | | 2V <sub>RMS</sub> | 2k | -99dB | -103dB | | 3.5V <sub>RMS</sub> | 2k | -96.5dB | -102dB | 1468 TA05 # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------|-------------------------------------------------------|--------------------------------------------------------------------------------------| | LT1167 | Precision Instrumentation Amplifier | Single Resistor Gain Set, 0.04% Max Gain Error, 10ppm Max Gain<br>Nonlinearity | | LTC1595/LTC1596 | 16-Bit Serial Multiplying I <sub>OUT</sub> DACs | ±1LSB Max INL/DNL, Low Glitch, DAC8043 16-Bit Upgrade | | LTC1597 | 16-Bit Parallel Multiplying I <sub>OUT</sub> DAC | ±1LSB Max INL/DNL, Low Glitch, On-Chip Bipolar Resistors | | LTC1604 | 16-Bit, 333ksps Sampling ADC | ±2.5V Input, SINAD = 90dB, THD = -100dB | | LTC1605 | Single 5V, 16-Bit, 100ksps Sampling ADC | Low Power, ±10V Inputs, Parallel/Byte Interface | | LT1469 | Dual 90MHz 16-Bit Accurate Op Amp | Dual Version of LT1468 | | LT1800 | 80MHz, 25V/µs Low Power Rail-to-Rail Precision Op Amp | $V_S \le \pm 5V$ , $I_{CC} = 1.6$ mA, $V_{OS} \le 350 \mu V$ | | LT6220 | 60MHz, 20V/µs Low Power Rail-to-Rail Precision Op Amp | $V_S \le \pm 5V$ , $I_{CC} = 0.9$ mA, $V_{OS} \le 350 \mu V$ | | LT1722 | 200MHz, 70V/µs Low Noise Precision Op Amp | $V_S \le \pm 5V$ , $e_n = 3.8 \text{nV}/\sqrt{\text{Hz}}$ , $-85 \text{dBc}$ at 1MHz | | LTC6244HV | Dual 50MHz, Low Noise, Precision CMOS Op Amp | $V_S \le \pm 5V$ , $V_{OS} \le 100 \mu V$ , $I_B \le 75 pA$ |