# Dual, Matched Picoampere, Microvolt Input, Low Noise Op Amp ### **FEATURES** ■ Guaranteed Offset Voltage: 50µV Max Guaranteed Bias Current: 25°C: 120pA Max -55°C to 125°C: 700pA Max Guaranteed Drift: 1.5μV/°C Max Low Noise, 0.1Hz to 10Hz: 0.5μV<sub>P-P</sub> ■ Guaranteed Supply Current: 600µA Max Guaranteed CMRR: 112dB MinGuaranteed PSRR: 112dB Min Guaranteed Voltage Gain with 5mA Load Current Guaranteed Matching Characteristics ### **APPLICATIONS** Strain Gauge Signal Conditioner Dual Limit Precision Threshold Detection Charge Integrators Wide Dynamic Range Logarithmic Amplifiers Light Meters Low Frequency Active Filters Standard Cell Buffers Thermocouple Amplifiers 17, LTC and LT are registered trademarks of Linear Technology Corporation. ### DESCRIPTION The LT®1024 dual, matched internally compensated universal precision operational amplifier can be used in practically all precision applications requiring multiple op amps. The LT1024 combines picoampere bias currents (which are maintained over the full -55°C to 125°C temperature range), microvolt offset voltage (and low drift with time and temperature), low voltage and current noise and low power dissipation. Extremely high common mode and power supply rejection ratios, practically immeasurable warm-up drift, and the ability to deliver 5mA load current with a voltage gain of a million, round out the LT1024's superb precision specifications. Tight matching is guaranteed on offset voltage, noninverting bias currents and common mode and power supply rejections. The all-around excellence of the LT1024 eliminates the necessity of the time-consuming error analysis procedure of precision system design in many dual applications; the LT1024 can be stocked as the universal dual op amp in the 14-pin DIP configuration. For a single op amp with similar specifications, see the LT1012 data sheet; for a single supply dual precision op amp in the 8-pin configuration, see the LT1013 data sheet. ### TYPICAL APPLICATION #### Two Op Amp Instrumentation Amplifier \*TRIM FOR COMMON-MODE REJECTION †TRIM FOR GAIN GAIN #### **Input Bias Current vs Temperature** 1024fa ### **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Supply Voltage | ±20V | |--------------------------------------|---------------| | Differential Input Current (Note 2) | ±10mA | | Input Voltage | ±20V | | Output Short Circuit Duration | Indefinite | | Operating Temperature Range | | | LT1024AM/LT1024M (OBSOLETE) | 55°C to 125°C | | LT1024AC/LT1024C | 0°C to 70°C | | Storage Temperature Range | 65°C to 150°C | | Lead Temperature (Soldering, 10 sec) | 300°C | ## PACKAGE/ORDER INFORMATION Consult LTC Marketing for parts specified with wider operating temperature ranges. ## **ELECTRICAL CHARACTERISTICS** Individual Amplifiers. $V_S = \pm 15V$ , $V_{CM} = 0V$ , $T_A = 25^{\circ}C$ unless otherwise noted. | OVIMBOL | DADAMETED | CONDITIONS | _ | 24AM/LT | _ | 1 | 024M/LT1 | | HAUTO | |------------------|------------------------------------------|----------------------------------------|-------|---------|------|-------|----------|------|-------------------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | V <sub>0S</sub> | Input Offset Voltage | | | 15 | 50 | | 20 | 100 | μV | | | Long Term Input Offset Voltage Stability | | | 0.3 | | | 0.3 | | μV/month | | I <sub>OS</sub> | Input Offset Current | | | 20 | 100 | | 25 | 180 | рА | | I <sub>B</sub> | Input Bias Current | | | ±25 | ±120 | | ±30 | ±200 | рА | | e <sub>n</sub> | Input Noise Voltage | 0.1Hz to 10Hz | | 0.5 | | | 0.5 | | μV <sub>P-P</sub> | | e <sub>n</sub> | Input Noise Voltage Density | f <sub>0</sub> = 10Hz (Note 4) | | 17 | 33 | | 17 | 33 | nV/√Hz | | | | f <sub>0</sub> = 1000Hz (Note 4) | | 14 | 24 | | 14 | 24 | nV/√Hz | | i <sub>n</sub> | Input Noise Current Density | $f_0 = 10Hz$ | | 20 | | | 20 | | fA/√Hz | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_{OUT} = \pm 12V, R_L \ge 10k\Omega$ | 250 | 2000 | | 180 | 2000 | | V/mV | | | | $V_{OUT} = \pm 10V, R_L \ge 2k\Omega$ | 150 | 1000 | | 100 | 1000 | | V/mV | | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 13.5V$ | 112 | 132 | | 108 | 132 | | dB | | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> = ±2V to ±20V | 112 | 132 | | 108 | 132 | | dB | | | Input Voltage Range | | ±13.5 | ±14.0 | | ±13.5 | ±14.0 | | V | | V <sub>OUT</sub> | Output Voltage Swing | R <sub>L</sub> = 10kΩ | ±13 | ±14 | | ±13 | ±14 | | V | | | Slew Rate | | 0.1 | 0.2 | | 0.1 | 0.2 | | V/µs | | Is | Supply Current per Amplifier | | | 380 | 600 | | 380 | 700 | μΑ | | | | | | | | | | | 1024fa | ## **ELECTRICAL CHARACTERISTICS** Matching Specifications. V $_S=\pm 15 V,~V_{CM}=0 V,~T_A=25^{\circ} C$ unless otherwise noted. | | | | LT10 | 24AM/LT10 | D24AC | LT10 | | | | |------------------------------|---------------------------------------|-----------------------------|------|-----------|-------|------|-----|------|-------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | | Input Offset Voltage Match | | | 20 | 75 | | 25 | 150 | μV | | I <sub>B</sub> + | Average Noninverting Bias<br>Current | | | ±30 | ±150 | | ±40 | ±250 | pA | | l <sub>OS</sub> <sup>+</sup> | Noninverting Offset Current | | | 30 | 150 | | 30 | 300 | pA | | ΔCMRR | Common Mode Rejection Ratio<br>Match | V <sub>CM</sub> = ±13.5V | 110 | 132 | | 106 | 132 | | dB | | ΔPSRR | Power Supply Rejection Ratio<br>Match | V <sub>S</sub> = ±2V to 20V | 110 | 132 | | 106 | 132 | | dB | | | Channel Separation | f ≤ 10Hz (Note 4) | 134 | 150 | | 134 | 150 | | dB | Individual Amplifiers. The ullet denotes the specifications which apply over the full operating temperature range of 0°C $\leq$ T<sub>A</sub> = 70°C for the LT1024AC and LT1024C; $-55^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 125°C for the LT1024AM and LT1024M. V<sub>S</sub> = $\pm$ 15V, V<sub>CM</sub> = 0V, unless otherwise noted. | | | | | · • • · · · · · · · · · · · · · · · · · | | | | | | | |----------------------|---------------------------------------------------------|---------------------------------------------------------------------------------|---|-----------------------------------------|-----------------|---------------|------------|-----------------|---------------|----------------| | SYMBOL | PARAMETER | CONDITIONS | | LT10<br>MIN | 024AM/LT<br>TYP | 1024AC<br>Max | LT<br>MIN | 1024M/LT<br>Typ | 1024C<br>Max | UNITS | | V <sub>OS</sub> | Input Offset Voltage | 0°C to 70°C<br>-55°C to 125°C | • | | 30<br>40 | 120<br>200 | | 35<br>50 | 200<br>300 | μV<br>μV | | | Average Temperature Coefficient of Input Offset Voltage | | • | | 0.25 | 1.5 | | 0.3 | 2.0 | μV/°C | | I <sub>OS</sub> | Input Offset Current | 0°C to 70°C<br>-55°C to 125°C | • | | 40<br>80 | 250<br>350 | | 50<br>100 | 300<br>500 | pA<br>pA | | | Average Temperature Coefficient of Input Offset Current | | • | | 0.5 | 2.5 | | 0.7 | 3 | pA/°C | | I <sub>B</sub> | Input Bias Current | 0°C to 70°C<br>-55°C to 125°C | • | | ±40<br>±100 | ±250<br>±700 | | ±50<br>±200 | ±400<br>±1300 | pA<br>pA | | | Average Temperature Coefficient of Input Bias Current | 0°C to 70°C<br>-55°C to 125°C | • | | 0.4<br>1 | 3<br>6 | | 0.5<br>2 | 4<br>12 | pA/°C<br>pA/°C | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_{OUT} = \pm 12V, R_L \ge 10k\Omega$<br>$V_{OUT} = \pm 10V, R_L \ge 2k\Omega$ | • | 150<br>100 | 1000<br>600 | | 150<br>100 | 1000<br>600 | | V/mV<br>V/mV | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> = ±13.5V | • | 108 | 128 | | 106 | 128 | | dB | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 2.5 V \text{ to } \pm 18 V$ | • | 108 | 128 | | 106 | 128 | | dB | | | Input Voltage Range | | • | ±13.5 | | | ±13.5 | | | V | | $\overline{V_{OUT}}$ | Output Voltage Swing | $R_L = 10k\Omega$ | • | ±13 | ±14 | | ±13 | ±14 | | V | | Is | Supply Current | | • | | 400 | 800 | | 400 | 900 | μА | **ELECTRICAL CHARACTERISTICS** Matching Specifications. The ullet denotes the specifications which apply over the temperature range of 0°C $\leq$ T<sub>A</sub> = 70°C for the LT1024AC and LT1024C; $-55^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 125°C for the LT1024AM and LT1024M, V<sub>S</sub> = $\pm$ 15V, V<sub>CM</sub> = 0V unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | LT10<br>MIN | D24AM/LT1<br>TYP | IO24AC<br>Max | LT<br>MIN | 1024M/LT<br>TYP | 1024C<br>Max | UNITS | |-----------------------------|------------------------------------|--------------------------------|---|-------------|------------------|---------------|-----------|-----------------|---------------|----------| | | Input Offset Voltage Match | 0°C to 70°C<br>-55°C to 125°C | • | | 35<br>50 | 170<br>280 | | 45<br>70 | 300<br>500 | μV<br>μV | | | Input Offset Voltage Tracking | | • | | 0.3 | 2 | | 0.4 | 3.5 | μV/°C | | I <sub>B</sub> <sup>+</sup> | Average Noninverting Bias Current | 0°C to 70°C<br>-55°C to 125°C | • | | ±40<br>±100 | ±300<br>±800 | | ±50<br>±200 | ±500<br>±1400 | pA<br>pA | | I <sub>OS</sub> + | Noninverting Offset Current | 0°C to 70°C<br>-55°C to 125°C | • | | 40<br>80 | 300<br>800 | | 50<br>150 | 500<br>1500 | pA<br>pA | | ΔCMRR | Common Mode Rejection Ratio Match | V <sub>CM</sub> = ±13.5V | • | 106 | 128 | | 104 | 128 | | dB | | ΔPSRR | Power Supply Rejection Ratio Match | V <sub>S</sub> = ±2.5V to ±18V | • | 106 | 128 | | 104 | 128 | | dB | **Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. **Note 2:** Differential input voltages greater than 1V will cause excessive current to flow through the input protection diodes unless limiting resistance is used. **Note 3:** The V<sup>+</sup> supply terminals are completely independent and may be powered by separate supplies if desired (this approach, however, would sacrifice the advantages of the power supply rejection ratio matching). The V<sup>-</sup> supply terminals are both connected to the common substrate and must be tied to the same voltage. Both V<sup>-</sup> pins should be used. Note 4: This parameter is tested on a sample basis only. #### **Optional Offset Nulling Circuit** ### TYPICAL PERFORMANCE CHARACTERISTICS #### Offset Voltage vs Source Resistance (Balanced or Unbalanced) #### Input Offset Current vs Temperature 1024fa ## TYPICAL PERFORMANCE CHARACTERISTICS #### **Input Bias Current Over** Common Mode Range #### Warm-Up Drift Offset Voltage Drift and Tracking with Temperatures of **Representative Units** #### **Supply Current vs Supply** Voltage per Amplifier **Noise Spectrum** LT1024 • TPC08 #### **Total Noise vs Source** Resistance #### **Common Mode Rejection and CMRR Match vs Frequency** #### **Power Supply Rejection vs** Frequency 1024fa # TYPICAL PERFORMANCE CHARACTERISTICS **Small-Signal Transient** **Large-Signal Transient** ### APPLICATIONS INFORMATION The LT1024 may be inserted directly into OP-10, OP-207 or OP227 sockets with or without removal of external nulling components. The LT1024 is specified over a wide range of power supply voltages from $\pm 2V$ to $\pm 18V$ . Operation with lower supplies is possible down to $\pm 1.2V$ (two NiCad batteries). #### **Advantages of Matched Dual Op Amps** In many applications, the performance of a system depends on the matching between two operational amplifiers rather than the individual characteristics of the two op amps. Two or three op amp instrumentation amplifiers, tracking voltage references, and low drift active filters are some of the circuits requiring matching between two op amps. The well-known triple op amp configuration illustrates these concepts. Output offset is a function of the difference between the offsets of the two halves of the LT1024. This error cancellation principle holds for a considerable number of input-referred parameters in addition to offset voltage and its drift with temperature. Input bias current will be the average of the two noninverting input currents $(I_B^+)$ . The difference between these two currents $(I_{OS}^+)$ is the offset current of the instrumentation amplifier. Common mode and power supply rejections will be dependent only on the match between the two amplifiers (assuming perfect resistor matching). The concepts of common mode and power supply rejection ratio match ( $\Delta$ CMRR and $\Delta$ PSRR) are best demonstrated with a numerical example: Assume CMRR<sub>A</sub> = $+1.0\mu$ V/V or 120dB and CMRR<sub>B</sub> = $+0.5\mu$ V/V or 126dB, then $\Delta$ CMRR = $0.5\mu$ V/V or 126dB if CMRR<sub>B</sub> = $-0.5\mu$ V/V, which is still 126dB, then $\Delta$ CMRR = $1.5\mu$ V/V or 116.5dB. Typical performance of the instrumentation amplifier: Input offset voltage = $25\mu V$ . Input bias current = 30pÅ. Input resistance = $10^{12}\Omega$ . Input offset current = 30pA. Input noise = $0.7\mu V_{P-P}$ . Power bandwidth $(V_0 = \pm 10V) = 80kHz$ . Clearly, the LT1024, by specifying and guaranteeing all of these matching parameters, can significantly improve the performance of matching dependent circuits. #### Three Op Amp Instrumentation Amplifier ### APPLICATIONS INFORMATION #### Achieving Picoampere/Microvolt Performance In order to realize the picoampere/microvolt level accuracy of the LT1024, proper care must be exercised. For example, leakage currents in circuitry external to the op amp can significantly degrade performance. High quality insulation should be used (e.g., Teflon™, Kel-F); cleaning of all insulating surfaces to remove fluxes and other residues will probably be required. Surface coating may be necessary to provide a moisture barrier in high humidity environments. Board leakage can be minimized by encircling the input circuitry with a guard ring operated at a potential close to that of the inputs: in inverting configurations, the guard ring should be tied to ground; in noninverting connections, to the inverting input. Guarding both sides of the printed circuit board is required. Bulk leakage reduction depends on the guard ring width. Nanoampere level leakage into the offset trim terminals can affect offset voltage and drift with temperature. Teflon is a trademark of Dupont. Microvolt level error voltages can also be generated in the external circuitry. Thermocouple effects, caused by temperature gradients across dissimilar metals at the contacts to the input terminals, can exceed the inherent drift of the amplifier. Air currents over device leads should be minimized, package leads should be short, and the two input leads should be as close together as possible and maintained at the same temperature. #### Test Circuit for Offset Voltage and its Drift with Temperature # APPLICATIONS INFORMATION #### **Direct Pressure Transducer to Digital Output Signal Conditioner** # SCHEMATIC DIAGRAM #### 1/2 LT1024 ### PACKAGE DESCRIPTION ### PACKAGE DESCRIPTION #### N Package 14-Lead PDIP (Narrow .300 Inch) (Reference LTC DWG # 05-08-1510) ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|---------------------------------|---------------------| | LT1884 | Picoamp Input, Precision Op Amp | Rail-to-Rail Output |