LP5912-Q1 SNVSAA8C - DECEMBER 2015 - REVISED SEPTEMBER 2016 # LP5912-Q1 Automotive 500-mA Low-Noise, Low-I<sub>Q</sub> LDO #### 1 Features - Qualified for Automotive Applications - AEC Q100-Qualified With the Following Results - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range - Device HBM Classification Level 2 - Device CDM Classification Level C6 - Input Voltage Range: 1.6 V to 6.5 V - Output Voltage Range: 0.8 V to 5.5 V - · Output Current up to 500 mA - Low Output-Voltage Noise: 12 μV<sub>RMS</sub> Typical - PSRR at 1 kHz: 75 dB Typical - Output Voltage Tolerance (V<sub>OUT</sub> ≥ 3.3 V): ±2% - Low I<sub>O</sub> (Enabled, No Load): 30 μA Typical - Low Dropout (V<sub>OUT</sub> ≥ 3.3 V): 95 mV Typical at 500-mA Load - Stable With 1-µF Ceramic Input and Output Capacitors - Thermal-Overload and Short-Circuit Protection - Reverse Current Protection - No Noise Bypass Capacitor Required - Output Automatic Discharge for Fast Turnoff - Power-Good Output With 140-µs Typical Delay - Internal Soft-Start to Limit the In-rush Current - -40°C to +125°C Operating Junction Temperature Range ## 2 Applications - · Automotive Infotainment - Telematics Systems - ADAS Cameras and Radar - · Navigation Systems ## 3 Description The LP5912-Q1 is low-noise LDO that can supply up to 500 mA of output current. Designed to meet the requirements of RF and analog circuits, the LP5912-Q1 device provides low noise, high PSRR, low quiescent current, and low line and load transient response. The LP5912-Q1 offers class-leading noise performance without a noise bypass capacitor and with the ability for remote output capacitance placement. The device is designed to work with a 1- $\mu$ F input and a 1- $\mu$ F output ceramic capacitor (no separate noise bypass capacitor required). This device is available with fixed output voltages from 0.8 V to 5.5 V in 25-mV steps. Contact Texas Instruments Sales for specific voltage option needs. ## **Device Information**(1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | LP5912-Q1 | WSON (6) | 2.00 mm x 2.00 mm | (1) For all available packages, see the Package Option Addendum (POA) at the end of this data sheet. ### **Simplified Schematic** Copyright © 2016, Texas Instruments Incorporated # **Table of Contents** | 1 | Features 1 | | 8.3 Feature Description | 17 | |---|--------------------------------------|----|---------------------------------------------------|---------| | 2 | Applications 1 | | 8.4 Device Functional Modes | 19 | | 3 | Description 1 | 9 | Applications and Implementation | 20 | | 4 | Revision History2 | | 9.1 Application Information | 20 | | 5 | Voltage Options | | 9.2 Typical Application | 20 | | 6 | Pin Configuration and Functions | 10 | Power Supply Recommendations | 23 | | 7 | Specifications4 | 11 | Layout | 24 | | • | 7.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | 24 | | | 7.2 ESD Ratings | | 11.2 Layout Example | 24 | | | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support | 25 | | | 7.4 Thermal Information | | 12.1 Related Documentation | 25 | | | 7.5 Electrical Characteristics | | 12.2 Receiving Notification of Documentation Upda | ites 25 | | | 7.6 Output and Input Capacitors | | 12.3 Community Resources | 25 | | | 7.7 Typical Characteristics | | 12.4 Trademarks | 25 | | 8 | Detailed Description | | 12.5 Electrostatic Discharge Caution | 25 | | • | 8.1 Overview | | 12.6 Glossary | 25 | | | 8.2 Functional Block Diagram | 13 | Mechanical, Packaging, and Orderable Information | 25 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision B (June 2016) to Revision C | Page | |--------------------------------------------------------------|------| | Changed wording of data sheet title and list of Applications | 1 | | Changed wording of first sentence of Description | 1 | | Changes from Revision A (April 2016) to Revision B | Page | | Changed "linear regulator" to "LDO" on page 1 | 1 | | Changes from Original (December 2015) to Revision A | Page | | Changed device from preview to production data | 1 | | Changed Block Diagram | | # **Voltage Options** This device is capable of providing fixed output voltages from 0.8 V to 5.5 V in 25-mV steps. For all available package and voltage options, see the POA at the end of this datasheet. Contact Texas Instruments Sales for specific voltage option needs. ## 6 Pin Configuration and Functions **Pin Functions** | | PIN | 1/0 | DESCRIPTION | |--------|---------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NUMBER | NAME | I/O | DESCRIPTION | | 1 | OUT | 0 | Regulated output voltage | | 2 | NC | | No internal connection. Leave open, or connect to ground. | | 3 | PG | 0 | Power-good indicator. Requires external pullup. | | 4 | EN | I | Enable input. Logic high = device is ON, logic low = device is OFF, with internal 3-M $\Omega$ pulldown. | | 5 | GND | G | Ground | | 6 | IN | Į. | Unregulated input voltage | | _ | Exposed thermal pad | _ | Connect to copper area under the package to improve thermal performance. The use of thermal vias to transfer heat to inner layers of the PCB is recommended. Connect the thermal pad to ground, or leave floating. Do not connect the thermal pad to any potential other than ground. | Copyright © 2015-2016, Texas Instruments Incorporated ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |------------------|---------------------------------------------|-----------|-----------|------| | V <sub>IN</sub> | Input voltage | -0.3 | 7 | V | | V <sub>OUT</sub> | Output voltage | -0.3 | 7 | V | | V <sub>EN</sub> | Enable input voltage | -0.3 | 7 | V | | $V_{PG}$ | Power Good (PG) pin OFF voltage | -0.3 | 7 | V | | TJ | Junction temperature | | 150 | °C | | P <sub>D</sub> | Continuous power dissipation <sup>(3)</sup> | Internall | y Limited | W | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | ., | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------|-----------------------------------------------|-----|----------|------| | $V_{IN}$ | Input supply voltage | 1.6 | 6.5 | V | | $V_{OUT}$ | Output voltage | 0.8 | 5.5 | V | | $V_{EN}$ | Enable input voltage | 0 | $V_{IN}$ | V | | $V_{PG}$ | PG pin OFF voltage | 0 | 6.5 | V | | I <sub>OUT</sub> | Output current | 0 | 500 | mA | | T <sub>J-MAX-OP</sub> | Operating junction temperature <sup>(2)</sup> | -40 | 125 | °C | <sup>(1)</sup> All voltages are with respect to the GND pin. #### 7.4 Thermal Information | | | LP5912-Q1 | | |----------------------|---------------------------------------------------------------|---------------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRV (WSON) | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance, High-K <sup>(2)</sup> | 71.2 <sup>(3)</sup> | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 93.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 40.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 41.1 | °C/W | | ΨJC(bot) | Junction-to-case (bottom) thermal resistance | 11.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>2)</sup> All voltages are with respect to the GND pin. Internal thermal shutdown circuitry protects the device from permanent damage. <sup>(2)</sup> $T_{J-MAX-OP} = (T_{A(MAX)} + (\dot{P}_{D(MAX)} \times R_{\theta JA})).$ <sup>(2)</sup> Thermal resistance value R<sub>θ,JA</sub> is based on the EIA/JEDEC High-K printed circuit board defined by: JESD51-7 - High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages. <sup>(3)</sup> The PCB for the WSON (DRV) package R<sub>0JA</sub> includes two (2) thermal vias under the exposed thermal pad per EIA/JEDEC JESD51-5. #### 7.5 Electrical Characteristics $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$ or 1.6 V, whichever is greater; $V_{EN} = 1.3 \text{ V}$ , $C_{IN} = 1 \mu F$ , $C_{OUT} = 1 \mu F$ , $I_{OUT} = 1 \text{ mA}$ (unless otherwise stated). (1)(2)(3) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|-------| | OUTPUT | VOLTAGE | | 11 | | | | | | | For $V_{OUT(NOM)} \ge 3.3 \text{ V}$ :<br>$V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 6.5 \text{ V}$ ,<br>$I_{OUT} = 1 \text{ mA to } 500 \text{ mA}$ | -2% | | 2% | | | | Output voltage tolerance | For 1.1 V $\leq$ V <sub>OUT(NOM)</sub> $<$ 3.3 V:<br>V <sub>OUT(NOM)</sub> + 0.5 V $\leq$ V <sub>IN</sub> $\leq$ 6.5 V,<br>I <sub>OUT</sub> = 1 mA to 500 mA | -3% | | 20/ | | | $\Delta V_{OUT}$ | | For $V_{OUT(NOM)} < 1.1 \text{ V}$ :<br>1.6 V $\leq$ V <sub>IN</sub> $\leq$ 6.5 V,<br>$I_{OUT} = 1 \text{ mA to } 500 \text{ mA}$ | -3% | | 3% | | | | Line regulation | For $V_{OUT(NOM)} \ge 1.1 \text{ V}$ :<br>$V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 6.5 \text{ V}$ | | 0.8 | | %/V | | | | For V <sub>OUT(NOM)</sub> < 1.1 V:<br>1.6 V ≤ V <sub>IN</sub> ≤ 6.5 V | | | | 70/ V | | | Load regulation | I <sub>OUT</sub> = 1 mA to 500 mA | | 0.0022 | | %/mA | | CURREN | IT LEVELS | | | | | | | I <sub>SC</sub> | Short-circuit current limit | $T_{J} = 25^{\circ}C, see^{(4)}$ | 700 | 900 | 1100 | mA | | $I_{RO}$ | Reverse leakage current <sup>(5)</sup> | V <sub>IN</sub> < V <sub>OUT</sub> | | 10 | 150 | μΑ | | | Quiescent current (6) | $V_{EN} = 1.3 \text{ V}, I_{OUT} = 0 \text{ mA}$ | | 30 | 55 | | | lQ | Quiescent current | $V_{EN} = 1.3 \text{ V}, I_{OUT} = 500 \text{ mA}$ | | 400 | 600 | μA | | $I_{Q(SD)}$ | Quiescent current, shutdown mode (6) | $V_{EN} = 0 V$ $-40^{\circ}C \le T_{J} \le 85^{\circ}C$ | | 0.2 | 1.5 | μΑ | | , | Shuldown mode · | $V_{EN} = 0 V$ | | 0.2 | 5 | | | I <sub>G</sub> | Ground current <sup>(7)</sup> | V <sub>EN</sub> = 1.3 V, I <sub>OUT</sub> = 0 mA | | 35 | | μΑ | | V <sub>DO</sub> DRO | POUT VOLTAGE | | | | | | | V | Drangut valtage (8) | $I_{OUT} = 500 \text{ mA}, 1.6 \text{ V} \le V_{OUT(NOM)} < 3.3 \text{ V}$ | | 170 | 250 | mV | | $V_{DO}$ | Dropout voltage (8) | I <sub>OUT</sub> = 500 mA, 3.3 V ≤ V <sub>OUT(NOM)</sub> ≤ 5.5 V | | 95 | 180 | mV | - All voltages are with respect to the device GND pin, unless otherwise stated. - Minimum and maximum limits are ensured through test, design, or statistical correlation over the junction temperature (T,j) range of $-40^{\circ}$ C to +125°C, unless otherwise stated. Typical values represent the most likely parametric norm at $T_A = 25^{\circ}$ C, and are provided for reference purposes only. - In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to-ambient thermal resistance of the part/package in the application ( $R_{\theta JA}$ ), as given by the following equation: $T_{A-MAX} = T_{J-MAX-OP} - (R_{\theta JA} \times P_{D-MAX})$ . Short-circuit current ( $I_{SC}$ ) is equivalent to current limit. To minimize thermal effects during testing, $I_{SC}$ is measured with $V_{OUT}$ pulled to - 100 mV below its nominal voltage. - Reverse current (IRO) is measured at the IN pin. - Quiescent current is defined here as the difference in current between the input voltage source and the load at Vout. - Ground current is defined here as the total current flowing to ground as a result of all input voltages applied to the device (IQ + IEN). - Dropout voltage (V<sub>DO</sub>) is the voltage difference between the input and the output at which the output voltage drops to 150 mV below its nominal value when V<sub>IN</sub> = V<sub>OUT</sub> + 0.5 V. Dropout voltage is not a valid condition for output voltages less than 1.6 V as compliance with the minimum operating voltage requirement cannot be assured. ## **Electrical Characteristics (continued)** $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$ or 1.6 V, whichever is greater; $V_{EN} = 1.3 \text{ V}$ , $C_{IN} = 1 \text{ } \mu\text{F}$ , $C_{OUT} = 1 \text{ } \mu\text{F}$ , $I_{OUT} = 1 \text{ mA}$ (unless otherwise stated). (1)(2)(3) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------|-----|---------------| | V <sub>IN</sub> to V <sub>OU</sub> | T RIPPLE REJECTION | | | | | | | | $f = 100 \text{ Hz}, V_{OUT} \ge 1.1 \text{ V}, I_{OUT} = 20 \text{ mA}$ | 80 | | | | | | $f$ = 1 kHz, $V_{OUT} \ge 1.1 \text{ V}$ , $I_{OUT} = 20 \text{ mA}$ | 75 | | | | | Power Supply Rejection Ratio <sup>(9)</sup> | $f = 10 \text{ kHz}, V_{OUT} \ge 1.1 \text{ V}, I_{OUT} = 20 \text{ mA}$ | 65 | | | | DCDD | | $f = 100 \text{ kHz}, V_{OUT} \ge 1.1 \text{ V}, I_{OUT} = 20 \text{ mA}$ | 40 | | dB | | PSRR | | f = 100 Hz, 0.8 V < V <sub>OUT</sub> < 1.1 V, I <sub>OUT</sub> = 20 mA | 65 | | ав | | | | f = 1 kHz, 0.8 V < V <sub>OUT</sub> < 1.1 V, I <sub>OUT</sub> = 20 mA | 65 | | | | | | $f = 10 \text{ kHz}, 0.8 \text{ V} < \text{V}_{\text{OUT}} < 1.1 \text{ V}, \text{I}_{\text{OUT}} = 20 \text{ mA}$ | 65 | | | | | | f = 100 kHz, 0.8 V < V <sub>OUT</sub> < 1.1 V, I <sub>OUT</sub> = 20 mA | 40 | | | | OUTPUT I | NOISE VOLTAGE | | | | | | _ | Nie ie e welte ee | I <sub>OUT</sub> = 1 mA, BW = 10 Hz to 100 kHz | 12 | | \/ | | e <sub>N</sub> | Noise voltage | I <sub>OUT</sub> = 500 mA, BW = 10 Hz to 100 kHz | 12 | | $\mu V_{RMS}$ | | THERMAL | SHUTDOWN | | ı | | | | T <sub>SD</sub> | Thermal shutdown temperature | | 160 | | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | | 15 | | °C | | LOGIC IN | PUT THRESHOLDS | | | | | | V <sub>EN(OFF)</sub> | OFF threshold | V <sub>IN</sub> = 1.6 V to 6.5 V<br>V <sub>EN</sub> falling until device is disabled | | 0.3 | V | | V <sub>EN(ON)</sub> | ON threshold | $1.6 \text{ V} \le \text{V}_{\text{IN}} \le 6.5 \text{ V}$<br>V <sub>EN</sub> rising until device is enabled | 1.3 | | V | | | Input current at EN pin (10) | V <sub>EN</sub> = 6.5 V, V <sub>IN</sub> = 6.5 V | 2.5 | | | | I <sub>EN</sub> | input current at EN pin | $V_{EN} = 0 \text{ V}, V_{IN} = 3.3 \text{ V}$ | 0.001 | | μΑ | | $PG_{HTH}$ | PG high threshold (% of nominal V <sub>OUT</sub> ) | | 94% | | | | $PG_{LTH}$ | PG low threshold (% of nominal V <sub>OUT</sub> ) | | 90% | | | | V <sub>OL(PG)</sub> | PG pin low-level output voltage | V <sub>OUT</sub> < PG <sub>LTH</sub> , sink current = 1 mA | | 100 | mV | | I <sub>IKG(PG)</sub> | PG pin leakage current | $V_{OUT} < PG_{HTH}, V_{PG} = 6.5 V$ | _ | 1 | μΑ | | t <sub>PGD</sub> | PG delay time | Time from V <sub>OUT</sub> > PG threshold to PG toggling | 140 | | μs | <sup>(9)</sup> This specification is ensured by design. (10) There is a 3-M $\Omega$ pulldown resistor between the EN pin and GND pin on the device. ## **Electrical Characteristics (continued)** $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$ or 1.6 V, whichever is greater; $V_{EN} = 1.3 \text{ V}$ , $C_{IN} = 1 \text{ } \mu\text{F}$ , $C_{OUT} = 1 \text{ } \mu\text{F}$ , $I_{OUT} = 1 \text{ } m\text{A}$ (unless otherwise stated). (1)(2)(3) | | PARAMETER | TEST CONDITIONS | MIN | TYP MA | X UNIT | |------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|--------| | TRANSIT | TION CHARACTERISTICS | | | | | | $\Delta V_{ ext{OUT}}$ | | For $V_{IN} \uparrow$ and $V_{OUT(NOM)} \ge 1.1 \text{ V}$ :<br>$V_{IN} = (V_{OUT(NOM)} + 0.5 \text{ V})$ to $(V_{OUT(NOM)} + 1.1 \text{ V})$ ,<br>$V_{IN} t_{rise} = 30 \mu\text{s}$ | | | 1 | | | Line transients (9) | For $V_{IN} \uparrow$ and $V_{OUT(NOM)} < 1.1$ V:<br>$V_{IN} = 1.6$ V to 2.2 V,<br>$V_{IN} t_{rise} = 30 \mu s$ | | | mV | | | Line transients | For $V_{IN} \downarrow$ and $V_{OUT(NOM)} \ge 1.1 \text{ V}$ :<br>$V_{IN} = (V_{OUT(NOM)} + 1.1 \text{ V})$ to $(V_{OUT(NOM)} + 0.5 \text{ V})$<br>$V_{IN} t_{fall} = 30 \mu\text{s}$ | 1 | | IIIV | | | | For $V_{IN}\downarrow$ and $V_{OUT(NOM)}<1.1$ V: $V_{IN}=2.2$ V to 1.6 V $V_{IN}$ $t_{fall}=30~\mu s$ | | | | | | Load transients (9) | $I_{OUT} = 5$ mA to 500 mA<br>$I_{OUT}$ t <sub>rise</sub> = 10 µs | -45 | | mV | | | | $I_{OUT}$ = 500 mA to 5 mA<br>$I_{OUT}$ $t_{fall}$ = 10 $\mu$ s | | 4 | .5 | | | Overshoot on start-up (9) | Stated as a percentage of V <sub>OUT(NOM)</sub> | | 5' | % | | t <sub>ON</sub> | Turnon time | From $V_{EN} > V_{EN(ON)}$ to $V_{OUT} = 95\%$ of $V_{OUT(NOM)}$ | | 200 | μs | | OUTPUT | AUTO DISCHARGE RATE | · | | | | | R <sub>AD</sub> | Output discharge pulldown resistance | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 3.6 V | | 100 | Ω | ## 7.6 Output and Input Capacitors over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN <sup>(1)</sup> | TYP | MAX | UNIT | |------------------|------------------------|---------------------------|--------------------|-----|-----|------| | C <sub>IN</sub> | Input capacitance (2) | Conscitones for atability | 0.7 | 1 | | μF | | C <sub>OUT</sub> | Output capacitance (2) | Capacitance for stability | 0.7 | 1 | 10 | μF | | ESR | Output voltage (2) | | 5 | | 500 | mΩ | The minimum capacitance must be greater than 0.5 μF over full range of operating conditions. The capacitor tolerance must be 30% or better over the full temperature range. The full range of operating conditions for the capacitor in the application must be considered during device selection to ensure this minimum capacitance specification is met. X7R capacitors are recommended however capacitor types X5R, Y5V, and Z5U may be used with consideration of the application conditions. This specification is verified by design. ## 7.7 Typical Characteristics Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_J = 25^{\circ}\text{C}$ , unless otherwise stated. Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_{J} = 25 ^{\circ}\text{C}$ , unless otherwise stated. # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_J = 25^{\circ}\text{C}$ , unless otherwise stated. Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_{J} = 25 ^{\circ}\text{C}$ , unless otherwise stated. Figure 23. LP5912-1.8 PSRR vs Frequency Figure 24. LP5912-3.3 PSRR vs Frequency Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_J = 25^{\circ}\text{C}$ , unless otherwise stated. Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_{J} = 25 ^{\circ}\text{C}$ , unless otherwise stated. Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_J = 25^{\circ}\text{C}$ , unless otherwise stated. Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_{J} = 25 ^{\circ}\text{C}$ , unless otherwise stated. Copyright © 2015–2016, Texas Instruments Incorporated # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** Unless otherwise stated: $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , $T_{J} = 25 ^{\circ}\text{C}$ , unless otherwise stated. ## 8 Detailed Description #### 8.1 Overview The LP5912-Q1 is a low-noise, high PSRR, LDO capable of sourcing a 500-mA load. The LP5912-Q1 can operate down to 1.6-V input voltage and 0.8-V output voltage. This combination of low noise, high PSRR, and low output voltage makes the device an ideal low dropout (LDO) regulator to power a multitude of loads from noise-sensitive communication components to battery-powered system. The LP5912-Q1 Functional Block Diagram contains several features, including: - Internal output resistor divider feedback; - Small size and low-noise internal protection circuit current limit; - · Reverse current protection; - · Current limit and in-rush current protection; - Thermal shutdown; - Output auto discharge for fast turnoff; and - Power-good output, with fixed 140-µs typical delay. ## 8.2 Functional Block Diagram ### 8.3 Feature Description #### 8.3.1 Enable (EN) The LP5912-Q1 EN pin is internally held low by a 3-M $\Omega$ resistor to GND. The EN pin voltage must be higher than the $V_{EN(ON)}$ threshold to ensure that the device is fully enabled under all operating conditions. The EN pin voltage must be lower than the $V_{EN(OFF)}$ threshold to ensure that the device is fully disabled and the automatic output discharge is activated. When the device is disabled the output stage is disabled, the PG output pin is low, and the output automatic discharge is ON. Copyright © 2015–2016, Texas Instruments Incorporated ## **Feature Description (continued)** #### 8.3.2 Output Automatic Discharge (R<sub>AD</sub>) The LP5912-Q1 output employs an internal $100-\Omega$ (typical) pulldown resistance to discharge the output when the EN pin is low. Note that if the LP5912-Q1 EN pin is low (the device is OFF) and the OUT pin is held high by a secondary supply, current flows from the secondary supply through the automatic discharge pulldown resistor to ground. #### 8.3.3 Reverse Current Protection (I<sub>RO</sub>) The LP5912-Q1 input is protected against reverse current when output voltage is higher than the input. In the event that extra output capacitance is used at the output, a power-down transient at the input would normally cause a large reverse current through a conventional regulator. The LP5912-Q1 includes a reverse voltage detector that trips when $V_{\text{IN}}$ drops below $V_{\text{OUT}}$ , shutting off the regulator and opening the PMOS body diode connection, preventing any reverse current from the OUT pin from flowing to the IN pin. If the LP5912 EN pin is low (the LP5912 is OFF) and the OUT pin is held high by a secondary supply, current flows from the secondary supply through the automatic discharge pulldown resistor to ground. This is not reverse current, this is automatic discharge pulldown current. Note that reverse current (I<sub>RO</sub>) is measured at the IN pin. ## 8.3.4 Internal Current Limit (I<sub>SC</sub>) The internal current limit circuit is used to protect the LDO against high-load current faults or shorting events. The LDO is not designed to operate continuously at the I<sub>SC</sub> current limit. During a current-limit event, the LDO sources constant current. Therefore, the output voltage falls when load impedance decreases. Note also that if a current limit occurs and the resulting output voltage is low, excessive power may be dissipated across the LDO, resulting in a thermal shutdown of the output. ### 8.3.5 Thermal Overload Protection (T<sub>SD</sub>) Thermal shutdown disables the output when the junction temperature rises to approximately 160°C, which allows the device to cool. When the junction temperature cools to approximately 145°C, the output circuitry enables. Based on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This thermal cycling limits the dissipation of the regulator and protects it from damage as a result of overheating. ### 8.3.6 Power-Good Output (PG) The LP5912-Q1 device has a power-good function that works by toggling the state of the PG output pin. When the output voltage falls below the PG threshold voltage (PG<sub>LTH</sub>), the PG pin open-drain output engages (low impedance to GND). When the output voltage rises above the PG threshold voltage (PGV<sub>HTH</sub>), the PG pin becomes high impedance. By connecting a pullup resistor to an external supply, any downstream device can receive PG as a logic signal. Make sure that the external pullup supply voltage results in a valid logic signal for the receiving device or devices. Use a pullup resistor from 10 k $\Omega$ to 100 k $\Omega$ for best results. The input supply, $V_{IN}$ , must be no less than the minimum operating voltage of 1.6 V to ensure that the PG pin output status is valid. The PG pin output status is undefined when $V_{IN}$ is less than 1.6 V. In power-good function, the PG output pin being pulled high is typically delayed 140 $\mu$ s after the output voltage rises above the PG<sub>HTH</sub> threshold voltage. If the output voltage rises above the PG<sub>HTH</sub> threshold and then falls below the PG<sub>LTH</sub> threshold voltage the PG pin falls immediately with no delay time. If the PG function is not needed, the pullup resistor can be eliminated, and the PG pin can be either connected to ground or left floating. #### 8.4 Device Functional Modes #### 8.4.1 Enable (EN) The LP5912-Q1 EN pin is internally held low by a 3-M $\Omega$ resistor to GND. The EN pin voltage must be higher than the V<sub>EN(ON)</sub> threshold to ensure that the device is fully enabled under all operating conditions. When the EN pin voltage is lower than the V<sub>EN(OFF)</sub> threshold, the output stage is disabled, the PG pin goes low, and the output automatic discharge circuit is activated. Any charge on the OUT pin is discharged to ground through the internal 100- $\Omega$ (typical) output auto discharge pulldown resistance. ### 8.4.2 Minimum Operating Input Voltage (V<sub>IN</sub>) The LP5912-Q1 device does not include any dedicated UVLO circuit. The device internal circuit is not fully functional until $V_{IN}$ is at least 1.6 V. The output voltage is not regulated until $V_{IN}$ has reached at least the greater of 1.6 V or $(V_{OUT} + V_{DO})$ . Product Folder Links: LP5912-Q1 ## 9 Applications and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers must validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The LP5912-Q1 is designed to meet the requirements of RF and analog circuits, by providing low noise, high PSRR, low quiescent current, and low line or load transient response. The device offers excellent noise performance without the need for a noise bypass capacitor and is stable with input and output capacitors with a value of 1 $\mu$ F. The device delivers this performance in an industry standard WSON package, which for this device is specified with an operating junction temperature (T<sub>J</sub>) of –40°C to +125°C. ## 9.2 Typical Application Figure 54 shows the typical application circuit for the LP5912-Q1. Input and output capacitances may need to be increased above the $1-\mu F$ minimum for some applications. Copyright © 2016, Texas Instruments Incorporated Figure 54. LP5912-Q1 Typical Application ### 9.2.1 Design Requirements For typical RF linear regulator applications, use the parameters listed in Table 1. **Table 1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | | | | | | |----------------------------------|--------------------------------|--|--|--|--|--| | Input voltage | 1.6 to 6.5 V | | | | | | | Output voltage | 0.8 to 5.5 V | | | | | | | Output current | 500 mA | | | | | | | Output capacitor | 1 to 10 μF | | | | | | | Input/output capacitor ESR range | 5 m $\Omega$ to 500 m $\Omega$ | | | | | | #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 External Capacitors Like most low-dropout regulators, the LP5912-Q1 requires external capacitors for regulator stability. The device is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance. #### 9.2.2.2 Input Capacitor An input capacitor is required for stability. The input capacitor must be at least equal to, or greater than, the output capacitor for good load-transient performance. A capacitor of at least 1 $\mu$ F must be connected between the LP5912-Q1 IN pin and ground for stable operation over full load-current range. It is acceptable to have more output capacitance than input, as long as the input is at least 1 $\mu$ F. The input capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analog ground. Any good-quality ceramic, tantalum, or film capacitor may be used at the input. #### NOTE To ensure stable operation it is essential that good PCB practices are employed to minimize ground impedance and keep input inductance low. If these conditions cannot be met, or if long leads are to be used to connect the battery or other power source to the LP5912-Q1, increasing the value of the input capacitor to at least 10 $\mu F$ is recommended. Also, tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (such as a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be verified by the manufacturer to have a surge current rating sufficient for the application. There are no requirements for the equivalent series resistance (ESR) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance remains 1 $\mu F$ ±30% over the entire operating temperature range. #### 9.2.2.3 Output Capacitor The LP5912-Q1 is designed specifically to work with a very small ceramic output capacitor, typically 1 $\mu$ F. A ceramic capacitor (dielectric types X5R or X7R) in the 1- $\mu$ F to 10- $\mu$ F range, and with an ESR from 5 m $\Omega$ to 500 m $\Omega$ , is suitable in the LP5912-Q1 application circuit. For this device the output capacitor must be connected between the OUT pin with a good connection back to the GND pin. Tantalum or film capacitors may also be used at the device output, V<sub>OUT</sub>, but these are not as attractive for reasons of size and cost (see *Capacitor Characteristics*). The output capacitor must meet the requirement for the minimum value of capacitance and have an ESR value that is within the range $5 \text{ m}\Omega$ to $500 \text{ m}\Omega$ for stability. ### 9.2.2.4 Capacitor Characteristics The LP5912-Q1 is designed to work with ceramic capacitors on the input and output to take advantage of the benefits they offer. For capacitance values in the range of 1 $\mu$ F to 10 $\mu$ F, ceramic capacitors are the smallest, least expensive, and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1- $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$ to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LP5912-Q1. The preferred choice for temperature coefficient in a ceramic capacitor is X7R. This type of capacitor is the most stable and holds the capacitance within $\pm 15\%$ over the temperature range. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1- $\mu$ F to 10- $\mu$ F range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. While it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. Also, the ESR of a typical tantalum increases about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed. Copyright © 2015–2016, Texas Instruments Incorporated #### 9.2.2.5 Remote Capacitor Operation To ensure stability the LP5912-Q1 requires at least a $1-\mu F$ capacitor at the OUT pin. There is no strict requirement about the location of the output capacitor in regards to the LDO OUT pin; the output capacitor may be located 5 to 10 cm away from the LDO. This means that there is no need to have a special capacitor close to the OUT pin if there are already respective capacitors in the system. This placement flexibility requires that the output capacitor be connected directly between the LP5912-Q1 OUT pin and GND pin with no vias. This remote capacitor feature can help users to minimize the number of capacitors in the system. As a good design practice, keep the wiring parasitic inductance at a minimum, which means using as wide as possible traces from the LDO output to the capacitors, keeping the LDO output trace layer as close to ground layer as possible, avoiding vias on the path. If there is a need to use vias, implement as many as possible vias between the connection layers. Keeping parasitic wiring inductance less than 35 nH is recommended. For applications with fast load transients use an input capacitor equal to, or larger than, the sum of the capacitance at the output node for the best load-transient performance. #### 9.2.2.6 Power Dissipation Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation depends on input voltage, output voltage, and load conditions and can be calculated with Equation 1. $$P_{D(MAX)} = (V_{IN(MAX)} - V_{OUT}) \times I_{OUT}$$ (1) Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that is greater than the dropout voltage ( $V_{DO}$ ). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance. On the WSON (DRV) package, the primary conduction path for heat is through the exposed power pad into the PCB. To ensure the device does not overheat, connect the exposed pad, through thermal vias, to an internal ground plane with an appropriate amount of copper PCB area. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(R_{\theta JA})$ of the combined PCB and device package and the temperature of the ambient air $(T_A)$ , according to Equation 2 or Equation 2: $$T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)})$$ (2) $$P_{D} = T_{J(MAX)} - T_{A(MAX)} / R_{\theta JA}$$ (3) Unfortunately, this $R_{\theta JA}$ is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The $R_{\theta JA}$ recorded in *Thermal Information* is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area, and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout, $R_{\theta JA}$ is actually the sum of the package junction-to-case (bottom) thermal resistance ( $R_{\theta JCbot}$ ) plus the thermal resistance contribution by the PCB copper area acting as a heat sink. (4) (5) #### 9.2.2.7 Estimating Junction Temperature The EIA/JEDEC standard recommends the use of psi $(\Psi)$ thermal characteristics to estimate the junction temperatures of surface mount devices on a typical PCB board application. These characteristics are not true thermal resistance values, but rather package specific thermal characteristics that offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal characteristics $(\Psi_{JT}$ and $\Psi_{JB})$ are given in *Thermal Information* and are used in accordance with Equation 4 or Equation 5. $$T_{J(MAX)} = T_{TOP} + (\Psi_{JT} \times P_{D(MAX)})$$ #### where - P<sub>D(MAX)</sub> is explained in Equation 3 - T<sub>TOP</sub> is the temperature measured at the center-top of the device package. $$T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})$$ #### where - P<sub>D(MAX)</sub> is explained in Equation 3. - T<sub>BOARD</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge. For more information about the thermal characteristics $\Psi_{JT}$ and $\Psi_{JB}$ , see *Semiconductor and IC Package Thermal Metrics*; for more information about measuring $T_{TOP}$ and $T_{BOARD}$ , see *Using New Thermal Metrics*; and for more information about the EIA/JEDEC JESD51 PCB used for validating $R_{\theta JA}$ , see the TI Application Report *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs*. These application notes are available at www.ti.com. #### 9.2.3 Application Curves ## 10 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 1.6 V to 6.5 V. The input supply must be well regulated and free of spurious noise. To ensure that the LP5912-Q1 output voltage is well regulated and dynamic performance is optimum, the input supply must be at least $V_{OUT}$ + 0.5 V. A minimum capacitor value of 1 $\mu$ F is required to be within 1 cm of the IN pin. Copyright © 2015–2016, Texas Instruments Incorporated ## 11 Layout ## 11.1 Layout Guidelines The dynamic performance of the LP5912-Q1 is dependant on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LP5912-Q1. Best performance is achieved by placing $C_{\text{IN}}$ and $C_{\text{OUT}}$ on the same side of the PCB as the LP5912-Q1, and as close to the package as is practical. The ground connections for $C_{\text{IN}}$ and $C_{\text{OUT}}$ must be back to the LP5912-Q1 ground pin using as wide and as short of a copper trace as is practical. Connections using long trace lengths, narrow trace widths, or connections through vias must be avoided. Such connections add parasitic inductances and resistance that result in inferior performance especially during transient conditions. ## 11.2 Layout Example Figure 57. LP5912-Q1 Typical Layout ## 12 Device and Documentation Support #### 12.1 Related Documentation For additional information, see the following: - AN1187 Leadless Leadframe Package (LLP) - Semiconductor and IC Package Thermal Metrics - Using New Thermal Metrics - Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs ## 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2015–2016, Texas Instruments Incorporated 3-Feb-2017 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|---------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | LP5912Q0.9DRVRQ1 | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QA | Samples | | LP5912Q0.9DRVTQ1 | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QA | Samples | | LP5912Q1.1DRVRQ1 | PREVIEW | WSON | DRV | 6 | 3000 | TBD | Call TI | Call TI | | | | | LP5912Q1.1DRVTQ1 | PREVIEW | WSON | DRV | 6 | 250 | TBD | Call TI | Call TI | | | | | LP5912Q1.2DRVRQ1 | PREVIEW | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QB | | | LP5912Q1.2DRVTQ1 | PREVIEW | WSON | DRV | 6 | 250 | TBD | Call TI | Call TI | -40 to 125 | | | | LP5912Q1.5DRVRQ1 | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QC | Samples | | LP5912Q1.5DRVTQ1 | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QC | Samples | | LP5912Q1.8DRVRQ1 | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QD | Samples | | LP5912Q1.8DRVTQ1 | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QD | Samples | | LP5912Q2.8DRVRQ1 | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QE | Samples | | LP5912Q2.8DRVTQ1 | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QE | Samples | | LP5912Q3.0DRVRQ1 | PREVIEW | WSON | DRV | 6 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | | | LP5912Q3.0DRVTQ1 | PREVIEW | WSON | DRV | 6 | 250 | TBD | Call TI | Call TI | -40 to 125 | | | | LP5912Q3.3DRVRQ1 | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QF | Samples | | LP5912Q3.3DRVTQ1 | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 12QF | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. ## PACKAGE OPTION ADDENDUM 3-Feb-2017 (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF LP5912-Q1: • Catalog: LP5912 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product PACKAGE MATERIALS INFORMATION www.ti.com 26-Aug-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | | | | _ | | ` ' | · ' | | | | | | | | LP5912Q0.9DRVRQ1 | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q0.9DRVTQ1 | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q1.5DRVRQ1 | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q1.5DRVTQ1 | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q1.8DRVRQ1 | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q1.8DRVTQ1 | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q2.8DRVRQ1 | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q2.8DRVTQ1 | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q3.3DRVRQ1 | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5912Q3.3DRVTQ1 | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | www.ti.com 26-Aug-2016 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | LP5912Q0.9DRVRQ1 | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | LP5912Q0.9DRVTQ1 | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | LP5912Q1.5DRVRQ1 | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | LP5912Q1.5DRVTQ1 | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | LP5912Q1.8DRVRQ1 | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | LP5912Q1.8DRVTQ1 | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | LP5912Q2.8DRVRQ1 | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | LP5912Q2.8DRVTQ1 | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | LP5912Q3.3DRVRQ1 | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | LP5912Q3.3DRVTQ1 | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | DRV (S—PWSON—N6) PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. # DRV (S-PWSON-N6) ## PLASTIC SMALL OUTLINE NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters # DRV (S-PWSON-N6) # PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. AI - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. #### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice. This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>). Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated