SNVS610N - DECEMBER 2009 - REVISED SEPTEMBER 2015 LMZ10504 # LMZ10504 4-A SIMPLE SWITCHER® Power Module With 5.5-V Maximum Input Voltage ## **Features** - Integrated Shielded Inductor - Flexible Start-up Sequencing Using External Soft-Start, Tracking, and Precision Enable - Protection Against In-Rush Currents and Faults Such as Input UVLO and Output Short-Circuit - Single Exposed Pad and Standard Pinout for Easy Mounting and Manufacturing - Pin-to-Pin Compatible With - LMZ10503 (3-A/15-W Maximum) - LMZ10505 (5-A/25-W Maximum) - Fully Enable for WEBENCH™ and Power Designer - **Electrical Specifications** - 20-W Maximum Total Output Power - Up to 4-A Output Current - Input Voltage Range 2.95 V to 5.5 V - Output Voltage Range 0.8 V to 5 V - ±1.63% Feedback Voltage Accuracy Over **Temperature** - Performance Benefits - Operates at High Ambient Temperatures - High Efficiency up to 96% Reduces System **Heat Generation** - Low Radiated Emissions (EMI) Tested to EN55022 Class B Standard - Passes 10-V/m Radiated Immunity EMI Tested to Standard EN61000 4-3 - Fast Transient Response for Powering FPGAs and ASICs NOTE: EN 55022:2006, +A1:2007, FCC Part 15 Subpart B: 2007. See Table 9 and layout for information on device under ## **Typical Application Circuit** ## 2 Applications - Point-of-Load Conversions from 3.3-V and 5-V - **Space-Constrained Applications** - Noise-Sensitive Applications (Such as Transceiver, Medical) ## 3 Description The LMZ10504 SIMPLE SWITCHER® power module is a complete, easy-to-use, DC-DC solution capable of driving up to a 4-A load with exceptional power conversion efficiency, output voltage accuracy, and line and load regulation. The LMZ10504 is available in an innovative package that enhances thermal performance and allows for hand or machine soldering. The LMZ10504 can accept an input voltage rail between 2.95 V and 5.5 V, and can deliver an adjustable and highly accurate output voltage as low as 0.8 V. 1-MHz fixed-frequency PWM switching provides a predictable EMI characteristic. Two external compensation components can be adjusted to set the fastest response time, while allowing the option to use ceramic or electrolytic output capacitors. programmable soft-start capacitor facilitates controlled start-up. The LMZ10504 is a reliable and robust solution with the following features: lossless cycle-by-cycle peak current limit to protect for overcurrent or short-circuit fault, thermal shutdown, input undervoltage lockout, and prebiased start-up. ## Device Information<sup>(1)(2)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-------------|--------------------| | LMZ10504 | TO-PMOD (7) | 9.85 mm × 10.16 mm | - (1) For all available packages, see the orderable addendum at the end of the data sheet. - (2) Peak reflow temperature equals 245°C. See SNAA214 for more details. #### Efficiency $V_{OUT} = 3.3 \text{ V}$ ## **Table of Contents** | 1 | Features 1 | | 8.1 Application Information | 14 | |---|----------------------------------------|----|------------------------------------------------------------|----| | 2 | Applications 1 | | 8.2 Typical Application | 14 | | 3 | Description 1 | | 8.3 System Examples | 20 | | 4 | Revision History2 | 9 | Power Supply Recommendations | 23 | | 5 | Pin Configuration and Functions | 10 | Layout | 23 | | 6 | Specifications4 | | 10.1 Layout Guidelines | 23 | | | 6.1 Absolute Maximum Ratings 4 | | 10.2 Layout Examples | 24 | | | 6.2 ESD Ratings 4 | | 10.3 Estimate Power Dissipation and Thermal Considerations | 26 | | | 6.3 Recommended Operating Conditions 4 | | 10.4 Power Module SMT Guidelines | 27 | | | 6.4 Thermal Information | 11 | Device and Documentation Support | 28 | | | 6.5 Electrical Characteristics | | 11.1 Device Support | 28 | | _ | 6.6 Typical Characteristics | | 11.2 Documentation Support | | | 7 | Detailed Description 10 | | 11.3 Community Resources | | | | 7.1 Overview 10 | | 11.4 Trademarks | | | | 7.2 Functional Block Diagram 10 | | 11.5 Electrostatic Discharge Caution | | | | 7.3 Feature Description | | 11.6 Glossary | | | | 7.4 Device Functional Modes13 | 10 | • | 20 | | 8 | Application and Implementation 14 | 12 | Mechanical, Packaging, and Orderable Information | 29 | | | | | | | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Revision M (October 2013) to Revision N **Page** Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. Changes from Revision L (April 2013) to Revision M Page | • | Deleted 10 mils | 4 | |---|-----------------------------------|----| | • | Changed 10 mils | 23 | | • | Changed 10 mils | 26 | | • | Added Power Module SMT Guidelines | 27 | Submit Documentation Feedback # 5 Pin Configuration and Functions ## **Pin Functions** | PI | N | | | |-------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | EN | 2 | Analog | Active-high enable input for the device. | | Exposed Pad | _ | Ground | Exposed pad is used as a thermal connection to remove heat from the device. Connect this pad to the PCB ground plane in order to reduce thermal resistance value. EP must also provide a direct electrical connection to the input and output capacitors ground terminals. Connect EP to pin 4. | | FB | 5 | Analog | Feedback pin. This is the inverting input of the error amplifier used for sensing the output voltage. Keep the copper area of this node small. | | GND | 4 | Ground | Power ground and signal ground. Provide a direct connection to the EP. Place the bottom feedback resistor as close as possible to GND and FB pin. | | SS | 3 | Analog | Soft-start control pin. An internal 2-µA current source charges an external capacitor connected between SS and GND pins to set the output voltage ramp rate during start-up. The SS pin can also be used to configure the tracking feature. | | VIN | 1 | Power | Power supply input. A low-ESR input capacitance should be located as close as possible to the VIN pin and exposed pad (EP). | | VOUT | 6, 7 | Power | The output terminal of the internal inductor. Connect the output filter capacitor between VOUT pin and EP. | # 6 Specifications # 6.1 Absolute Maximum Ratings (1)(2)(3) | | MIN | MAX | UNIT | |---------------------------------------|------------|---------|------| | VIN, VOUT, EN, FB, SS to GND | -0.3 | 6 | V | | Power Dissipation | Internally | Limited | | | Junction Temperature | | 150 | °C | | Peak Reflow Case Temperature (30 sec) | | 245 | °C | | Storage Temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) For soldering specifications, refer to the following document: SNOA549 ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V | <sup>(1)</sup> The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. Test method is per JESD22-Al14S. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |----------------------------------------|------|-----|------| | VIN to GND | 2.95 | 5.5 | V | | Junction Temperature (T <sub>J</sub> ) | -40 | 125 | °C | ## 6.4 Thermal Information | | | LMZ10504 | | |----------------------|---------------------------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | NDW (TO-PMOD) | UNIT | | | | 7 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 20 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance (no air flow) | 1.9 | °C/W | - For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. - (2) R<sub>θJA</sub> measured on a 2.25-in × 2.25-in (5.8 cm × 5.8 cm) 4-layer board, with 1-oz. copper, thirty six thermal vias, no air flow, and 1-W power dissipation. Refer to Layout Examples or Evaluation Board Application Note: AN-2022 (SNVA421). ## 6.5 Electrical Characteristics Specifications are for $T_J$ = 25°C unless otherwise specified. Minimum and maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. $V_{IN} = V_{EN} = 3.3 \text{ V}$ , unless otherwise indicated in the conditions column. | | PARAMETER | TEST | CONDITIONS | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT | |--------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------| | SYSTEM | PARAMETERS | | | | | | | | V <sub>FB</sub> | Total Feedback Voltage<br>Variation Including Line<br>and Load Regulation | V <sub>IN</sub> = 2.95 V to 5.5 V<br>V <sub>OUT</sub> = 2.5 V<br>I <sub>OUT</sub> = 0 A to 4 A | over the operating junction temperature range T <sub>J</sub> of –40°C to 125°C | 0.78 | 0.8 | 0.82 | V | | | | V 22VV 25 | | | 0.8 | | | | V <sub>FB</sub> | Feedback Voltage Variation | $V_{IN} = 3.3 \text{ V}, V_{OUT} = 2.5 \text{ V}$ $I_{OUT} = 0 \text{ A}$ | over the operating junction<br>temperature range T <sub>J</sub> of<br>–40°C to 125°C | 0.787 | | 0.812 | V | | | | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 2.5 | | | 0.798 | | | | V <sub>FB</sub> | Feedback Voltage Variation | V<br>I <sub>OUT</sub> = 4 A | over the operating junction temperature range T <sub>J</sub> of –40°C to 125°C | 0.785 | | 0.81 | V | | | | | | | 2.6 | | | | ., | Input UVLO Threshold | Rising | over the operating junction<br>temperature range T <sub>J</sub> of<br>-40°C to 125°C | | | 2.95 | | | $V_{IN(UVLO)}$ | (Measured at VIN pin) | | | | 2.4 | | V | | | | Falling | over the operating junction temperature range T <sub>J</sub> of –40°C to 125°C | 1.95 | | | | | I <sub>SS</sub> | Soft-Start Current | Charging Current | | | 2 | | μΑ | | | | | | | 1.7 | | | | l <sub>Q</sub> | Non-Switching Input<br>Current | V <sub>FB</sub> = 1 V | over the operating junction<br>temperature range T <sub>J</sub> of<br>-40°C to 125°C | | | 3 | mA | | | | | | | 260 | | | | I <sub>SD</sub> | Shutdown Quiescent<br>Current | $V_{IN} = 5.5 \text{ V}, V_{EN} = 0 \text{ V}$ | over the operating junction<br>temperature range T <sub>J</sub> of<br>–40°C to 125°C | | | 500 | μΑ | | | | | | | 5.5 | | | | I <sub>OCL</sub> | Output Current Limit (Average Current) | V <sub>OUT</sub> = 2.5 V | over the operating junction<br>temperature range T <sub>J</sub> of<br>-40°C to 125°C | 4.1 | | 6.7 | Α | | f <sub>FB</sub> | Frequency Fold-back | In current limit | | | 250 | | kHz | | PWM SE | CTION | | | | | | | | - | | | | | 1000 | | | | f <sub>SW</sub> | Switching Frequency | over the operating juncti<br>-40°C to 125°C | on temperature range $T_J$ of | 750 | | 1160 | kHz | | D <sub>range</sub> | PWM Duty Cycle Range | over the operating juncti<br>-40°C to 125°C | on temperature range T <sub>J</sub> of | 0% | | 100% | | | ENABLE | CONTROL | | | | | | | | | | | | | 1.23 | | | | V <sub>EN-IH</sub> | EN Pin Rising Threshold | over the operating juncti<br>-40°C to 125°C | on temperature range T <sub>J</sub> of | | | 1.8 | V | | ., | EN DE EUR TE LES | | | | 1.06 | | , , | | V <sub>EN-IF</sub> | EN Pin Falling Threshold | over the operating juncti<br>-40°C to 125°C | on temperature range T <sub>J</sub> of | 0.8 | | | V | <sup>(1)</sup> Min and Max limits are 100% production tested at an ambient temperature (T<sub>A</sub>) of 25°C. Limits over the operating temperature range are ensured through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL). <sup>(2)</sup> Typical numbers are at 25°C and represent the most likely parametric norm. ## **Electrical Characteristics (continued)** Specifications are for $T_J$ = 25°C unless otherwise specified. Minimum and maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. $V_{IN}$ = $V_{EN}$ = 3.3 V, unless otherwise indicated in the conditions column. | | PARAMETER | TEST CONDITIONS | MIN <sup>(1)</sup> TYP <sup>(2)</sup> MAX | <sup>(1)</sup> UNIT | |---------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------| | THERMA | L CONTROL | | | | | T <sub>SD</sub> | T <sub>J</sub> for Thermal Shutdown | | 145 | °C | | T <sub>SD-HYS</sub> | Hysteresis for Thermal Shutdown | | 10 | °C | | PERFOR | MANCE PARAMETERS | | | | | ΔV <sub>OUT</sub> | Output Voltage Ripple | Refer to Table 1<br>V <sub>OUT</sub> = 2.5 V<br>Bandwidth Limit = 2 MHz | 10 | mV <sub>pk-pk</sub> | | | | Refer to Table 5 Bandwidth Limit = 20 MHz | 5 | | | ΔV <sub>FB</sub> / | Feedback Voltage Line | $\Delta V_{IN}$ = 2.95 V to 5.5 V $I_{OUT}$ = 0 A | 0.04% | | | $V_{FB}$ | Regulation | I <sub>OUT</sub> = 0 A to 4 A | 0.25% | | | ΔV <sub>OUT</sub> / | Output Voltage Line | $\Delta V_{IN} = 2.95 \text{ V to } 5.5 \text{ V}$<br>$I_{OUT} = 0 \text{ A, } V_{OUT} = 2.5 \text{ V}$ | 0.04% | | | V <sub>OUT</sub> | OUT Regulation | I <sub>OUT</sub> = 0 A to 4 A<br>V <sub>OUT</sub> = 2.5 V | 0.25% | | | EFFICIEN | NCY | | · | | | | | V <sub>OUT</sub> = 3.3 V | 96.1% | | | η | Peak Efficiency (1 A) $V_{IN} = 5 \text{ V}$ | V <sub>OUT</sub> = 2.5 V | 94.8% | | | | | V <sub>OUT</sub> = 1.8 V | 93.1% | | | | | V <sub>OUT</sub> = 1.5 V | 92% | | | | | V <sub>OUT</sub> = 1.2 V | 90.4% | | | | | V <sub>OUT</sub> = 0.8 V | 86.8% | | | | | V <sub>OUT</sub> = 2.5 V | 95.7% | | | | | V <sub>OUT</sub> = 1.8 V | 94.1% | | | η | Peak Efficiency (1 A) V <sub>IN</sub> = 3.3 V | V <sub>OUT</sub> = 1.5 V | 93% | | | | 0.0 V | V <sub>OUT</sub> = 1.2 V | 91.6% | | | | | V <sub>OUT</sub> = 0.8V | 88.3% | | | | | V <sub>OUT</sub> = 3.3 V | 94.1% | | | | | V <sub>OUT</sub> = 2.5 V | 92.4% | | | n | Full Load Efficiency (4 A) | V <sub>OUT</sub> = 1.8 V | 90% | | | η | $V_{IN} = 5 V$ | V <sub>OUT</sub> = 1.5 V | 88.3% | | | | | V <sub>OUT</sub> = 1.2 V | 86.1% | | | | | V <sub>OUT</sub> = 0.8 V | 80.8% | | | | | V <sub>OUT</sub> = 2.5 V | 91.4% | | | | E 111 1 E 111 1 1 1 1 1 1 1 1 1 1 1 1 1 | V <sub>OUT</sub> = 1.8 V | 90% | | | η | Full Load Efficiency (4 A)<br>V <sub>IN</sub> = 3.3 V | V <sub>OUT</sub> = 1.5 V | 87.2% | | | | - IIV 0.0 · | V <sub>OUT</sub> = 1.2 V | 84.9% | | | | | V <sub>OUT</sub> = 0.8 V | 79.3% | | Product Folder Links: LMZ10504 Submit Documentation Feedback # 6.6 Typical Characteristics Unless otherwise specified, the following conditions apply: $V_{IN} = V_{EN} = 5$ V, $C_{IN}$ is 47- $\mu$ F 10-V X5R ceramic capacitor; $T_A = 25$ °C for efficiency curves and waveforms. Copyright © 2009–2015, Texas Instruments Incorporated Submit Documentation Feedback # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** Unless otherwise specified, the following conditions apply: $V_{IN} = V_{EN} = 5 \text{ V}$ , $C_{IN}$ is 47- $\mu$ F 10-V X5R ceramic capacitor; $T_A = 25^{\circ}\text{C}$ for efficiency curves and waveforms. 5.0 1500 1350 45 MAX LOAD 1200 4.0 $V_{OUT} = 2.5V$ 1125 1050 975 900 3.5 3.0 LOAD (A) 750 2.5 $V_{OUT} = 0.8V$ 600 2.0 $\begin{array}{c} P_{\text{IC\_LOSS}} \text{ for} \\ 0.8V \leq V_{\text{OUT}} \leq 2.5V \end{array}$ 450 1.5 1.0 300 150 0.5 0 115 125 75 85 95 105 AMBIENT TEMPERATURE (°C) Figure 8. Current Derating $V_{IN} = 3.3 \text{ V}, R_{\theta JA} = 20^{\circ}\text{C/W}$ Figure 7. Current Derating $\label{eq:frequency} FREQUENCY\,(\text{MHz})$ $V_{\text{IN}} = 5 \text{ V, } V_{\text{OUT}} = 2.5 \text{ V, } I_{\text{OUT}} = 4 \text{ A Evaluation Board}$ Figure 9. Radiated Emissions (EN 55022, Class B) 50 μs/DIV $V_{\text{IN}}$ = 3.3 V, $V_{\text{OUT}}$ = 2.5 V, $I_{\text{OUT}}$ = 0.4-A to 3.6-A to 0.4-A step 20 mV/DIV, 20-MHz Bandwidth Limited Refer to Table 5 for BOM, includes optional components Figure 11. Prebiased Start-Up Figure 12. Load Transient Response Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated ## **Typical Characteristics (continued)** Unless otherwise specified, the following conditions apply: $V_{IN} = V_{EN} = 5$ V, $C_{IN}$ is 47- $\mu$ F 10-V X5R ceramic capacitor; $T_A = 25$ °C for efficiency curves and waveforms. $$50~\mu s/DIV$$ $V_{IN}$ = 5.0 V, $V_{OUT}$ = 2.5 V, $I_{OUT}$ = 0.4-A to 3.6-A to 0.4-A step 20 mV/DIV, 20-MHz Bandwidth Limited Refer to Table 5 for BOM, includes optional components \$500~ns/DIV\$ $\text{V}_{\text{IN}}$ = 3.3 V, $\text{V}_{\text{OUT}}$ = 2.5 V, $\text{I}_{\text{OUT}}$ = 4 A, 20 mV/DIV Refer to Table 5 for BOM Figure 14. Output Voltage Ripple \$500 ns/DIV\$ $\text{V}_{\text{IN}}$ = 5.0 V, $\text{V}_{\text{OUT}}$ = 2.5 V, $\text{I}_{\text{OUT}}$ = 4 A, 20 mV/DIV, Refer to Table 5 for BOM Figure 15. Output Voltage Ripple Copyright © 2009–2015, Texas Instruments Incorporated Product Folder Links: LMZ10504 ## 7 Detailed Description #### 7.1 Overview The LMZ10504 SIMPLE SWITCHER power module is a complete, easy-to-use DC-DC solution capable of driving up to a 4-A load with exceptional power conversion efficiency, output voltage accuracy, line and load regulation. The LMZ10504 is available in an innovative package that enhances thermal performance and allows for hand or machine soldering. The LMZ10504 is a reliable and robust solution with the following features: lossless cycle-by-cycle peak current limit to protect for overcurrent or short-circuit fault, thermal shutdown, input undervoltage lockout, and prebiased start-up. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### **7.3.1** Enable The LMZ10504 features an enable (EN) pin and associated comparator to allow the user to easily sequence the LMZ10504 from an external voltage rail, or to manually set the input UVLO threshold. The turnon or rising threshold and hysteresis for this comparator are typically 1.23 V and 0.15 V, respectively. The precise reference for the enable comparator allows the user to ensure that the LMZ10504 will be disabled when the system demands it to be. The EN pin should not be left floating. For always-on operation, connect EN to VIN. #### 7.3.2 Enable and UVLO Using a resistor divider from VIN to EN as shown in the schematic diagram below, the input voltage at which the part begins switching can be increased above the normal input UVLO level according to: $$V_{IN(UVLO)} = 1.23V \times \frac{R_{ent} + R_{enb}}{R_{enb}}$$ (1) For example, suppose that the required input UVLO level is 3.69 V. Choosing $R_{enb}$ = 10 k $\Omega$ , then we calculate $R_{ent}$ = 20 k $\Omega$ . ## **Feature Description (continued)** Figure 16. Setting Enable and UVLO Alternatively, the EN pin can be driven from another voltage source to cater to system sequencing requirements commonly found in FPGA and other multi-rail applications. Figure 17 shows an LMZ10504 that is sequenced to start based on the voltage level of a master system rail (V<sub>OUT1</sub>). Figure 17. Setting Enable and UVLO Using External Power Supply #### 7.3.3 Soft-Start The LMZ10504 begins to operate when both the VIN and EN, voltages exceed the rising UVLO and enable thresholds, respectively. A controlled soft-start eliminates inrush currents during start-up and allows the user more control and flexibility when sequencing the LMZ10504 with other power supplies. In the event of either VIN or EN decreasing below the falling UVLO or enable threshold respectively, the voltage on the soft-start pin is collapsed by discharging the soft-start capacitor by a 14-µA (typical) current sink to ground. #### 7.3.4 Soft-Start Capacitor Determine the soft-start capacitance with the following relationship: $$C_{SS} = \frac{t_{SS} \times I_{SS}}{V_{FB}}$$ where - V<sub>FB</sub> is the internal reference voltage (nominally 0.8 V), - I<sub>SS</sub> is the soft-start charging current (nominally 2 μA) - and C<sub>SS</sub> is the external soft-start capacitance. (2) Thus, the required soft-start capacitor per unit output voltage start-up time is given by: $$C_{SS} = 2.5 \, nF / ms \tag{3}$$ For example, a 4-ms soft-start time will yield a 10-nF capacitance. The minimum soft-start capacitance is 680 pF. ## **Feature Description (continued)** #### 7.3.5 Tracking The LMZ10504 can track the output of a master power supply during soft-start by connecting a resistor divider to the SS pin. In this way, the output voltage slew rate of the LMZ10504 will be controlled by a master supply for loads that require precise sequencing. When the tracking function is used, a small value soft-start capacitor should be connected to the SS pin to alleviate output voltage overshoot when recovering from a current limit fault Figure 18. Tracking Using External Power Supply #### 7.3.6 Tracking - Equal Soft-Start Time One way to use the tracking feature is to design the tracking resistor divider so that the master supply output voltage, $V_{OUT1}$ , and the LMZ10504 output voltage, $V_{OUT2}$ , both rise together and reach their target values at the same time. This is termed ratiometric start-up. For this case, the equation governing the values of tracking divider resistors $R_{trkb}$ and $R_{trkt}$ is given by: $$R_{trkb} = \frac{R_{trkt}}{V_{OUT1} - 1.0V} \tag{4}$$ The above equation includes an offset voltage, of 200 mV, to ensure that the final value of the SS pin voltage exceeds the reference voltage of the LMZ10504. This offset will cause the LMZ10504 output voltage to reach regulation slightly before the master supply. For a value of 33 k $\Omega$ , 1% is recommended for R<sub>trkt</sub> as a compromise between high-precision and low-quiescent current through the divider while minimizing the effect of the 2- $\mu$ A soft-start current source. For example, if the master supply voltage $V_{OUT1}$ is 3.3 V and the LMZ10504 output voltage was 1.8 V, then the value of $R_{trkb}$ needed to give the two supplies identical soft-start times would be 14.3 k $\Omega$ . Figure 19 shows an example of tracking using the equal soft-start time. Figure 19. Timing Diagram for Tracking Using Equal Soft-Start Time ## **Feature Description (continued)** #### 7.3.7 Tracking - Equal Slew Rates Alternatively, the tracking feature can be used to have similar output voltage ramp rates. This is referred to as simultaneous start-up. In this case, the tracking resistors can be determined based on Equation 5: $$R_{trkb} = \frac{0.8V}{V_{OUT2} - 0.8V} \times R_{trkt} \tag{5}$$ and to ensure proper overdrive of the SS pin $$V_{OUT2} < 0.8 \times V_{OUT1} \tag{6}$$ For the example case of $V_{OUT1}$ = 5 V and $V_{OUT2}$ = 2.5 V, with $R_{trkt}$ set to 33 k $\Omega$ as before, $R_{trkb}$ is calculated from the above equation to be 15.5 k $\Omega$ . Figure 20 shows an example of tracking using the equal slew rates. Figure 20. Timing Diagram for Tracking Using Equal Slew Rates ## 7.3.8 Current Limit When a current greater than the output current limit ( $I_{OCL}$ ) is sensed, the ON-time is immediately terminated and the low-side MOSFET is activated. The low-side MOSFET stays on for the entire next four switching cycles. During these skipped pulses, the voltage on the soft-start pin is reduced by discharging the soft-start capacitor by a current sink on the soft-start pin of nominally 14 $\mu$ A. Subsequent overcurrent events will drain more and more charge from the soft-start capacitor, effectively decreasing the reference voltage as the output droops due to the pulse skipping. Reactivation of the soft-start circuitry ensures that when the overcurrent situation is removed, the part will resume normal operation smoothly. #### 7.3.9 Overtemperature Protection When the LMZ10504 senses a junction temperature greater than 145°C (typical), both switching MOSFETs are turned off and the part enters a standby state. Upon sensing a junction temperature below 135°C (typical), the part will re-initiate the soft-start sequence and begin switching once again. #### 7.4 Device Functional Modes ## 7.4.1 Prebias Start-Up Capability At start-up, the LMZ10504 is in a prebiased state when the output voltage is greater than zero. This often occurs in many multi-rail applications such as when powering an ASIC, FPGA, or DSP. The output can be prebiased in these applications through parasitic conduction paths from one supply rail to another. Even though the LMZ10504 is a synchronous converter, it will not pull the output low when a prebias condition exists. The LMZ10504 will not sink current during start-up until the soft-start voltage exceeds the voltage on the FB pin. Because the device does not sink current it protects the load from damage that might otherwise occur if current is conducted through the parasitic paths of the load. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The LMZ10504 is a step-down DC-to-DC power module. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 4 A. The following design procedure can be used to select components for the LMZ10504. Alternately, the WEBENCH software may be used to generate complete designs. When generating a design, the WEBENCH software uses iterative design procedure and accesses comprehensive databases of components. Please go to www.ti.com for more details. ## 8.2 Typical Application This section provides several application solutions with an associated bill of materials. The compensation for each solution was optimized to work over the full input range. Many applications have a fixed input voltage rail. It is possible to modify the compensation to obtain a faster transient response for a given input voltage operating point. Figure 21. Typical Applications Schematic #### 8.2.1 Design Requirements For this example the following application parameters exist. - V<sub>IN</sub> = 5 V - $V_{OUT} = 2.5 \text{ V}$ - I<sub>OUT</sub> = 4 A - $\Delta V_{OUT} = 20 \text{ mV}_{pk-pk}$ - $\Delta V_{o tran} = \pm 20 \text{ mV}_{pk-pk}$ Table 1. Bill of Materials, $V_{IN} = 3.3 \text{ V to 5 V}$ , $V_{OUT} = 2.5 \text{ V}$ , $I_{OUT \text{ (MAX)}} = 4 \text{ A}$ , Optimized for Electrolytic Input and Output Capacitance | DESIGNATOR | DESCRIPTION | CASE SIZE | MANUFACTURER | MANUFACTURER P/N | QUANTITY | |------------------|-----------------------------------|----------------------------|-------------------|------------------|----------| | U1 | SIMPLE SWITCHER | PFM-7 | Texas Instruments | LMZ10504TZ-ADJ | 1 | | C <sub>in1</sub> | 150 $\mu F$ , 6.3 V, 18 $m\Omega$ | C2, 6.0 x 3.2 x 1.8 mm | Sanyo | 6TPE150MIC2 | 1 | | C <sub>O1</sub> | 330 μF, 6.3 V, 18 mΩ | D3L, 7.3 x 4.3 x 2.8<br>mm | Sanyo | 6TPE330MIL | 1 | | R <sub>fbt</sub> | 100 kΩ | 0603 | Vishay Dale | CRCW0603100KFKEA | 1 | ## **Typical Application (continued)** Table 1. Bill of Materials, V<sub>IN</sub> = 3.3 V to 5 V, V<sub>OUT</sub> = 2.5 V, I<sub>OUT (MAX)</sub> = 4 A, Optimized for Electrolytic Input and Output Capacitance (continued) | DESIGNATOR | DESCRIPTION | CASE SIZE | MANUFACTURER | MANUFACTURER P/N | QUANTITY | |-------------------|------------------------|-----------|--------------|-------------------|----------| | R <sub>fbb</sub> | 47.5 kΩ | 0603 | Vishay Dale | CRCW060347K5FKEA | 1 | | R <sub>comp</sub> | 15 kΩ | 0603 | Vishay Dale | CRCW060315K0FKEA | 1 | | $C_{comp}$ | 330 pF, ±5%, C0G, 50 V | 0603 | TDK | C1608C0G1H331J | 1 | | C <sub>SS</sub> | 10 nF, ±10%, X7R, 16 V | 0603 | Murata | GRM188R71C103KA01 | 1 | Table 2. Bill of Materials, $V_{IN}$ = 3.3 V, $V_{OUT}$ = 0.8 V, $I_{OUT}$ (MAX) = 4 A, Optimized for Solution Size and Transient Response<sup>(1)</sup> | DESIGNATOR | DESCRIPTION | CASE SIZE | MANUFACTURER | MANUFACTURER P/N | QUANTITY | |------------------------------------|------------------------|-----------|-------------------|-------------------|----------| | U1 | SIMPLE SWITCHER | PFM-7 | Texas Instruments | LMZ10504TZ-ADJ | 1 | | C <sub>in1</sub> , C <sub>O1</sub> | 47 μF, X5R, 6.3 V | 1206 | TDK | C3216X5R0J476M | 2 | | R <sub>fbt</sub> | 110 kΩ | 0402 | Vishay Dale | CRCW0402100KFKED | 1 | | R <sub>comp</sub> | 1.0 kΩ | 0402 | Vishay Dale | CRCW04021K00FKED | 1 | | $C_{comp}$ | 27 pF, ±5%, C0G, 50 V | 0402 | Murata | GRM1555C1H270JZ01 | 1 | | C <sub>SS</sub> | 10 nF, ±10%, X7R, 16 V | 0402 | Murata | GRM155R71C103KA01 | 1 | In the case where the output voltage is 0.8 V, TI recommends to remove R<sub>fbb</sub> and keep R<sub>fbt</sub>, R<sub>comp</sub>, and C<sub>comp</sub> for a type III compensation. #### 8.2.2 Detailed Design Procedure LMZ10504 is fully supported by WEBENCH and offers the following: component selection, performance, electrical, and thermal simulations as well as the Build-It board, for a reduced design time. On the other hand, all external components can be calculated by following the design procedure below. - 1. Determine the input voltage and output voltage. Also, make note of the ripple voltage and voltage transient requirements. - 2. Determine the necessary input and output capacitance. - 3. Calculate the feedback resistor divider. - 4. Select the optimized compensation component values. - 5. Estimate the power dissipation and board thermal requirements. - 6. Follow the PCB design guideline. - 7. Learn about the LMZ10504 features such as enable, input UVLO, soft-start, tracking, prebiased start-up, current limit, and thermal shutdown. #### 8.2.2.1 Input Capacitor Selection A 22-µF or 47-µF high-quality dielectric (X5R, X7R) ceramic capacitor rated at twice the maximum input voltage is typically sufficient. The input capacitor must be placed as close as possible to the VIN pin and GND exposed pad to substantially eliminate the parasitic effects of any stray inductance or resistance on the PCB and supply lines. Neglecting capacitor equivalent series resistance (ESR), the resultant input capacitor AC ripple voltage is a triangular waveform. The minimum input capacitance for a given peak-to-peak value ( $\Delta V_{IN}$ ) of $V_{IN}$ is specified as follows: $$C_{in} \ge \frac{I_{OUT} \times D \times (1-D)}{f_{SW} \times \Delta V_{IN}}$$ where the PWM duty cycle, D, is given by Equation 8 $$D = \frac{V_{OUT}}{V_{IN}} \tag{8}$$ Product Folder Links: LMZ10504 (7) If $\Delta V_{IN}$ is 1% of $V_{IN}$ , this equals to 50 mV and $f_{SW} = 1$ MHz. $$C_{in} \ge \frac{4A \times \left(\frac{2.5V}{5V}\right) \times \left(1 - \frac{2.5V}{5V}\right)}{1 MHz \times 50 mV} \ge 20 \mu F \tag{9}$$ A second criteria before finalizing the C<sub>in</sub> bypass capacitor is the RMS current capability. The necessary RMS current rating of the input capacitor to a buck regulator can be estimated by: $$I_{Cin(RMS)} = I_{OUT} \times \sqrt{D(1-D)}$$ (10) $$I_{Cin(RMS)} = 4A \times \sqrt{\frac{2.5V}{5V} \left(1 - \frac{2.5V}{5V}\right)} = 2A$$ (11) With this high AC current present in the input capacitor, the RMS current rating becomes an important parameter. The maximum input capacitor ripple voltage and RMS current occur at 50% duty cycle. Select an input capacitor rated for at least the maximum calculated I<sub>Cin(RMS)</sub>. Additional bulk capacitance with higher ESR may be required to damp any resonance effects of the input capacitance and parasitic inductance. #### 8.2.2.2 Output Capacitor Selection In general, 22-µF to 100-µF, high-quality dielectric (X5R, X7R) ceramic capacitor rated at twice the maximum output voltage is sufficient given the optimal high-frequency characteristics and low ESR of ceramic dielectrics. Although, the output capacitor can also be of electrolytic chemistry for increased capacitance density. Two output capacitance equations are required to determine the minimum output capacitance. One equation determines the output capacitance ( $C_O$ ) based on PWM ripple voltage. The second equation determines $C_O$ based on the load transient characteristics. Select the largest capacitance value of the two. The minimum capacitance, given the maximum output voltage ripple ( $\Delta V_{OUT}$ ) requirement, is determined by the following equation: $$C_{O} \geq \frac{\Delta i_{L}}{8 \times f_{SW} \times \left[\Delta V_{OUT} - (\Delta i_{L} \times R_{ESR})\right]}$$ where $$\Delta i_L = \frac{(V_{IN} - V_{OUT}) \times D}{L \times f_{sw}} \tag{13}$$ $R_{ESR}$ is the total output capacitor ESR, L is the inductance value of the internal power inductor, where L = 1.5 $\mu$ H, and $f_{SW}$ = 1 MHz. Therefore, per the design example: $$\Delta i_{L} = \frac{(5V - 2.5V) \times \frac{2.5V}{5V}}{1.5 \ \mu H \times 1 \ MHz} = 833 \ mA \tag{14}$$ The minimum output capacitance requirement due to the PWM ripple voltage is: $$C_{O} \ge \frac{833 \text{ mA}}{8 \times 1 \text{ MHz} \times \left[20 \text{ mV} - \left(833 \text{ mA} \times 3 \text{ m}\Omega\right)\right]}$$ $$\tag{15}$$ $$C_{\rm O} \ge 6 \ \mu F$$ (16) Three $m\Omega$ is a typical $R_{ESR}$ value for ceramic capacitors. Equation 17 provides a good first pass capacitance requirement for a load transient: $$C_{O} \ge \frac{I_{step} \times V_{FB} \times L \times V_{IN}}{4 \times V_{OUT} \times (V_{IN} - V_{OUT}) \times \Delta Vo\_tran}$$ where - I<sub>step</sub> is the peak to peak load step, - $V_{FB} = 0.8 \text{ V}$ , Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated • and $$\Delta V_{o tran}$$ is the maximum output voltage deviation, which is $\pm 20$ mV. (17) Therefore the capacitance requirement for the given design parameters is: $$C_{O} \ge \frac{3.2A \times 0.8V \times 1.5\mu H \times 5V}{4 \times 2.5V \times (5V - 2.5V) \times 20mV}$$ $$\tag{18}$$ $$C_O \ge 39 \ \mu F$$ (19) In this particular design the output capacitance is determined by the load transient requirements. Table 3 lists some examples of commercially available capacitors that can be used with the LMZ10504. Co (µF) VOLTAGE (V), R<sub>ESR</sub> (mΩ) **MAKE MANUFACTURER PART NUMBER CASE SIZE** 22 6.3, < 5 Ceramic, X5R TDK C3216X5R0J226M 1206 47 6.3, < 5Ceramic, X5R **TDK** C3216X5R0J476M 1206 47 TDK 6.3, < 5Ceramic, X5R C3225X5R0J476M 1210 **TDK** 47 10.0, < 5 Ceramic, X5R C3225X5R1A476M 1210 100 6.3, < 5 Ceramic, X5R TDK C3225X5R0J107M 1210 100 6.3, 50 **Tantalum** AVX TPSD157M006#0050 D, $7.5 \times 4.3 \times 2.9 \text{ mm}$ 100 6.3, 25 Organic Polymer Sanyo 6TPE100MPB2 B2, $3.5 \times 2.8 \times 1.9$ mm 150 6.3, 18 Organic Polymer Sanyo 6TPE150MIC2 C2, $6.0 \times 3.2 \times 1.8 \text{ mm}$ 330 6.3, 18 Organic Polymer Sanyo 6TPE330MIL D3L, $7.3 \times 4.3 \times 2.8$ mm 470 Niobium Oxide AVX NOME37M006#0023 E, $7.3 \times 4.3 \times 4.1 \text{ mm}$ 6.3, 23 **Table 3. Recommended Output Filter Capacitors** ## 8.2.2.2.1 Output Voltage Setting A resistor divider network from V<sub>OLIT</sub> to the FB pin determines the desired output voltage as follows: $$V_{OUT} = 0.8V \times \frac{R_{fbt} + R_{fbb}}{R_{fbb}}$$ (20) $R_{\rm fbt}$ is defined based on the voltage loop requirements and $R_{\rm fbb}$ is then selected for the desired output voltage. Resistors are normally selected as 0.5% or 1% tolerance. Higher accuracy resistors such as 0.1% are also available. The feedback voltage (at $V_{OUT} = 2.5 \text{ V}$ ) is accurate to within -2.5% / +2.5% over temperature and over line and load regulation. Additionally, the LMZ10504 contains error nulling circuitry to substantially eliminate the feedback voltage variation over temperature as well as the long-term aging effects of the internal amplifiers. In addition the zero nulling circuit dramatically reduces the 1/f noise of the bandgap amplifier and reference. The manifestation of this circuit action is that the duty cycle will have two slightly different but distinct operating points, each evident every other switching cycle. ## 8.2.2.3 Loop Compensation The LMZ10504 preserves flexibility by integrating the control components around the internal error amplifier while using three small external compensation components from $V_{\text{OUT}}$ to FB. An integrated type II (two pole, one zero) voltage-mode compensation network is featured. To ensure stability, an external resistor and small value capacitor can be added across the upper feedback resistor as a pole-zero pair to complete a type III (three pole, two zero) compensation network. The compensation components recommended in Table 4 provide type III compensation at an optimal control loop performance. The typical phase margin is 45° with a bandwidth of 80 kHz. Calculated output capacitance values not listed in Table 4 should be verified before designing into production. A detailed application note is available to provide verification support, AN-2013 SNVA417. In general, calculated output capacitance values below the suggested value will have reduced phase margin and higher control loop bandwidth. Output capacitance values above the suggested values will experience a lower bandwidth and increased phase margin. Higher bandwidth is associated with faster system response to sudden changes such as load transients. Phase margin changes the characteristics of the response. Lower phase margin is associated with underdamped ringing and higher phase margin is associated with overdamped response. Losing all phase margin will cause the system to be unstable; an optimized area of operation is 30° to 60° of phase margin, with a bandwidth of 100 kHz ±20 kHz. Figure 22. Loop Compensation Control Components **Table 4. LMZ10504 Compensation Component Values** | V <sub>IN</sub> (V) | C <sub>O</sub> (μF) | ESR (ms | Ω) | $R_{fbt} (k\Omega)^{(1)}$ | C <sub>comp</sub> (pF) <sup>(1)</sup> | $R_{comp} (k\Omega)^{(1)}$ | |---------------------|---------------------|---------|-----|---------------------------|---------------------------------------|----------------------------| | | | MIN | MAX | | | | | | 22 | 2 | 20 | 200 | 27 | 1.5 | | | 47 | 2 | 20 | 124 | 68 | 1.4 | | | 100 | 1 | 10 | 82.5 | 150 | 0.681 | | _ | 150 | 1 | 5 | 63.4 | 220 | 1 | | 5 | 150 | 10 | 25 | 63.4 | 220 | 3.48 | | | 150 | 26 | 50 | 226 | 62 | 12.1 | | | 220 | 15 | 30 | 150 | 100 | 6.98 | | | 220 | 31 | 60 | 316 | 560 | 14 | | | 22 | 2 | 20 | 118 | 43 | 9.09 | | | 47 | 2 | 20 | 76.8 | 100 | 3.32 | | | 100 | 1 | 10 | 49.9 | 180 | 2.49 | | 0.0 | 150 | 1 | 5 | 40.2 | 330 | 1 | | 3.3 | 150 | 10 | 25 | 43.2 | 330 | 4.99 | | | 150 | 26 | 50 | 143 | 100 | 7.5 | | | 220 | 15 | 30 | 100 | 180 | 4.99 | | | 220 | 31 | 60 | 200 | 100 | 8.06 | <sup>(1)</sup> In the special case where the output voltage is 0.8 V, TI recommends to remove R<sub>fbb</sub> and keep R<sub>fbt</sub>, R<sub>comp</sub>, and C<sub>comp</sub> for a type III compensation. ## 8.2.3 Application Curves #### 8.3 System Examples # 8.3.1 Application Schematic for 3.3-V to 5-V Input and 2.5-V Output With Optimized Ripple and Transient Response The compensation for each solution was optimized to work over the stated input range. Many applications have a fixed input voltage rail. It is possible to modify the compensation to obtain a faster transient response for a given input voltage operating point. This schematic is intended to serve as a helpful starting point towards an optimized design. Figure 26. Schematic for 2.5-V Output Based on 3.3-V to 5-V Input Table 5. Bill of Materials, $V_{IN}$ = 3.3 V to 5 V, $V_{OUT}$ = 2.5 V, $I_{OUT~(MAX)}$ = 4 A, Optimized for Low Input and Output Ripple Voltage and Fast Transient Response<sup>(1)</sup> | DESIGNATOR | DESCRIPTION | CASE SIZE | MANUFACTURER | MANUFACTURER P/N | QUANTITY | |-------------------|------------------------|-----------|-------------------|-------------------|----------| | U1 | SIMPLE SWITCHER | PFM-7 | Texas Instruments | LMZ10504TZ-ADJ | 1 | | C <sub>in1</sub> | 22 μF, X5R, 10 V | 1210 | AVX | 1210ZD226MAT | 2 | | C <sub>in2</sub> | 220 μF, 10 V, AL-Elec | E | Panasonic | EEE1AA221AP | 1* | | C <sub>O1</sub> | 4.7 μF, X5R, 10 V | 0805 | AVX | 0805ZD475MAT | 1* | | C <sub>O2</sub> | 22 μF, X5R, 6.3 V | 1206 | AVX | 12066D226MAT | 1* | | C <sub>O3</sub> | 100 μF, X5R, 6.3 V | 1812 | AVX | 18126D107MAT | 1 | | R <sub>fbt</sub> | 75 kΩ | 0402 | Vishay Dale | CRCW040275K0FKED | 1 | | R <sub>fbb</sub> | 34.8 kΩ | 0402 | Vishay Dale | CRCW040234K8FKED | 1 | | R <sub>comp</sub> | 1.0 kΩ | 0402 | Vishay Dale | CRCW04021K00FKED | 1 | | $C_comp$ | 100 pF, ±5%, C0G, 50 V | 0402 | Murata | GRM1555C1H101JZ01 | 1 | | C <sub>SS</sub> | 10 nF, ±10%, X7R, 16 V | 0402 | Murata | GRM155R71C103KA01 | 1 | <sup>(1) \*</sup> Optional components, include for low input and output voltage ripple. Table 6. Output Voltage Setting ( $R_{fbt} = 75 \text{ k}\Omega$ ) | V <sub>OUT</sub> | R <sub>fbb</sub> | |------------------|------------------| | 2.5 V | 34.8 kΩ | | 1.8 V | 59 kΩ | | 1.5 V | 84.5 kΩ | | 1.2 V | 150 kΩ | | 0.9 V | 590 kΩ | ## 8.3.2 Application Schematic for 3.3-V to 5-V Input and 2.5-V Output The compensation for each solution was optimized to work over the stated input range. Many applications have a fixed input voltage rail. It is possible to modify the compensation to obtain a faster transient response for a given input voltage operating point. This schematic is intended to serve as a helpful starting point towards an optimized design. Figure 27. Schematic for 2.5-V Output Based on 3.3-V to 5-V Input Table 7. Bill of Materials, $V_{IN} = 3.3 \text{ V to 5 V}$ , $V_{OUT} = 2.5 \text{ V}$ , $I_{OUT \text{ (MAX)}} = 4 \text{ A}$ | DESIGNATOR | DESCRIPTION | CASE SIZE | MANUFACTURER | MANUFACTURER P/N | QUANTITY | |------------------------------------|-----------------------|-----------|-------------------|------------------|----------| | U1 | SIMPLE SWITCHER | PFM-7 | Texas Instruments | LMZ10504TZ-ADJ | 1 | | C <sub>in1</sub> | 1 μF, X7R, 16 V | 0805 | TDK | C2012X7R1C105K | 1 | | C <sub>in2</sub> , C <sub>O1</sub> | 4.7 μF, X5R, 6.3 V | 0805 | TDK | C2012X5R0J475K | 2 | | C <sub>in3</sub> , C <sub>O2</sub> | 22 μF, X5R, 16 V | 1210 | TDK | C3225X5R1C226M | 2 | | C <sub>in4</sub> | 47 μF, X5R, 6.3 V | 1210 | TDK | C3225X5R0J476M | 1 | | C <sub>in5</sub> | 220 μF, 10 V, AL-Elec | Е | Panasonic | EEE1AA221AP | 1 | | C <sub>O3</sub> | 100 μF, X5R, 6.3 V | 1812 | TDK | C4532X5R0J107M | 1 | | R <sub>fbt</sub> | 75 kΩ | 0805 | Vishay Dale | CRCW080575K0FKEA | 1 | | R <sub>fbb</sub> | 34.8 kΩ | 0805 | Vishay Dale | CRCW080534K8FKEA | 1 | | R <sub>comp</sub> | 1.1 kΩ | 0805 | Vishay Dale | CRCW08051K10FKEA | 1 | | C <sub>comp</sub> | | | TDK | C1608C0G1H181J | 1 | | R <sub>en1</sub> | | | Vishay Dale | CRCW0805100KFKEA | 1 | | C <sub>SS</sub> | | | TDK | C2012C0G1H103J | 1 | Table 8. Output Voltage Setting ( $R_{fbt} = 75 \text{ k}\Omega$ ) | V <sub>OUT</sub> | R <sub>fbb</sub> | |------------------|------------------| | 3.3 V | 23.7 kΩ | | 2.5 V | 34.8 kΩ | | 1.8 V | 59 kΩ | | 1.5 V | 84.5 kΩ | | 1.2 V | 150 kΩ | | 0.9 V | 590 kΩ | ## 8.3.3 EMI Tested Schematic for 2.5-V Output Based on 3.3-V to 5-V Input The compensation for each solution was optimized to work over the stated input range. Many applications have a fixed input voltage rail. It is possible to modify the compensation to obtain a faster transient response for a given input voltage operating point. This schematic is intended to serve as a helpful starting point towards an optimized design. Figure 28. EMI Tested Schematic for 2.5-V Output Based on 3.3-V to 5-V Input Table 9. Bill of Materials, $V_{IN}$ = 5 V, $V_{OUT}$ = 2.5 V, $I_{OUT\ (MAX)}$ = 4 A, Tested With EN55022 Class B Radiated Emissions | DESIGNATOR | DESCRIPTION | CASE SIZE | MANUFACTURER | MANUFACTURER P/N | QUANTITY | |------------------|--------------------------|-----------|-------------------|------------------|----------| | U1 | SIMPLE SWITCHER | PFM-7 | Texas Instruments | LMZ10504TZ-ADJ | 1 | | C <sub>in1</sub> | 1 μF, X7R, 16 V | 0805 | TDK | C2012X7R1C105K | 1 | | C <sub>in2</sub> | 4.7 μF, X5R, 6.3 V | 0805 | TDK | C2012X5R0J475K | 1 | | C <sub>in3</sub> | 47 μF, X5R, 6.3 V | 1210 | TDK | C3225X5R0J476M | 1 | | C <sub>O1</sub> | 100 μF, X5R, 6.3 V | 1812 | TDK | C4532X5R0J107M | 1 | | R <sub>fbt</sub> | 75 kΩ | 0805 | Vishay Dale | CRCW080575K0FKEA | 1 | | R <sub>fbb</sub> | 34.8 kΩ | 0805 | Vishay Dale | CRCW080534K8FKEA | 1 | | $R_{comp}$ | R <sub>comp</sub> 1.1 kΩ | | Vishay Dale | CRCW08051K10FKEA | 1 | | $C_{comp}$ | 180 pF, ±5%, C0G, 50 V | 0603 | TDK | C1608C0G1H181J | 1 | | C <sub>SS</sub> | 10 nF, ±5%, C0G, 50 V | 0805 | TDK | C2012C0G1H103J | 1 | Table 10. Output Voltage Setting ( $R_{fbt} = 75 \text{ k}\Omega$ ) | V <sub>OUT</sub> | R <sub>fbb</sub> | |------------------|------------------| | 3.3 V | 23.7 kΩ | | 2.5 V | 34.8 kΩ | | 1.8 V | 59 kΩ | | 1.5 V | 84.5 kΩ | | 1.2 V | 150 kΩ | | 0.9 V | 590 kΩ | ## 9 Power Supply Recommendations The LMZ10504 device is designed to operate from an input voltage supply range between 2.95 V and 5.5 V. This input supply should be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail should be low enough that an input current transient does not cause a high enough drop at the LMZ10504 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is more than a few inches from the LMZ10504, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. The amount of bulk capacitance is not critical, but a 47- $\mu$ F or 100- $\mu$ F electrolytic capacitor is a typical choice. ## 10 Layout ## 10.1 Layout Guidelines PCB layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce and resistive voltage drop in the traces. These can send erroneous signals to the DC-DC converter resulting in poor regulation or instability. Good layout can be implemented by following a few simple design rules. ## 1. Minimize area of switched current loops. From an EMI reduction standpoint, it is imperative to minimize the high di/dt current paths. The high current that does not overlap contains high di/dt, see Figure 29. Therefore physically place input capacitor ( $C_{in1}$ ) as close as possible to the LMZ10504 VIN pin and GND exposed pad to avoid observable high-frequency noise on the output pin. This will minimize the high di/dt area and reduce radiated EMI. Additionally, grounding for both the input and output capacitor should consist of a localized top side plane that connects to the GND exposed pad (EP). ## 2. Have a single point ground. The ground connections for the feedback, soft-start, and enable components should be routed only to the GND pin of the device. This prevents any switched or load currents from flowing in the analog ground traces. If not properly placed, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior. Provide the single point ground connection from pin 4 to EP. #### 3. Minimize trace length to the FB pin. Both feedback resistors, $R_{fbt}$ and $R_{fbb}$ , and the compensation components, $R_{comp}$ and $C_{comp}$ , should be located close to the FB pin. Since the FB node is high impedance, keep the copper area as small as possible. This is most important as relatively high-value resistors are used to set the output voltage. #### 4. Make input and output bus connections as wide as possible. This reduces any voltage drops on the input or output of the converter and maximizes efficiency. To optimize voltage accuracy at the load, ensure that a separate feedback voltage sense trace is made at the load. Doing so will correct for voltage drops and provide optimum output accuracy. #### 5. Provide adequate device heat-sinking. Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has multiple copper layers, thermal vias can also be employed to make connection to inner layer heat-spreading ground planes. For best results use a $6 \times 6$ via array with minimum via diameter of 8 mils thermal vias spaced 59 mils (1.5 mm). Ensure enough copper area is used for heat-sinking to keep the junction temperature below $125^{\circ}$ C. ## 10.2 Layout Examples Figure 29. Critical Current Loops to Minimize Figure 30. PCB Layout Guide Figure 31. Top Copper # **Layout Examples (continued)** Figure 32. Internal Layer 1 (Ground) Figure 33. Internal Layer 2 (Ground and Signal Traces) ## **Layout Examples (continued)** Figure 34. Bottom Copper #### 10.3 Estimate Power Dissipation and Thermal Considerations Use the current derating curves in the *Typical Characteristics* section to obtain an estimate of power loss ( $P_{IC\_LOSS}$ ). For the design case of $V_{IN} = 5$ V, $V_{OUT} = 2.5$ V, $I_{OUT} = 4$ A, $I_{A(MAX)} = 85$ °C, and $I_{J(MAX)} = 125$ °C, the device must see a thermal resistance from case to ambient ( $\theta_{CA}$ ) of less than: $$\theta_{CA} \ge \frac{T_{J(MAX)} - T_{A(MAX)}}{P_{IC\_LOSS}} - \theta_{JC}$$ (21) $$\theta_{CA} < \frac{125\,^{\circ}C - 85\,^{\circ}C}{930\,mW} - 1.9\,\frac{^{\circ}C}{W} < 41\frac{^{\circ}C}{W}$$ (22) Given the typical thermal resistance from junction to case ( $\theta_{JC}$ ) to be 1.9°C/W (typical). Continuously operating at a $T_{J}$ greater than 125°C will have a shorten life span. To reach $\theta_{CA} = 41^{\circ}\text{C/W}$ , the PCB is required to dissipate heat effectively. With no airflow and no external heat, a good estimate of the required board area covered by 1-oz. copper on both the top and bottom metal layers is: Board Area\_cm<sup>2</sup> $$\geq \frac{500}{\theta_{CA}} \cdot \frac{^{\circ}C \times cm^2}{W}$$ (23) Board Area\_cm<sup>2</sup> $$\geq \frac{500}{41^{\circ}C} \cdot \frac{{^{\circ}C} \times cm^2}{W}$$ (24) As a result, approximately 12 square cm of 1-oz. copper on top and bottom layers is required for the PCB design. The PCB copper heat sink must be connected to the exposed pad (EP). Approximately thirty six, 8 mils thermal vias spaced 59 mils (1.5 mm) apart must connect the top copper to the bottom copper. For an extended discussion and formulations of thermal rules of thumb, refer to AN-2020 (SNVA419) and for an example of a high thermal performance PCB layout, refer to the evaluation board application note AN-2022 (SNVA421). Submit Documentation Feedback #### 10.4 Power Module SMT Guidelines The recommendations below are for a standard module surface mount assembly. - Land Pattern Follow the PCB land pattern with either soldermask defined or non-soldermask defined pads - Stencil Aperture - For the exposed die attach pad (DAP), adjust the stencil for approximately 80% coverage of the PCB land pattern - For all other I/O pads use a 1:1 ratio between the aperture and the land pattern recommendation - Solder Paste Use a standard SAC Alloy such as SAC 305, type 3 or higher - Stencil Thickness 0.125 to 0.15 mm - Reflow Refer to solder paste supplier recommendation and optimized per board size and density - · Maximum number of reflows allowed is one - Refer to AN Design Summary LMZ1xxx and LMZ2xxx Power Modules Family (SNAA214) for reflow information. Figure 35. Sample Reflow Profile **Table 11. Sample Reflow Profile Table** | PROBE | MAX TEMP<br>(°C) | REACHED<br>MAX TEMP | TIME ABOVE<br>235°C | REACHED<br>235°C | TIME ABOVE<br>245°C | REACHED<br>245°C | TIME ABOVE<br>260°C | REACHED<br>260°C | |-------|------------------|---------------------|---------------------|------------------|---------------------|------------------|---------------------|------------------| | 1 | 242.5 | 6.58 | 0.49 | 6.39 | 0.00 | - | 0.00 | _ | | 2 | 242.5 | 7.10 | 0.55 | 6.31 | 0.00 | 7.10 | 0.00 | _ | | 3 | 241.0 | 7.09 | 0.42 | 6.44 | 0.00 | - | 0.00 | _ | ## 11 Device and Documentation Support ## 11.1 Device Support ## 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.1.2 Development Support For developmental support, see the following: WEBENCH Tool, http://www.ti.com/webench ## 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation, see the following: - AN-2027 Inverting Application for the LMZ14203 SIMPLE SWITCHER Power Module, SNVA425) - Absolute Maximum Ratings for Soldering, (SNOA549) - AN-2024 LMZ1420x / LMZ1200x Evaluation Board (SNVA422) - AN-2020 Thermal Design By Insight, Not Hindsight (SNVA419) - AN-2026 Effect of PCB Design on Thermal Performance of SIMPLE SWITCHER Power Modules (SNVA424) - Design Summary LMZ1xxx and LMZ2xxx Power Modules Family (SNAA214) ## 11.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ## 11.4 Trademarks WEBENCH, E2E are trademarks of Texas Instruments. SIMPLE SWITCHER is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 11.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 27-Apr-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |----------------------|--------|--------------|--------------------|------|----------------|----------------------------------------|----------------------|---------------------|--------------|-------------------------|---------| | 551600440-001/NOPB | ACTIVE | | | 0 | 1 | TBD | Call TI | Call TI | -40 to 125 | | Samples | | LMZ10504TZ-ADJ/NOPB | ACTIVE | TO-PMOD | NDW | 7 | 250 | RoHS (In<br>Work) & Green<br>(In Work) | CU SN | Level-3-245C-168 HR | -40 to 125 | LMZ10504<br>TZ-ADJ | Samples | | LMZ10504TZE-ADJ/NOPB | ACTIVE | TO-PMOD | NDW | 7 | 45 | RoHS (In<br>Work) & Green<br>(In Work) | CU SN | Level-3-245C-168 HR | -40 to 125 | LMZ10504<br>TZ-ADJ | Samples | | LMZ10504TZX-ADJ/NOPB | ACTIVE | TO-PMOD | NDW | 7 | 500 | RoHS (In<br>Work) & Green<br>(In Work) | CU SN | Level-3-245C-168 HR | -40 to 125 | LMZ10504<br>TZ-ADJ | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** 27-Apr-2017 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 6-Aug-2015 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMZ10504TZ-ADJ/NOPB | TO-<br>PMOD | NDW | 7 | 250 | 330.0 | 24.4 | 10.6 | 14.22 | 5.0 | 16.0 | 24.0 | Q2 | | LMZ10504TZX-ADJ/NOP<br>B | TO-<br>PMOD | NDW | 7 | 500 | 330.0 | 24.4 | 10.6 | 14.22 | 5.0 | 16.0 | 24.0 | Q2 | www.ti.com 6-Aug-2015 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------------|--------------|-----------------|------|-----|-------------|------------|-------------| | LMZ10504TZ-ADJ/NOPB | TO-PMOD | NDW | 7 | 250 | 367.0 | 367.0 | 45.0 | | LMZ10504TZX-ADJ/NOPB | TO-PMOD | NDW | 7 | 500 | 367.0 | 367.0 | 45.0 | #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.