

Sample &

Buy



#### LMP8480, LMP8481

SNVS829C – MARCH 1999– REVISED SEPTEMBER 2015

Support &

Community

2.2

# LMP848x Precision 76-V High-Side Current Sense Amplifiers With Voltage Output

Technical

Documents

## 1 Features

- Typical Values, T<sub>A</sub> = 25°C
- · Bidirectional or Unidirectional Sensing
- Common Mode Voltage Range 4.0 V to 76 V
- Supply Voltage Range 4.5 V to 76 V
- Fixed Gains 20, 60 and 100 V/V
- Gain Accuracy ±0.1%
- Offset ±80 µV
- Bandwidth (-3dB) 270 kHz
- Quiescent Current < 100 µA</li>
- Buffered High-Current Output > 5 mA
- Input Bias Current 7 μA
- PSRR (DC) 122 dB
- CMRR (DC) 124 dB
- Temperature Range –40°C to 125°C
- 8-Pin VSSOP Package

## 2 Applications

- High-Side Current Sense
- Vehicle Current Measurement
- Telecommunications
- Motor Controls
- Laser or LED Drivers
- Energy Management
- Solar Panel Monitoring

## **Typical Application Schematic**



## 3 Description

Tools &

Software

The LMP8480 and LMP8481 are precision high-side current sense amplifiers that amplify a small differential voltage developed across a current sense resistor in the presence of high input common-mode voltages. These amplifiers are designed for bidirectional (LMP8481) or unidirectional (LMP8480) current applications and will accept input signals with common-mode voltage range from 4 V to 76 V with a bandwidth of 270 kHz. Since the operating power supply range overlaps the input common-mode voltage range, the LMP848x can be powered by the same voltage that is being monitored. This benefit eliminates the need for an intermediate supply voltage to be routed to the point of load where the current is being monitored, resulting in reduced component count and board space.

The LMP848x family consists of fixed gains of 20, 60 and 100 for applications that demand high accuracy over temperature. The low-input offset voltage allows the use of smaller sense resistors without sacrificing system error. The wide operating temperature range of -40°C to 125°C makes the LMP848x an ideal choice for automotive, telecommunications, industrial, and consumer applications. The LMP8480 and LMP8481 are pin-for-pin replacements for the MAX4080 and MAX4081, offering improved offset voltage, wider reference adjust range and higher output drive capabilities. The LMP8480 and LMP8481 are available in a 8-pin VSSOP package.

| Device Information <sup>(1)</sup>  |           |                   |  |  |  |
|------------------------------------|-----------|-------------------|--|--|--|
| PART NUMBER PACKAGE BODY SIZE (NON |           |                   |  |  |  |
| LMP8480                            | VSSOP (8) | 3.00 mm x 3.00 mm |  |  |  |
| LMP8481                            | VSSOP (8) | 3.00 mm x 3.00 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



2

# **Table of Contents**

9

11

13

12.2

12.3

12.4

| 1 | Fea  | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Dev  | ice Comparison Table 3             |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | Typical Characteristics 7          |
| 8 | Deta | ailed Description 10               |
|   | 8.1  | Overview 10                        |
|   | 8.2  | Functional Block Diagrams 11       |
|   | 8.3  | Feature Description 12             |
|   |      |                                    |

## 4 Revision History

| CI | hanges from Revision B (December 2014) to Revision C  | Page |
|----|-------------------------------------------------------|------|
| •  | Deleted WSON package option for LMP8480 and LMP8481   | 1    |
| •  | Deleted -F version (50x gain) for LMP8480 and LMP8481 | 3    |
| •  | Deleted WSON package options for LMP8480 and LMP8481  | 3    |

#### Changes from Revision A (August 2012) to Revision B

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device 

8.4 Device Functional Modes..... 17 Application and Implementation ...... 18

9.1 Application Information..... 18 9.2 Typical Applications ..... 18 10 Power Supply Recommendations ...... 21 10.1 Power Supply Decoupling...... 21

11.1 Layout Guidelines ..... 21 11.2 Layout Example ..... 21 12 Device and Documentation Support ...... 22 12.1 Device Support ..... 22 Related Links ..... 22

Community Resources...... 22

Trademarks ...... 22

Copyright © 1999-2015, Texas Instruments Incorporated

12.5 Electrostatic Discharge Caution ...... 22 12.6 Glossary ...... 22

Information ...... 22

Mechanical, Packaging, and Orderable

www.ti.com

Page

## 5 Device Comparison Table

| DEVICE NAME | GAIN | POLARITY                        |
|-------------|------|---------------------------------|
| LMP8480-T   | x20  | Unidirectional                  |
| LMP8480-S   | x60  | Unidirectional                  |
| LMP8480-H   | x100 | Unidirectional                  |
| LMP8481-T   | x20  | Bidirectional or Unidirectional |
| LMP8481-S   | x60  | Bidirectional or Unidirectional |
| LMP8481-H   | x100 | Bidirectional or Unidirectional |







### **Pin Functions**

| PIN                    |     | 1/0 |                                                             | DECODIDION                                |  |  |  |
|------------------------|-----|-----|-------------------------------------------------------------|-------------------------------------------|--|--|--|
| NAME                   | NO. | I/O | DESCRIPTION                                                 |                                           |  |  |  |
| R <sub>SP</sub>        | 1   | I   | Positive current sense input                                |                                           |  |  |  |
| VCC                    | 2   | Р   | Positive supply voltage                                     |                                           |  |  |  |
| NC                     | 3   | _   | No Connection – Not internally                              | No Connection – Not internally Connected. |  |  |  |
| GND                    | 4   | Р   | Ground                                                      |                                           |  |  |  |
| V <sub>OUT</sub>       | 5   | 0   | Output                                                      |                                           |  |  |  |
| NC or R <sub>EFA</sub> | 6   | I   | LMP8480: No Connection                                      | LMP8481: Reference Voltage "B" Input      |  |  |  |
| NC or R <sub>EFB</sub> | 7   | I   | LMP8480: No Connection LMP8481: Reference Voltage "A" Input |                                           |  |  |  |
| R <sub>SN</sub>        | 8   | I   | Negative current sense input                                |                                           |  |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

Over operating free-air temperature range (unless otherwise noted)<sup>(3)</sup>

|                                              |                                                     | MIN                   | MAX                            | UNIT |
|----------------------------------------------|-----------------------------------------------------|-----------------------|--------------------------------|------|
| Supply Voltage (V <sub>CC</sub> to GND) -0.3 |                                                     | 85                    | V                              |      |
| $R_{SP}$ or $R_{SN}$ to $GND$                | R <sub>SP</sub> or R <sub>SN</sub> to GND –0.3 85   |                       | V                              |      |
| V <sub>OUT</sub> to GND                      |                                                     | -0.3 to the lesser of | (V <sub>CC</sub> + 0.3) or +20 | V    |
| V <sub>REF</sub> Pins                        | Other V <sub>REF</sub> pin tied to ground           | -0.3                  | 12                             | V    |
| (LMP8481 Only)                               | Applied to both V <sub>REF</sub> Pins tied together | -0.3                  | 6                              | V    |
| Differential Input Volta                     | ge                                                  | -85                   | 85                             | V    |
| Current into output pin                      |                                                     | -20 <sup>(4)</sup>    | 20                             | mA   |
| Current into any other                       | pins                                                | -5 <sup>(4)</sup>     | 5                              | mA   |
| Operating Temperature                        |                                                     | -40                   | 125                            | °C   |
| Junction Temperature                         |                                                     | -40                   | 150                            | °C   |
| Storage temperature                          |                                                     | -65                   | 150                            | °C   |

(1) The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation  $P_{DMAX} = (T_{J(MAX)} - T_A)/\theta_{JA}$  or the number given in *Absolute Maximum Ratings*, whichever is lower.

(2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

(4) When the input voltage (VIN) at any pin exceeds power supplies (VIN < GND or VIN > VS), the current at that pin must not exceed 5 mA, and the voltage (VIN) has to be within the *Absolute Maximum Ratings* for that pin. The 20-mA package input current rating limits the number of pins that can safely exceed the power supplies with current flow to four pins.

## 7.2 ESD Ratings

|                                     |                                                                                       | VALUE | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------------|-------|------|
|                                     | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic di | charge Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

Expected normal operating conditions over free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                   |                                                                      | MIN MAX                                                                                                          | UNIT |
|-----------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|
| Supply Voltage (V <sub>CC</sub> ) |                                                                      | 4.5 76                                                                                                           | V    |
| Common Mode Voltag                | ge                                                                   | 4.0 76                                                                                                           | V    |
|                                   | $V_{REFA}$ and $V_{REFB}$ tied together                              | –0.3 to the lesser of (V <sub>CC</sub> – 1.5) or +6                                                              | V    |
| Reference Input<br>(LMP8481 Only) | Single $V_{\text{REF}}$ pin with other $V_{\text{REF}}$ pin grounded | -0.3 or +12 where the average of the two V <sub>REF</sub> pins is less than the lesser of $(V_{CC} - 1.5)$ or +6 | V    |

(1) Exceeding the Recommended Operating Conditions for extended periods of time may effect device reliability or cause parametric shifts.

## 7.4 Thermal Information

|                                                         | LMP8480 | LMP8480, LMP8481 |      |  |
|---------------------------------------------------------|---------|------------------|------|--|
| THERMAL METRIC <sup>(1)</sup>                           | DGK     | UNIT             |      |  |
|                                                         | 8 P     | INS              |      |  |
| R <sub>0JA</sub> Junction-to-ambient thermal resistance | 185     | 70               | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 7.5 Electrical Characteristics

Unless otherwise specified, all limits specified for at  $T_A = 25^{\circ}$ C,  $V_{CC} = 4.5$  V to 76 V, 4.5V  $V_{CM}$  76 V,  $R_L = 100$  k,  $V_{SENSE} = (V_{RSP} - V_{RSN}) = 0$  V.<sup>(1)</sup>

|                       | PARAMETER                                                               | TEST                                                                         | CONDITIONS                                          | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT |
|-----------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|--------------------|--------------------|------|
|                       |                                                                         | $VCC = V_{RSP} = 48$                                                         | T <sub>A</sub> = 25°C                               |                    | ±80                | ±265               |      |
| V <sub>OS</sub>       | Input Offset Voltage (RTI)                                              | V,<br>ΔV = 100 mV                                                            | $-40^{\circ}C \le T_A \le 125^{\circ}C$             |                    |                    | ±900               | μV   |
| TCV <sub>OS</sub>     | Input Offset Voltage Drift <sup>(4)</sup>                               |                                                                              |                                                     |                    | ±6                 |                    | μV°C |
|                       | Input Bias Current <sup>(5)</sup>                                       | $V_{CC} = V_{RSP} = 76 V$                                                    | , Per Input                                         |                    | 6.3                |                    |      |
| I <sub>B</sub>        |                                                                         | V <sub>CC</sub> = V <sub>RSP</sub> = 76 V<br>125°C                           | , Per Input, −40°C ≤ $T_A$ ≤                        |                    |                    | 12                 | μA   |
|                       | Input Leakage Current                                                   | $V_{CC} = 0, V_{RSP} = 86$                                                   | V, Both inputs together                             |                    | 0.01               |                    | μA   |
| I <sub>LEAK</sub>     |                                                                         | $V_{CC} = 0, V_{RSP} = 86$<br>-40°C ≤ T <sub>A</sub> ≤ 125°                  | V, Both inputs together,<br>C                       |                    |                    | 2                  | μA   |
|                       |                                                                         |                                                                              | -T Version, $-40^{\circ}C \le T_A \le 125^{\circ}C$ |                    |                    | 667                |      |
| V <sub>SENSE(MA</sub> | Differential Input Voltage Across<br>Sense Resistor <sup>(6)</sup>      | N 40                                                                         | -F Version, $-40^{\circ}C \le T_A \le 125^{\circ}C$ |                    |                    | 267                |      |
| X)                    |                                                                         | V <sub>CC</sub> = 16                                                         | -S Version, $-40^{\circ}C \le T_A \le 125^{\circ}C$ |                    |                    | 222                | mV   |
|                       |                                                                         |                                                                              | -H Version, $-40^{\circ}C \le T_A \le 125^{\circ}C$ |                    |                    | 133                |      |
|                       |                                                                         | -T Version                                                                   |                                                     |                    | 20                 |                    | V/V  |
|                       | Gain                                                                    | -T Version, $-40^{\circ}C \le T_A \le 125^{\circ}C$                          |                                                     | 19.8               |                    | 20.2               |      |
| ٨                     |                                                                         | -S Version                                                                   |                                                     |                    | 60                 |                    |      |
| A <sub>V</sub>        |                                                                         | -S Version, $-40^{\circ}C \le T_A \le 125^{\circ}C$<br>-H Version            |                                                     | 59.5               |                    | 60.5               |      |
|                       |                                                                         |                                                                              |                                                     |                    | 100                |                    |      |
|                       |                                                                         | -H Version, -40°C                                                            | ≤ T <sub>A</sub> ≤ 125°C                            | 99.2               |                    | 100.8              |      |
|                       | Gain Error                                                              | $V_{CC} = V_{RSP} = 48$                                                      | $T_A = 25^{\circ}C$                                 |                    |                    | ±0.6%              |      |
|                       | Gain End                                                                | V                                                                            | $-40^{\circ}C \le T_A \le 125^{\circ}C$             |                    |                    | ±0.8%              |      |
|                       |                                                                         | $V_{RSP}$ = 48 V, $V_{CC}$ = 4.5 to 76 V                                     |                                                     |                    | 122                |                    |      |
| DC PSRR               | DC Power Supply Rejection Ratio                                         | V <sub>RSP</sub> = 48 V, V <sub>CC</sub> =<br>≤ 125°C                        | = 4.5 to 76 V, –40°C $\leq$ T <sub>A</sub>          | 100                |                    |                    | dB   |
|                       |                                                                         | $V_{CC}$ = 48 V, $V_{RSP}$ = 4.5 to 76 V                                     |                                                     |                    | 124                |                    |      |
| DC CMRR               | DC Common Mode Rejection Ratio                                          | $V_{CC}$ = 48 V, $V_{RSP}$ = 4.5 to 76 V, -40°C ≤ T <sub>A</sub><br>≤ 125°C  |                                                     | 100                |                    |                    | dB   |
|                       |                                                                         | V <sub>CC</sub> = 48 V, V <sub>RSP</sub> = 4 to 76 V                         |                                                     |                    | 124                |                    | dB   |
| CMVR                  | Input Common Mode Voltage<br>Range                                      | CMRR > 100 dB, $-40^{\circ}C \le T_{A} \le 125^{\circ}C$                     |                                                     | 4                  |                    | 76                 | V    |
| R <sub>OUT</sub>      | Output Resistance / Load<br>Regulation                                  | V <sub>SENSE</sub> = 100 mV                                                  |                                                     |                    | 0.1                |                    |      |
| V <sub>OMAX</sub>     | Maximum Output Voltage<br>(Headroom)<br>$(V_{OMAX} = V_{CC} - V_{OUT})$ | V <sub>CC</sub> = 4.5 V, V <sub>RSP</sub><br>I <sub>OUT</sub> (sourcing) 500 | = 48 V, V <sub>SENSE</sub> = +1 V,<br>) μΑ          |                    | 230                | 500                | mV   |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . **No** specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ .
- (2) All limits are specified by testing, design, or statistical analysis.
- (3) Typical values represent the most likely parametric norm at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.
- (4) Offset voltage temperature drift is determined by dividing the change in V<sub>OS</sub> at the temperature extremes by the total temperature change.
- (5) Positive Bias Current corresponds to current flowing into the device.
- (6) This parameter is specified by design and/or characterization and is not tested in production.

Copyright © 1999–2015, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

Unless otherwise specified, all limits specified for at  $T_A = 25^{\circ}$ C,  $V_{CC} = 4.5$  V to 76 V, 4.5V  $V_{CM}$  76 V,  $R_L = 100$  k,  $V_{SENSE} = (V_{RSP} - V_{RSN}) = 0$  V.<sup>(1)</sup>

|                       | PARAMETER                                 | TEST CONDITIONS                                                                                                                                                     | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT   |  |
|-----------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------|--|
|                       |                                           | $V_{CC} = V_{RSP} = 48 \text{ V}, V_{SENSE} = -1 \text{ V},$<br>$I_{OUT} \text{ (sinking)} = 10 \ \mu\text{A}$                                                      |                    | 3                  |                    |        |  |
|                       |                                           |                                                                                                                                                                     |                    |                    | 15                 |        |  |
| V                     | Minimum Output Voltage                    | $V_{CC} = V_{RSP} = 4.5 \text{ V}, V_{SENSE} = -1 \text{ V},$<br>$I_{OUT} \text{ (sinking)} = 10 \ \mu\text{A}$                                                     |                    | 3                  |                    | m)/    |  |
| V <sub>OMIN</sub>     | Minimum Output Voltage                    | $V_{CC} = V_{RSP} = 48 \text{ V}, V_{SENSE} = -1 \text{ V},$<br>$I_{OUT} \text{ (sinking)} = 100 \mu\text{A}$                                                       |                    | 18                 |                    | mV     |  |
|                       |                                           |                                                                                                                                                                     |                    |                    | 55                 |        |  |
|                       |                                           | $V_{CC} = V_{RSP} = 4.5 \text{ V}, V_{SENSE} = -1 \text{ V},$<br>$I_{OUT} \text{ (sinking)} = 100 \ \mu\text{A}$                                                    |                    | 18                 |                    |        |  |
| V <sub>OLOAD</sub>    | Output voltage with load                  | $V_{CC}$ = 28 V, $V_{RSP}$ =28 V, $V_{SENSE}$ = 600 mV,<br>I <sub>OUT</sub> (sourcing) = 500 $\mu$ A                                                                |                    | 12                 |                    | V      |  |
| V <sub>OLREG</sub>    | Output Load Regulation                    | $V_{CC} = 20, V_{RSP} = 16, V_{OUT} = 12, \Delta I_L = 200$ na to 8 mA                                                                                              |                    | 0.001%             |                    |        |  |
|                       |                                           | $V_{OUT}$ = 2 V, $R_L$ = 10 M, $V_{CC}$ = $V_{RSP}$ = 76 V                                                                                                          |                    | 88                 |                    |        |  |
| I <sub>CC</sub>       | Supply Current                            | $V_{OUT} = 2 \text{ V}, \text{ R}_{L} = 10 \text{ M}, \text{ V}_{CC} = \text{V}_{RSP} = 76 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{A} \le 125^{\circ}\text{C}$ |                    |                    | 155                | μA     |  |
| BW                    | -3 dB Bandwidth                           | $R_L = 10 \text{ M}, C_L = 20 \text{ pF}$                                                                                                                           |                    | 270                |                    | kHz    |  |
| SR                    | Slew rate <sup>(7)</sup>                  | $V_{\text{SENSE}}$ from 10 mV to 80 mV, $R_{\text{L}}$ = 10 M, $C_{\text{L}}$ = 20 pF                                                                               |                    | 1                  |                    | V/µs   |  |
| e <sub>ni</sub>       | Input Referred Voltage Noise              | f = 1 kHz                                                                                                                                                           |                    | 95                 |                    | nV/√Hz |  |
| t <sub>SETTLE</sub>   | Output Settling Time to 1% of Final Value | $V_{SENSE}$ = 10 mV to 100 mV and 100 mV to 10 mV                                                                                                                   |                    | 20                 |                    | μs     |  |
| t <sub>PU</sub>       | Power-up Time                             | $V_{CC} = V_{RSP} = 48 \text{ V}, \text{ VS}_{ENSE} = 100 \text{ mV},$<br>output to 1% of final value                                                               |                    | 50                 |                    | μs     |  |
| t <sub>RECOVERY</sub> | Saturation Recovery Time                  | Output settles to 1% of final value, the device will not experience phase reversal when overdriven.                                                                 |                    | 50                 |                    | μs     |  |
| C <sub>LOAD</sub>     | Max Output Capacitance Load               | No sustained oscillations                                                                                                                                           |                    | 500                |                    | pF     |  |

(7) The number specified is the average of rising and falling slew rates and measured at 90% to 10%.

Copyright © 1999–2015, Texas Instruments Incorporated



### 7.6 Typical Characteristics

Unless otherwise specified,  $T_A = 25^{\circ}C$ ,  $V_{CC} = 4.5$  V to 76 V, 4.5 V <  $V_{CM}$  < 76 V,  $R_L = 100k$ ,  $V_{SENSE} = (V_{RSP} - V_{RSN}) = 0$  V, for all gain options.



#### LMP8480, LMP8481

SNVS829C-MARCH 1999-REVISED SEPTEMBER 2015



STRUMENTS

EXAS

## **Typical Characteristics (continued)**

Unless otherwise specified,  $T_A = 25^{\circ}C$ ,  $V_{CC} = 4.5$  V to 76 V, 4.5 V <  $V_{CM}$  < 76 V,  $R_L = 100k$ ,  $V_{SENSE} = (V_{RSP} - V_{RSN}) = 0$  V, for all gain options.



Copyright © 1999–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Unless otherwise specified,  $T_A = 25^{\circ}C$ ,  $V_{CC} = 4.5$  V to 76 V, 4.5 V <  $V_{CM}$  < 76 V,  $R_L = 100k$ ,  $V_{SENSE} = (V_{RSP} - V_{RSN}) = 0$  V, for all gain options.





## 8 Detailed Description

### 8.1 Overview

The LMP8480 and LMP8481 are single-supply, high-side current sense amplifiers with available fixed gains of x20, x60 and x100. The power supply range is 4.5 V to 76 V, while the common-mode input voltage range is capable of 4.0-V to 76-V operation. The supply voltage and common-mode range are completely independent of each other. This makes the LMP848x supply voltage extremely flexible, as the LMP848x's supply voltage can be greater than, equal to, or less than the load source voltage, and allowing the device to be powered from the system supply or the load supply voltage.

The LMP8480 and LMP8481 supply voltage does not have to be larger than the load source voltage. A 76-V load source voltage with a 5-V supply voltage is perfectly acceptable.

### 8.1.1 Theory of Operation

The LMP8480 and LMP8481 are comprised of two main stages. The first stage is a differential input current to voltage converter, followed by a differential voltage amplifier and level-shifting output stage. Also present is an internal 14 Volt Low-Dropout Regulator (LDO) to power the amplifiers and output stage, as well as a reference divider resistor string to allow the setting of the reference level.

As seen in Figure 18, the current flowing through  $R_{SENSE}$  develops a voltage drop called  $V_{SENSE}$ . The voltage across the sense resistor,  $V_{SENSE}$ , is then applied to the input  $R_{SP}$  and  $R_{SN}$  pins of the amplifier.

Internally, the voltage on each input pin is converted to a current by the internal precision thin-film input resistors  $R_{GP}$  and  $R_{GN}$ . A second set of much higher value  $V_{CM}$  sense resistors between the inputs provide a sample of the input common-mode voltage for internal use by the differential amplifier.

 $V_{\text{SENSE}}$  is applied to the differential amplifier through  $R_{\text{GP}}$  and  $R_{\text{GN}}$ . These resistors change the input voltage to a differential current. The differential amplifier then servos the resistor currents through the MOSFETs to maintain a zero balance across the differential amplifier inputs.

With no input signal present, the currents in  $R_{GP}$  and  $R_{GN}$  are equal. When a signal is applied to  $V_{SENSE}$ , the current through  $R_{GP}$  and  $R_{GN}$  are imbalanced and are no longer equal. The amplifier then servos the MOSFETS to correct this current imbalance, and the extra current required to balance the input currents is then reflected down into the two lower 400-k $\Omega$  "tail" resistors. The difference in the currents into the tail resistors is therefore proportional to the amplitude and polarity of  $V_{SENSE}$ . The tail resistors, being larger than the input resistors for the same current, then provide voltage gain by changing the current into a proportionally larger voltage. The gain of the first stage is then set by the tail resistor value divided by  $R_{G}$  value.

The differential amplifier stage then samples the voltage difference across the two 400-k $\Omega$  tail resistors and also applies a further gain-of-five and output level-shifting according to the applied reference voltage (V<sub>REF</sub>).

The resulting output of the amplifier will be equal to the differential input voltage times the gain of the device, plus any voltage value applied to the two VREF pins.

The resistor values in the schematic are ideal values for clarity and understanding. Table 1 shows the actual values used that account for parallel combinations and loading. This table can be used for calculating the effects of any additional external resistance.

The LMP8480 is identical to the LMP8481, except that both the V<sub>REF</sub> pins are grounded internally.

| Gain Option | R <sub>GP</sub> and R <sub>GN</sub><br>(each) | R <sub>vcmsense</sub><br>(each) | R <sub>TAIL</sub><br>(each) | Differential Amp FB<br>(each) | V <sub>REFx</sub> Resistors<br>(each) |
|-------------|-----------------------------------------------|---------------------------------|-----------------------------|-------------------------------|---------------------------------------|
| 20x         | 98.38 k                                       | 491.9 k                         | 393.52 k                    | 1967.6 k                      | 98.38 k                               |
| 60x         | 32.793 k                                      | 172.165 k                       | 393.52 k                    | 1967.6 k                      | 98.38 k                               |
| 100x        | 19.676 k                                      | 98.38 k                         | 393.52 k                    | 1967.6 k                      | 98.38 k                               |

#### Table 1. Actual Internal Resistor Values



### 8.2 Functional Block Diagrams



Figure 17. LMP8480 Block Diagram



Figure 18. LMP8481 Block Diagram

#### LMP8480, LMP8481

SNVS829C-MARCH 1999-REVISED SEPTEMBER 2015



#### 8.3 Feature Description

#### 8.3.1 Basic Connections

Figure 19 through Figure 22 show the basic connections for seveal different configurations.



Figure 19. LMP8480 Basic Connections (Unidirectional)

Figure 19 shows the basic connections for the LMP8480 for Unidirectional applications. The output will be at zero with zero sense voltage.



Figure 20. LMP8481 Basic Connections for External 1:1 V<sub>REF</sub> Input (Bidirectional)

Figure 20 shows the basic connections for the LMP8481 for Bidirectional applications using an external reference input. At zero input voltage, the output will be at the applied reference voltage ( $V_{REF}$ ), moving positive or negative from the zero reference point.



Figure 21. LMP8481 Basic Connections for Mid-Bias (V<sub>REF</sub>/2) Input (Bidirectional)



#### Feature Description (continued)

Figure 21 shows the basic connections for the LMP8481 for Bidirectional applications centering the output at one-half the applied  $V_{REF}$  or  $V_{CC}$  voltage. If  $V_{REFA}$  is connected to  $V_{CC}$ , then the output "zero" point will be  $V_{CC}/2$ . If  $V_{REFA}$  is connected to the ADC  $V_{REF}$  line, then the "zero" output will be at mid-scale for the ADC.



#### Figure 22. LMP8481 Connections for Unidirectional Configuration (Equivalent to LMP8480 Unidirectional)

Figure 22 shows the how to connect the LMP8481 for Bidirectional applications, thus making it equivalent to the LMP8480 in Figure 19.

#### 8.3.2 Selection of the Sense Resistor

The accuracy of the current measurement depends heavily on the accuracy of the shunt resistor R<sub>SENSE</sub>. Its value depends on the application and is a compromise between small-signal accuracy, maximum permissible voltage drop and allowable power dissipation in the current measurement circuit.

The use of a "4-terminal" or "Kelvin" sense resistor is highly recommended. See the Layout Guidelines.

For best results, the value of the resistor is calculated from the maximum expected load current  $I_{LMAX}$  and the expected maximum output swing  $V_{OUTMAX}$ , plus a few percent of headroom. See the *Maximum Output Voltage* section for details about the maximum output voltage limits.

High values of R<sub>SENSE</sub> provide better accuracy at lower currents by minimizing the effects of amplifier offset. Low values of R<sub>SENSE</sub> minimize load voltage loss, but at the expense of accuracy at low currents. A compromise between low current accuracy and load circuit losses must generally be made.

The maximum V<sub>SENSE</sub> voltage that must be generated across the R<sub>SENSE</sub> resistor will be:

 $V_{SENSE} = V_{OUTMAX} / A_V$ 

(1)

(2)

(3)

NOTE

The maximum  $V_{\text{SENSE}}$  voltage should be no more than 667 mV.

From this maximum V<sub>SENSE</sub> voltage, the R<sub>SENSE</sub> value can be calculated from:

 $R_{SENSE} = V_{SENSE} / I_{LMAX}$ 

Take care not exceed the maximum power dissipation of the resistor. The maximum sense resistor power dissipation will be:

 $P_{\text{RSENSE}} = V_{\text{SENSE}} \times I_{\text{LMAX}}$ 

TI recommends using a 2-3x minimum safety margin in selecting the power rating of the resistor.

#### 8.3.3 Using PCB Traces as Sense Resistors

While it may be tempting to use a known length of PCB trace resistance as a sense resistor, it is not recommended.

The temperature coefficient of copper is typically 3300-4000 ppm/°K, which can vary over PCB process variations and require measurement correction (possibly requiring ambient temperature measurements).

#### LMP8480, LMP8481 SNVS829C – MARCH 1999– REVISED SEPTEMBER 2015

14

## Feature Description (continued)

A typical surface mount sense resistor tempco is in the 50 ppm to 500 ppm/°C range offering more measurement consistency and accuracy over the copper trace. Special low-tempco resistors are available in the 0.1 to 50 ppm range, but at a higher cost.

## 8.3.4 V<sub>REFA</sub> and V<sub>REFB</sub> Pins (LMP8481 Only)

The voltage applied to the V<sub>REFA</sub> and V<sub>REFB</sub> pins controls the output zero reference level. Depending on how the pins are configured, the output reference level can be set to GND, or V<sub>CC</sub>/2, or external V<sub>REF</sub>/2, or the average of two different input references.

The reference inputs consist of a pair of divider resistors with equal values to a common summing point,  $V_{REF}$ ' as shown in Figure 23. Assuming  $V_{SENSE}$  is zero, the output will be at the same value as  $V_{REF}$ '.

Figure 23. V<sub>REF</sub> Input Resistor Network

 $V_{REF}$  is the voltage at the resistor tap-point that will be directly applied to the output as an offset. With the two  $V_{REF}$  inputs tied together, the output zero voltage will have a 1:1 ratio relationship with  $V_{REF}$ .

| $V_{OUT} = ((V_{RSP} - V_{RSN}) \times AV) + V_{REF'}$ | (4) |
|--------------------------------------------------------|-----|
| Where:                                                 |     |
| $V_{REF'} = V_{REFA} = V_{REFB}$ (Equal Inputs)        | (5) |
| or:                                                    |     |

V<sub>REF'</sub> = (V<sub>REFA</sub> + V<sub>REFB</sub>) / 2 (Different Inputs)

## 8.3.4.1 One-to-One (1:1) Reference Input

To directly set the reference level, the two inputs are connected to the external reference voltage. The applied VREF will be reflected 1:1 on the output.

VREFA

VREFB

V<sub>REF</sub> 2.5V

100 kΩ

100 kΩ

VREF





(6)



#### Feature Description (continued)

### 8.3.4.2 Setting Output to One-Half V<sub>CC</sub> or external V<sub>REF</sub>

For mid-range operation  $V_{REFB}$  should be tied to ground and  $V_{REFA}$  can be tied to  $V_{CC}$  or an external A/D reference voltage. The output will be set to one-half the reference voltage. For example, a 5-V reference would result in a 2.5-V output "zero" reference.



Figure 25. Applying a Divided Reference Voltage

$$V_{REF'} = (V_{REFA} - V_{REFB}) / 2$$

(7)

When the reference pins are biased at different voltages, the output will be referenced to the average of the two applied voltages.

The reference pins should always be driven from clean, stable sources, such as A/D reference lines or clean supply lines. Any noise or drifts on the reference inputs are directly reflected in the output. Take care if the power supply is used as the reference source so as to not introduce supply noise, drift or sags into the measurement.

It is possible to set different resistor divider ratios by adding external resistors in series with the internal 100-K resistors, though the temperature coefficient (tempco) of the external resistors may not tightly track the internal resistors and there will be slight errors over temperature.

The LMP8480 is identical to the LMP8481, except that both the  $V_{REF}$  pins are grounded internally. The LMP8481 can replace the LMP8480 if both  $V_{REF}$  pins are grounded.

#### 8.3.5 Reference Input Voltage Limits (LMP8481 Only)

The maximum voltage on either reference input pin is limited to VCC or 12 V, whichever is less.

The average voltage on the two  $V_{REF}$  pins, and thus the actual output reference voltage level, is limited to a maximum of 1.5 V below VCC, or 6 V, whichever is less. Beware that supply voltages of less than 7.5 V will have a diminishing  $V_{REF}$  maximum.

Both  $V_{REFA}$  and  $V_{REFB}$  may both be grounded to provide a ground referenced output (thus functionally duplicating the LMP8480).

It should be noted that there can be a dynamic error in the  $V_{REF}$  to output level matching of up to 100  $\mu$ V/V. Normally this is not an issue for fixed references, but if the reference voltage is dynamically adjusted during operation, this error needs to be taken into account during calibration routines. This error will vary in both amplitude and polarity part-to-part, but the slope will generally be linear.

#### 8.3.6 Low-Side Current Sensing

The LMP8480 and LMP8481 are not recommended for low-side current sensing at ground level. The voltage on either input pin must be a minimum of 4.0 V above the ground pin for proper operation. The output level may not be valid for common-mode voltages below 4 V. This should be taken into consideration for monitoring or feedback applications where the load-supply voltage may dip below 4 V or be switched completely off.

#### **Feature Description (continued)**

#### 8.3.7 Input Series Resistance

Because the input stage uses precision resistors to convert the voltage on the input pin to a current, any resistance added in series with the input pins will change the gain. If a resistance is added in series with an input, the gain of that input will not track that of the other input, causing a constant gain error.

TI does not recommend using external resistances to alter the gain, as external resistors will not have the same thermal matching as the internal thin film resistors.

If resistors are purposely added for filtering, resistance should be added equally to both inputs and the user should be aware that the gain will change slightly. See the end of the *Theory of Operation* section for the internal resistor values. External resistances should be kept below 10 ohms.

#### 8.3.8 Minimum Output Voltage

The amplifier output cannot swing to exactly 0 V. There will always be a minimum output voltage set by the output transistor saturation and input offset errors. This will create a minimum output swing around the zero current reading due to the output saturation. The user should be aware of this when designing any servo loops or data acquisition systems that may assume 0 V = 0 A. If a true zero is required, the LMP8481 should be used with a VREF set slightly above ground (> 50 mV). See the *Swinging Output Below Ground* section for a possible solution to this issue.

#### 8.3.9 Swinging Output Below Ground

If a negative supply is available, a pulldown resistor can be added from the output to the negative voltage to allow the output to swing a few millivolts below ground. This will now allow the ADC to resolve true zero and recover codes that would normally be lost to the negative output saturation limit.

 $V_{CC}$  = +4.5V to +76V

Figure 26. Output Pulldown Resistor Example

A minimum of 50  $\mu$ A should be sourced ("pulled") from the output to a negative voltage. The pulldown resistor can be calculated from:

$$R_{PD} = -V_S/50 \ \mu A$$

16

For example, if a -5-V supply is available, a pulldown resistor of 5 V/50  $\mu$ A = 100 k $\Omega$  should be used. This will allow the output to swing to about 10 mV below ground.

This technique may also reduce the maximum positive swing voltage. Do not forget to include the parallel loading effects of the pulldown any output load. TI recommends not to exceed -100 mV on the output. Source currents greater than 100 µA should be avoided to prevent self-heating at high-supply voltages. Pulldown resistor values should not be so low as to heavily load the output during positive output excursions. This mode of operation is not directly specified and is not ensured.



www.ti.com

(8)



#### Feature Description (continued)

#### 8.3.10 Maximum Output Voltage

The LMP8481 has an internal precision 14-V low-dropout regulator which limits the maximum amplifier output swing to about 250 mV below  $V_{CC}$  or 13.7 V (whichever is less). This effectively clamps the maximum output to slightly less than 13.7 V even with a  $V_{CC}$  greater than 14 V. See *Typical Application With Resistive Divider* for more information.

#### 8.4 Device Functional Modes

#### 8.4.1 Unidirectional vs Bidirectional Operation

Unidirectional operation is where the load current only flows in one direction (V<sub>SENSE</sub> is always positive). Application examples would be PA monitoring, non-inductive load monitoring and laser or LED drivers. This allows the output zero reference to be true zero volts on the output. The LMP8480 is designed for unidirectional applications where the setting of VREF is not required. See the *Unidirectional Application With LMP8480* for more details.

Bidirectional operation is where the load current can flow in both directions ( $V_{SENSE}$  can be positive or negative). Application examples would be battery-charging or regenerative motor monitoring. The LMP8481 is designed for bidirectional applications and has a pair of VREF pins to allow the setting of the output zero reference level ( $V_{REF}$ ). See the *Unidirectional Application With LMP8480* section for more details.

TEXAS INSTRUMENTS

www.ti.com

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The LMP848x amplifies the voltage developed across a current-sensing resistor when current passes through it. Flexible offset inputs allow adjusting the functionality of the output for multiple configurations, as discussed throughout this section.

#### 9.1.1 Input Common-Mode and Differential Voltage Range

The input common-mode range, where "common-mode range" is defined as the voltage from ground to the voltage on  $R_{SP}$  input, should be in the range of 4.0 V to 76 V. Operation below 4.0 V on either input pin will introduce severe gain error and nonlinearities.

The maximum differential voltage (defined as the voltage difference between  $R_{SP}$  and  $R_{SN}$ ) should be 667 mV or less. The theoretical maximum input is 700 mV (14 V / 20).

Taking the inputs below 4 V will not damage the device, but the output conditions during this time are not predictable and are not ensured.

If the load voltage (Vcm) is expected to fall below 4 V as part of normal operation, preparations must be made for invalid output levels during this time.

## 9.2 Typical Applications

#### 9.2.1 Unidirectional Application With LMP8480



Figure 27. Unidirectional Application with LMP8480

#### 9.2.1.1 Design Requirements

The LMP8480 is designed for unidirectional current sense applications. The output of the amplifier will be equal to the differential input voltage times the fixed device gain.

#### 9.2.1.2 Detailed Design Procedure

The output voltage can be calculated from:

$$VOUT = ((V_{RSP} - V_{RSN}) \times Av)$$



#### **Typical Applications (continued)**

It should be noted that the minimum "zero" reading will be limited by the lower output swing and input offset. The LMP8480 is functionally identical to the LMP8481, but with the  $V_{REFA}$  and  $V_{REFB}$  nodes grounded internally. The LMP8481 can replace the LMP8480 if both the  $V_{REF}$  inputs (pins 6 and 7) are grounded.

#### 9.2.1.3 Application Curve



Figure 28. Unidirectional Transfer Function for Gain-of-20 Option

#### 9.2.2 Bidirectional Current Sensing Using LMP8481



Figure 29. Bidirectional Current Sensing Using LMP8481

#### 9.2.2.1 Design Requirements

Bidirectional operation is required where the measured load current can be positive or negative. Because V<sub>SENSE</sub> can be positive or negative, and the output cannot swing negative, the "zero" output level must be level-shifted above ground to a known zero reference point. The LMP8481 allows for the setting this reference point.

#### 9.2.2.2 Detailed Design Procedure

The V<sub>REFA</sub> and V<sub>REFB</sub> pins set the zero reference point. The output "zero" reference point is set by applying a voltage to the REFA and/or REFB pins. See the *Unidirectional Application With LMP8480* section.  $V_{REFA}$  and  $V_{REFB}$  Pins (LMP8481 Only) shows the output transfer function with a 1.2-V reference applied to the Gain-of-20 option.

Copyright © 1999–2015, Texas Instruments Incorporated

SNVS829C-MARCH 1999-REVISED SEPTEMBER 2015

www.ti.com

## **Typical Applications (continued)**

## 9.2.2.3 Application Curve



### Figure 30. Bidirectional Transfer Function Using 1.2-V Reference Voltage

### 9.2.3 Typical Application With Resistive Divider

Take care if the output is driving an A/D input with a maximum A/D maximum input voltage lower than the amplifier supply voltage, as the output can swing higher than the planned load maximum due to input transients or shorts on the load and overload or possibly damage the A/D input.

A resistive attenuator, as shown in Figure 31, can be used to match the maximum swing to the input range of the A/D.



Figure 31. Typical Application With Resistive Divider Example



## **10** Power Supply Recommendations

## **10.1** Power Supply Decoupling

In order to decouple the LMP848x from AC noise on the power supply, TI recommends using a 0.1- $\mu$ F bypass capacitor between the V<sub>CC</sub> and GND pins. This capacitor should be placed as close as possible to the supply pins. In some cases, an additional 10- $\mu$ F bypass capacitor may further reduce the supply noise.

Do not forget that these bypass capacitors must be rated for the full supply and / or load source voltage. TI recommends that the working voltage of the capacitor (WVDC) should be at least two times the maximum expected circuit voltage.

## 11 Layout

### 11.1 Layout Guidelines

The traces leading to and from the sense resistor can be significant error sources. With small value sense resistors (< 100 m $\Omega$ ), any trace resistance shared with the load current can cause significant errors.

The amplifier inputs should be directly connected to the sense resistor pads using "Kelvin" or "4-wire" connection techniques. The traces should be one continuous piece of copper from the sense resistor pad to the amplifier input pin pad, and ideally on the same copper layer with minimal vias or connectors. This can be important around the sense resistor if it is generating any significant heat gradients.

To minimize noise pickup and thermal errors, the input traces should be treated as a differential signal pair and routed tightly together with a direct path to the input pins. The input traces should be run away from noise sources, such as digital lines, switching supplies or motor drive lines. Remember that these traces can contain high voltage, and should have the appropriate trace routing clearances.

Since the sense traces only carry the amplifier bias current (about 7 µA at room temperature), the connecting input traces can be thinner, signal level traces. Excessive Resistance in the trace should also be avoided.

The paths of the traces should be identical, including connectors and vias, so that these errors will be equal and cancel.

The sense resistor will heat up as the load increases. As the resistor heats up, the resistance generally goes up, which will cause a change in the readings The sense resistor should have as much heatsinking as possible to remove this heat through the use of heatsinks or large copper areas coupled to the resistor pads. A reading drifting over time after turn-on can usually be traced back to sense resistor heating.

## 11.2 Layout Example



Figure 32. "Kelvin" or "4-wire" Connection to the Sense Resistor

TEXAS INSTRUMENTS

www.ti.com

## **12 Device and Documentation Support**

#### 12.1 Device Support

#### 12.1.1 Development Support

LMP8480/1 PSPICE Model, SNVM046

LMP8480/1 TINA Reference Design, SNVM048

TINA-TI SPICE-Based Analog Simulation Program, http://www.ti.com/tool/tina-ti

LMP8480/1 Evaluation Boards, product pages

LMP8480/1 Evaluation Board Manual, SNOU031

### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|---------|----------------|--------------|------------------------|---------------------|------------------------|
| LMP8480 | Click here     | Click here   | Click here             | Click here          | Click here             |
| LMP8481 | Click here     | Click here   | Click here             | Click here          | Click here             |

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



23-Sep-2015

# **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMP8480MM-T/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AV8A           | Samples |
| LMP8480MME-S/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AY8A           | Samples |
| LMP8480MME-T/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AV8A           | Samples |
| LMP8480MMX-S/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AY8A           | Samples |
| LMP8480MMX-T/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AV8A           | Samples |
| LMP8481MM-H/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AH9A           | Samples |
| LMP8481MM-S/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AA9A           | Samples |
| LMP8481MM-T/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | АТ9А           | Samples |
| LMP8481MME-H/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AH9A           | Samples |
| LMP8481MME-S/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AA9A           | Samples |
| LMP8481MME-T/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | АТ9А           | Samples |
| LMP8481MMX-H/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AH9A           | Samples |
| LMP8481MMX-S/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AA9A           | Samples |
| LMP8481MMX-T/NOPB | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | АТ9А           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



23-Sep-2015

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMP8480MM-T/NOPB  | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8480MME-S/NOPB | VSSOP           | DGK                | 8    | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8480MME-T/NOPB | VSSOP           | DGK                | 8    | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8480MMX-S/NOPB | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8480MMX-T/NOPB | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MM-H/NOPB  | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MM-S/NOPB  | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MM-T/NOPB  | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MME-H/NOPB | VSSOP           | DGK                | 8    | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MME-S/NOPB | VSSOP           | DGK                | 8    | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MME-T/NOPB | VSSOP           | DGK                | 8    | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MMX-H/NOPB | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MMX-S/NOPB | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP8481MMX-T/NOPB | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Sep-2015



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMP8480MM-T/NOPB            | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMP8480MME-S/NOPB           | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LMP8480MME-T/NOPB           | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LMP8480MMX-S/NOPB           | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMP8480MMX-T/NOPB           | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMP8481MM-H/NOPB            | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMP8481MM-S/NOPB            | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMP8481MM-T/NOPB            | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMP8481MME-H/NOPB           | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LMP8481MME-S/NOPB           | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LMP8481MME-T/NOPB           | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LMP8481MMX-H/NOPB           | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMP8481MMX-S/NOPB           | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMP8481MMX-T/NOPB           | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated