November 1999

# LM2665

National Semiconductor

## Switched Capacitor Voltage Converter

## **General Description**

The LM2665 CMOS charge-pump voltage converter operates as a voltage doubler for an input voltage in the range of +2.5V to +5.5V. Two low cost capacitors and a diode (needed during start-up) are used in this circuit to provide up to 40 mA of output current. The LM2665 can also work as a voltage divider to split a voltage in the range of +1.8V to +11V in half.

The LM2665 operates at 160 kHz oscillator frequency to reduce output resistance and voltage ripple. With an operating current of only 650  $\mu$ A (operating efficiency greater than 90% with most loads) and 1 $\mu$ A typical shutdown current, the LM2665 provides ideal performance for battery powered systems. The device is in SOT-23-6 package.

#### Features

- Doubles or Splits Input Supply Voltage
- SOT23-6 Package
- 12Ω Typical Output Impedance
- 90% Typical Conversion Efficiency at 40 mA
- 1µA Typical Shutdown Current

## Applications

- Cellular Phones
- Pagers
- PDAs
- Operational Amplifier Power Suppliers
- Interface Power Suppliers
- Handheld Instruments

## **Basic Application Circuits**



© 1999 National Semiconductor Corporation DS100049

www.national.com

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply vollage (v+ to GND, of    |              | J.0 V    |
|----------------------------------|--------------|----------|
| SD                               | (GND – 0.3V) | to (V+ + |
|                                  |              | 0.3V)    |
| V+ and OUT Continuous Output     | t Current    | 50 mA    |
| Output Short-Circuit Duration to | GND (Note 2) | 1 sec.   |

| Continuous Power<br>Dissipation ( $T_A = 25^{\circ}C$ )(Note 3) | 600 mW          |
|-----------------------------------------------------------------|-----------------|
| T <sub>JMax</sub> (Note 3)                                      | 150°C           |
| θ <sub>JA</sub> (Note 3)                                        | 210°C/W         |
| Operating Junction<br>Temperature Range                         | –40° to 85°C    |
| Storage Temperature Range                                       | –65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds)                              | 300°C           |
| ESD Rating                                                      | 2kV             |

## **Electrical Characteristics**

Limits in standard typeface are for  $T_J$  = 25°C, and limits in **boldface** type apply over the full operating temperature range. Unless otherwise specified: V+ = 5V, C<sub>1</sub> = C<sub>2</sub> = 3.3 µF. (Note 4)

| Symbol           | Parameter                                                           | Condition                                 | Min             | Тур   | Max             | Units |
|------------------|---------------------------------------------------------------------|-------------------------------------------|-----------------|-------|-----------------|-------|
| V+               | Supply Voltage                                                      |                                           | 2.5             |       | 5.5             | V     |
| Ι <sub>Q</sub>   | Supply Current                                                      | No Load                                   |                 | 650   | 1250            | μA    |
| I <sub>SD</sub>  | Shutdown Supply Current                                             |                                           |                 | 1     |                 | μA    |
| V <sub>SD</sub>  | Shutdown Pin Input Voltage                                          | Shutdown Mode                             | 2.0<br>(Note 5) |       |                 | v     |
|                  |                                                                     | Normal Operation                          |                 |       | 0.8<br>(Note 6) |       |
| IL               | Output Current                                                      |                                           | 40              |       |                 | mA    |
| R <sub>sw</sub>  | Sum of the R <sub>ds(on)</sub> of the four internal MOSFET switches | $I_L = 40 \text{ mA}$                     |                 | 3.5   | 8               | Ω     |
| R <sub>OUT</sub> | Output Resistance (Note 7)                                          | $I_{L} = 40 \text{ mA}$                   |                 | 12    | 25              | Ω     |
| f <sub>osc</sub> | Oscillator Frequency                                                | (Note 8)                                  | 80              | 160   |                 | kHz   |
| f <sub>sw</sub>  | Switching Frequency                                                 | (Note 8)                                  | 40              | 80    |                 | kHz   |
| P <sub>EFF</sub> | Power Efficiency                                                    | R <sub>L</sub> (1.0k) between GND and OUT | 86              | 93    |                 | %     |
|                  |                                                                     | $I_L = 40 \text{ mA to GND}$              |                 | 90    |                 | 1     |
| VOEFF            | Voltage Conversion Efficiency                                       | No Load                                   | 99              | 99.96 |                 | %     |

Note 1: Absolute maximum ratings indicate limits beyond which damage to the device may occur. Electrical specifications do not apply when operating the device beyond its rated operating conditions.

Note 2: OUT may be shorted to GND for one second without damage. However, shorting OUT to V+ may damage the device and should be avoided. Also, for temperatures above 85°C, OUT must not be shorted to GND or V+, or device may be damaged.

Note 3: The maximum allowable power dissipation is calculated by using  $P_{DMax} = (T_{JMax} - T_A)/\theta_{JA}$ , where  $T_{JMax}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance of the specified package.

Note 4: In the test circuit, capacitors  $C_1$  and  $C_2$  are 3.3  $\mu$ F, 0.3 $\Omega$  maximum ESR capacitors. Capacitors with higher ESR will increase output resistance, reduce output voltage and efficiency.

Note 5: The minimum input high for the shutdown pin equals 40% of V+.

Note 6: The maximum input low of the shutdown pin equals 20% of V+.

Note 7: Specified output resistance includes internal switch resistance and capacitor ESR. See the details in the application information for positive voltage doubler. Note 8: The output switches operate at one half of the oscillator frequency, f<sub>OSC</sub> = 2f<sub>SW</sub>.



www.national.com



www.national.com

4



Note 9: The first letter "S" identifies the part as a switched capacitor converter. The next two numbers are the device number. The fourth letter "A" indicates the grade. Only one grade is available. Larger quantity reels are available upon request.

## **Pin Description**

| Pin | Name | Function                                                                  |                                     |
|-----|------|---------------------------------------------------------------------------|-------------------------------------|
|     |      | Voltage Doubler                                                           | Voltage Split                       |
| 1   | V+   | Power supply positive voltage input.                                      | Positive voltage output.            |
| 2   | GND  | Power supply ground input                                                 | Same as doubler                     |
| 3   | CAP- | Connect this pin to the negative terminal of the<br>charge-pump capacitor | Same as doubler.                    |
| 4   | SD   | Shutdown control pin, tie this pin to ground in normal operation.         | Same as doubler.                    |
| 5   | OUT  | Positive voltage output.                                                  | Power supply positive voltage input |
| 6   | CAP+ | Connect this pin to the positive terminal of the charge-pump capacitor.   | Same as doubler                     |

## **Circuit Description**

The LM2665 contains four large CMOS switches which are switched in a sequence to double the input supply voltage. Energy transfer and storage are provided by external capacitors. Figure 2 illustrates the voltage conversion scheme. When S<sub>2</sub> and S<sub>4</sub> are closed, C<sub>1</sub> charges to the supply voltage V+. During this time interval, switches S<sub>1</sub> and S<sub>3</sub> are open. In the next time interval, S<sub>2</sub> and S<sub>4</sub> are open; at the same time, S<sub>1</sub> and S<sub>3</sub> are closed, the sum of the input voltage V+ and the voltage across C<sub>1</sub> gives the 2V+ output voltage when there is no load. The output voltage drop when a load is added is determined by the parasitic resistance (R<sub>d</sub>-s<sub>(on)</sub> of the MOSFET switches and the ESR of the capacitors) and the charge transfer loss between capacitors. Details will be discussed in the following application information section.



FIGURE 2. Voltage Doubling Principle

## **Application Information**

#### Positive Voltage Doubler

The main application of the LM2665 is to double the input voltage. The range of the input supply voltage is 2.5V to 5.5V.

The output characteristics of this circuit can be approximated by an ideal voltage source in series with a resistance. The

LM2665

LM2665

#### Application Information (Continued)

voltage source equals 2V+. The output resistance  $R_{out}$  is a function of the ON resistance of the internal MOSFET switches, the oscillator frequency, the capacitance and ESR of C<sub>1</sub> and C<sub>2</sub>. Since the switching current charging and discharging C<sub>1</sub> is approximately twice as the output current, the effect of the ESR of the pumping capacitor C<sub>1</sub> will be multiplied by four in the output resistance. The output capacitor C<sub>2</sub> is charging and discharging at a current approximately equal to the output current, therefore, its ESR only counts once in the output resistance. A good approximation of  $R_{out}$  is:

$$R_{OUT} \simeq 2R_{SW} + \frac{2}{f_{OSC} \times C_1} + 4ESR_{C1} + ESR_{C2}$$

where  $R_{\text{SW}}$  is the sum of the ON resistance of the internal MOSFET switches shown in Figure 2.

The peak-to-peak output voltage ripple is determined by the oscillator frequency, the capacitance and ESR of the output capacitor  $C_2$ :

$$V_{RIPPLE} = \frac{I_L}{f_{OSC} \times C_2} + 2 \times I_L \times ESR_{C2}$$

High capacitance, low ESR capacitors can reduce both the output resistance and the voltage ripple.

The Schottky diode D<sub>1</sub> is only needed for start-up. The internal oscillator circuit uses the OUT pin and the GND pin. Voltage across OUT and GND must be larger than 1.8V to insure the operation of the oscillator. During start-up, D<sub>1</sub> is used to charge up the voltage at the OUT pin to start the oscillator; also, it protects the device from turning-on its own parasitic diode and potentially latching-up. Therefore, the Schottky diode D<sub>1</sub> should have enough current carrying capability to charge the output capacitor at start-up, as well as a low forward voltage to prevent the internal parasitic diode from turning-on. A Schottky diode like 1N5817 can be used for most applications. If the input voltage ramp is less than 10V/ms, a smaller Schottky diode like MBR0520LT1 can be used to reduce the circuit size.

Low ESR Capacitor Manufacturers

## Split V+ in Half

Another interesting application shown in the Basic Application Circuits is using the LM2665 as a precision voltage divider. This circuit can be derived from the voltage doubler by switching the input and output connections. In the voltage divider, the input voltage applies across the OUT pin and the GND pin (which are the power rails for the internal oscillator), therefore no start-up diode is needed. Also, since the off-voltage across each switch equals  $V_{\rm in}/2$ , the input voltage can be raised to +11V.

#### Shutdown Mode

A shutdown (SD) pin is available to disable the device and reduce the quiescent current to 1  $\mu$ A. In normal operating mode, the SD pin is connected to ground. The device can be brought into the shutdown mode by applying to the SD pin a voltage greater than 40% of the V+ pin voltage.

#### **Capacitor Selection**

As discussed in the *Positive Voltage Doubler* section, the output resistance and ripple voltage are dependent on the capacitance and ESR values of the external capacitors. The output voltage drop is the load current times the output resistance, and the power efficiency is

$$\eta = \frac{P_{OUT}}{P_{IN}} = \frac{I_{L}^{2} R_{L}}{I_{I}^{2} R_{I} + I_{I}^{2} R_{OUT} + I_{O} (V+)}$$

Where  $I_{Q}(V+)$  is the quiescent power loss of the IC device, and  $I_{L}^{2}R_{out}$  is the conversion loss associated with the switch on-resistance, the two external capacitors and their ESRs.

The selection of capacitors is based on the specifications of the dropout voltage (which equals  $I_{out}$   $R_{out}$ ), the output voltage ripple, and the converter efficiency. Low ESR capacitors (Table 1) are recommended to maximize efficiency, reduce the output voltage drop and voltage ripple.

| Manufacturer   | Phone          | Capacitor Type                                     |
|----------------|----------------|----------------------------------------------------|
| Nichicon Corp. | (708)-843-7500 | PL & PF series, through-hole aluminum electrolytic |
| AVX Corp.      | (803)-448-9411 | TPS series, surface-mount tantalum                 |
| Sprague        | (207)-324-4140 | 593D, 594D, 595D series, surface-mount tantalum    |
| Sanyo          | (619)-661-6835 | OS-CON series, through-hole aluminum electrolytic  |
| Murata         | (800)-831-9172 | Ceramic chip capacitors                            |
| Taiyo Yuden    | (800)-348-2496 | Ceramic chip capacitors                            |
| Tokin          | (408)-432-8020 | Ceramic chip capacitors                            |

#### **Other Applications**

#### **Paralleling Devices**

Any number of LM2665s can be paralleled to reduce the output resistance. Each device must have its own pumping capacitor C<sub>1</sub>, while only one output capacitor C<sub>out</sub> is needed as shown in Figure 3. The composite output resistance is:

 $R_{OUT} = \frac{R_{OUT} \text{ of each LM2665}}{\text{Number of Devices}}$ 

## Other Applications (Continued)



FIGURE 3. Lowering Output Resistance by Paralleling Devices

#### **Cascading Devices**

Cascading the LM2665s is an easy way to produce a greater voltage (A two-stage cascade circuit is shown in Figure 4). The effective output resistance is equal to the weighted sum of each individual device:

 $R_{out} = 1.5R_{out_1} + R_{out_2}$ 



FIGURE 4. Increasing Output Voltage by Cascading Devices

#### Regulating Vout

It is possible to regulate the output of the LM2665 by use of a low dropout regulator (such as LP2980-5.0). The whole converter is depicted in Figure 5.

A different output voltage is possible by use of LP2980-3.3, LP2980-3.0, or LP2980-adj.

Note that, the following conditions must be satisfied simultaneously for worst case design:

Note that, the increasing of the number of cascading stages

is pracitically limited since it significantly reduces the effi-



LM2665



National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.