

# L6399

## High voltage high and low-side driver

Datasheet - production data



### Features

- High voltage rail up to 600 V
- dV/dt immunity ± 50 V/ns over full temperature range
- Driver current capability:
  - 290 mA source
  - 430 mA sink
- Switching times 75/35 ns rise/fall with 1 nF load
- 3.3 V, 5 V TTL/CMOS inputs with hysteresis
- Integrated bootstrap diode
- Internal 320 ns deadtime
- Interlocking function
- Compact and simplified layout
- Bill of material reduction
- Flexible, easy and fast design

### Applications

- Home appliances
- Industrial applications and drives
- Motor drivers DC, AC, PMDC and PMAC motors systems
- HVAC
- Factory automation
- Power supply systems
- Compressors
- Fans
- Lighting applications

## Description

The L6399 is a high voltage device manufactured using BCD™ "offline" technology. It is a singlechip half bridge gate driver for N-channel power MOSFETs or IGBTs.

The high-side (floating) section is designed to withstand a voltage rail up to 600 V. The logic inputs are CMOS/TTL compatible down to 3.3 V for easy microcontroller/DSP interfacing.

This is information on a product in full production.

## Contents

| 1  | Block diagram                            |  |  |  |  |  |  |
|----|------------------------------------------|--|--|--|--|--|--|
| 2  | Electrical data                          |  |  |  |  |  |  |
|    | 2.1 Absolute maximum ratings 4           |  |  |  |  |  |  |
|    | 2.2 Recommended operating conditions     |  |  |  |  |  |  |
|    | 2.3 Thermal data 4                       |  |  |  |  |  |  |
| 3  | Pin connection                           |  |  |  |  |  |  |
| 4  | Electrical characteristics6              |  |  |  |  |  |  |
|    | 4.1 AC operation                         |  |  |  |  |  |  |
|    | 4.2 DC operation                         |  |  |  |  |  |  |
| 5  | Timing and waveform definitions          |  |  |  |  |  |  |
| 6  | Input logic                              |  |  |  |  |  |  |
| 7  | Bootstrap driver                         |  |  |  |  |  |  |
|    | C <sub>BOOT</sub> selection and charging |  |  |  |  |  |  |
| 8  | Typical application diagram13            |  |  |  |  |  |  |
| 9  | Package information                      |  |  |  |  |  |  |
|    | 9.1 SO-8 package information 15          |  |  |  |  |  |  |
| 10 | Order codes                              |  |  |  |  |  |  |
| 11 | Revision history                         |  |  |  |  |  |  |



## 1 Block diagram



Figure 1. Block diagram



#### 2 **Electrical data**

#### 2.1 Absolute maximum ratings

| Symbol                | Parameter                                         | Va                     | 11                      |        |  |  |
|-----------------------|---------------------------------------------------|------------------------|-------------------------|--------|--|--|
| Symbol                | Falameter                                         | Min.                   | Max.                    | - Unit |  |  |
| V <sub>CC</sub>       | Supply voltage                                    | -0.3                   | 21                      | V      |  |  |
| V <sub>OUT</sub>      | Output voltage                                    | V <sub>BOOT</sub> - 21 | V <sub>BOOT</sub> + 0.3 | V      |  |  |
| V <sub>BOOT</sub>     | Bootstrap voltage                                 | -0.3                   | 620                     | V      |  |  |
| V <sub>hvg</sub>      | High-side gate output voltage                     | V <sub>OUT</sub> - 0.3 | V <sub>BOOT</sub> + 0.3 | V      |  |  |
| V <sub>lvg</sub>      | Low-side gate output voltage                      | -0.3                   | V <sub>CC</sub> + 0.3   | V      |  |  |
| Vi                    | Logic input voltage                               | -0.3                   | 15                      | V      |  |  |
| dV <sub>OUT</sub> /dt | Allowed output slew rate                          | -                      | 50                      | V/ns   |  |  |
| P <sub>tot</sub>      | Total power dissipation ( $T_A = 25 \text{ °C}$ ) | -                      | 800                     | mW     |  |  |
| TJ                    | Junction temperature                              | -                      | 150                     | °C     |  |  |
| T <sub>stg</sub>      | Storage temperature                               | -50                    | 150                     | °C     |  |  |
| ESD                   | Human body model                                  |                        | 2                       | kV     |  |  |

### Table 1. Absolute maximum rating

#### **Recommended operating conditions** 2.2

| Symbol                         | Pin   | Parameter               | Test condition                      | Min.                | Max. | Unit |
|--------------------------------|-------|-------------------------|-------------------------------------|---------------------|------|------|
| V <sub>CC</sub>                | 3     | Supply voltage          | -                                   | 10                  | 20   | V    |
| V <sub>BO</sub> <sup>(1)</sup> | 8 - 6 | Floating supply voltage | -                                   | 9.8                 | 20   | V    |
| V <sub>OUT</sub>               | 6     | Output voltage          | -                                   | - 11 <sup>(2)</sup> | 580  | V    |
| f <sub>sw</sub>                | -     | Switching frequency     | HVG, LVG load C <sub>L</sub> = 1 nF | -                   | 800  | kHz  |
| Τ <sub>J</sub>                 | -     | Junction temperature    | -                                   | -40                 | 125  | °C   |

1.  $V_{BO} = V_{BOOT} - V_{OUT}$ .

2. LVG off. V<sub>CC</sub> = 10 V Logic is operational if V<sub>BOOT</sub> > 5 V.

#### **Thermal data** 2.3

#### Table 3. Thermal data

| Symbol              | Parameter                              | SO-8 | Unit |
|---------------------|----------------------------------------|------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction to ambient | 150  | °C/W |



# 3 Pin connection

| Figure 2. Pin connection (top view) |     |     |          |  |
|-------------------------------------|-----|-----|----------|--|
| <br>                                | 4   | Ъ   |          |  |
|                                     | 1 8 |     |          |  |
| HIN L                               | 2 7 | HVG |          |  |
|                                     | 3 6 |     |          |  |
| GND 🗖                               | 4 5 | LVG |          |  |
|                                     | 1   |     | AM040074 |  |

| Pin no    | Pin no. Pin name Type Function |      |                                            |  |  |  |
|-----------|--------------------------------|------|--------------------------------------------|--|--|--|
| 1 11 110. | 1 III Hame                     | Type | T unction                                  |  |  |  |
| 1         | LIN                            | Ι    | Low-side driver logic input (active high)  |  |  |  |
| 2         | HIN                            | I    | High-side driver logic input (active high) |  |  |  |
| 3         | VCC                            | Р    | Lower section supply voltage               |  |  |  |
| 4         | GND                            | Р    | Ground                                     |  |  |  |
| 5         | LVG <sup>(1)</sup>             | 0    | Low-side driver output                     |  |  |  |
| 6         | OUT                            | Р    | High-side (floating) common voltage        |  |  |  |
| 7         | HVG <sup>(1)</sup>             | 0    | High-side driver output                    |  |  |  |
| 8         | BOOT                           | Р    | Bootstrapped supply voltage                |  |  |  |

#### Table 4. Pin description

The circuit guarantees less than 1 V on the LVG and HVG pins (at I<sub>sink</sub> = 10 mA), with V<sub>CC</sub> > 3 V. This
allows omitting the "bleeder" resistor connected between the gate and the source of the external MOSFET
normally used to hold the pin low.



# 4 Electrical characteristics

## 4.1 AC operation

## Table 5. AC operation electrical characteristics ( $V_{CC}$ = 15 V; $T_J$ = +25 °C)

| Symbol           | Pin         | Parameter                                                            | Test c                                                        | ondition                     | Min. | Тур. | Max. | Unit |
|------------------|-------------|----------------------------------------------------------------------|---------------------------------------------------------------|------------------------------|------|------|------|------|
| t <sub>on</sub>  | 1, 2        | High/low-side driver turn-on propagation delay $^{\left( 1\right) }$ | V <sub>OUT</sub> = 0 V<br>V <sub>BOOT</sub> = V <sub>CC</sub> | V <sub>IN</sub> = 0 to 3.3 V | 50   | 125  | 200  | ns   |
| t <sub>off</sub> | vs.<br>5, 7 | High/low side driver turn-off propagation delay <sup>(1)</sup>       | C <sub>L</sub> = 1 nF                                         | V <sub>IN</sub> = 3.3 to 0 V | 50   | 125  | 200  | ns   |
| DT               | -           | Deadtime <sup>(2)</sup>                                              | C <sub>L</sub> = 1 nF                                         | -                            | 225  | 320  | 415  | ns   |
| t <sub>r</sub>   | 5, 7        | Rise time <sup>(1)</sup>                                             | C <sub>L</sub> = 1 nF                                         | -                            | -    | 75   | 120  | ns   |
| t <sub>f</sub>   | 5, 1        | Fall time <sup>(1)</sup>                                             | C <sub>L</sub> = 1 nF                                         | -                            | -    | 35   | 70   | ns   |

1. See Figure 3

2. See Figure 4.

## 4.2 DC operation

| Table 6. DC operation electrical characteristics (V <sub>CC</sub> = 15 V; T <sub>J</sub> = + 25 °C) |            |                                                |                                                                    |      |      |      |      |
|-----------------------------------------------------------------------------------------------------|------------|------------------------------------------------|--------------------------------------------------------------------|------|------|------|------|
| Symbol                                                                                              | Pin        | Parameter                                      | Test condition                                                     | Min. | Тур. | Max. | Unit |
| Low suppl                                                                                           | y vol      | tage section <sup>(1)</sup>                    |                                                                    |      |      |      |      |
| V <sub>CC_hys</sub>                                                                                 |            | V <sub>CC</sub> UV hysteresis                  | -                                                                  | 1.2  | 1.5  | 1.8  | V    |
| $V_{CC_{thON}}$                                                                                     |            | V <sub>CC</sub> UV turn-ON threshold           | -                                                                  | 9    | 9.5  | 10   | V    |
| V <sub>CC_thOFF</sub>                                                                               |            | V <sub>CC</sub> UV turn-OFF threshold          | -                                                                  | 7.6  | 8    | 8.4  | V    |
| I <sub>QCCU</sub>                                                                                   | 3          | Undervoltage quiescent supply current          | V <sub>CC</sub> = 7 V<br>LIN = HIN = GND                           | -    | 170  | 330  | μA   |
| I <sub>QCC</sub>                                                                                    |            | Quiescent current                              | V <sub>CC</sub> = 15 V<br>LIN = HIN = GND                          | -    | 380  | 440  | μA   |
| Bootstrap                                                                                           | ped s      | upply voltage section <sup>(1)</sup>           |                                                                    |      | •    |      |      |
| V <sub>BO_hys</sub>                                                                                 |            | V <sub>BO</sub> UV hysteresis                  | -                                                                  | 0.8  | 1    | 1.2  | V    |
| $V_{BO_{thON}}$                                                                                     |            | V <sub>BO</sub> UV turn-ON threshold           | -                                                                  | 8.2  | 9    | 9.8  | V    |
| V <sub>BO_thOFF</sub>                                                                               |            | V <sub>BO</sub> UV turn-OFF threshold          | -                                                                  | 7.3  | 8    | 8.7  | V    |
| I <sub>QBOU</sub>                                                                                   | 8          | Undervoltage V <sub>BO</sub> quiescent current | V <sub>BO</sub> = 7 V, LIN = GND;<br>HIN = 5 V                     | -    | 30   | 140  | μA   |
| I <sub>QBO</sub>                                                                                    |            | V <sub>BO</sub> quiescent current              | V <sub>BO</sub> = 15 V, LIN = GND;<br>HIN = 5 V                    | -    | 190  | 240  | μA   |
| I <sub>LK</sub>                                                                                     | -          | High voltage leakage current                   | V <sub>hvg</sub> = V <sub>OUT</sub> = V <sub>BOOT</sub> =<br>600 V | -    | -    | 10   | μA   |
| R <sub>DS(on)</sub>                                                                                 | -          | Bootstrap driver on resistance <sup>(2)</sup>  | LVG ON                                                             | -    | 120  | -    | Ω    |
| Driving bu                                                                                          | ffers      | section                                        |                                                                    |      |      |      | •    |
| I <sub>SO</sub>                                                                                     | <b>5 7</b> | High/low-side source short-circuit current     | $V_{IN}$ = $V_{ih}$ ( $t_p$ < 10 $\mu$ s)                          | 200  | 290  | -    | mA   |
| I <sub>SI</sub>                                                                                     | 5, 7       | High/low side sink short-circuit current       | $V_{IN} = V_{il} (t_p < 10 \ \mu s)$                               | 250  | 430  | -    | mA   |
| Logic inpu                                                                                          | its        |                                                |                                                                    | L    | •    |      |      |
| V <sub>il</sub>                                                                                     |            | Low level logic threshold voltage              | -                                                                  | 0.8  | -    | 1.1  | V    |
| V <sub>ih</sub>                                                                                     | 1, 2       | High level logic threshold voltage             | -                                                                  | 1.9  | -    | 2.25 | V    |
| I <sub>INI</sub>                                                                                    |            | LIN/HIN logic "0" input bias current           | V <sub>IN</sub> = 0 V                                              | -    | -    | 1    | μA   |
| I <sub>HINh</sub>                                                                                   | 2          | HIN High logic level input current             | V <sub>IN</sub> = 15 V                                             | 110  | 175  | 260  | μA   |
| R <sub>PD-HIN</sub>                                                                                 |            | HIN pull-down resistor                         | V <sub>IN</sub> = 15 V                                             | 57   | 85   | 137  | kΩ   |
| I <sub>LINh</sub>                                                                                   | 4          | LIN High logic level input current             | V <sub>IN</sub> = 15 V                                             | 10   | 40   | 100  | μA   |
| R <sub>PD-LIN</sub>                                                                                 | 1          | LIN pull-down resistor                         | V <sub>IN</sub> = 15 V                                             | 150  | 375  | 1500 | kΩ   |

| Table 6. DC operation electrical characteristics | $(V_{ab} = 15 V \cdot T_{ab} = +25 \circ C)$ |
|--------------------------------------------------|----------------------------------------------|
| Table 6. DC Operation electrical characteristics | $(v_{CC} - 15v, 1) - 725 C)$                 |

1.  $V_{BO} = V_{BOOT} - V_{OUT}$ .

2.  $R_{DSON}$  is tested in the following way:  $R_{DSON} = [(V_{CC} - V_{BOOT1}) - (V_{CC} - V_{BOOT2})] / [I_1(V_{CC}, V_{BOOT1}) - I_2(V_{CC}, V_{BOOT2})]$ where  $I_1$  is the pin 8 current when  $V_{BOOT} = V_{BOOT1}$ ,  $I_2$  when  $V_{BOOT} = V_{BOOT2}$ .



## 5 Timing and waveform definitions



Figure 3. Propagation delay timing definition

### Figure 4. Deadtime and interlocking timing definition







Figure 5. Deadtime and interlocking waveform definitions



## 6 Input logic

| Inp     | out | Out              | put              |
|---------|-----|------------------|------------------|
| LIN HIN |     | LVG              | HVG              |
| L       | L   | L                | L                |
| L       | Н   | L                | Н                |
| Н       | L   | Н                | L                |
| Н       | Н   | L <sup>(1)</sup> | L <sup>(1)</sup> |

| Table | 7 | Truth | table |
|-------|---|-------|-------|
| TUDIC |   |       | LUDIC |

1. Interlocking function.

Input logic is provided with interlocking circuitry which prevents the two outputs (LVG, HVG) being active at the same time when both the logic input pins (LIN, HIN) are at a high logic level. In addition, to prevent cross-conduction of the external MOSFETs, after each output is turned off, the other output cannot be turned on before a certain amount of time (DT) (see *Figure 4: Deadtime and interlocking timing definition* and *Figure 5: Deadtime and interlocking waveform definitions*).



### 7 Bootstrap driver

A bootstrap circuitry is needed to supply the high voltage section. This function is normally accomplished by a high voltage fast recovery diode (*Figure 6*). In the L6399 device a patented integrated structure replaces the external diode. It is realized by a high voltage DMOS, driven synchronously with the low-side driver (LVG), with a diode in series, as shown in *Figure 7*. An internal charge pump (*Figure 7*) provides the DMOS driving voltage.

### C<sub>BOOT</sub> selection and charging

To choose the proper  $C_{BOOT}$  value the external MOS can be seen as an equivalent capacitor. This capacitor  $C_{EXT}$  is related to the MOS total gate charge:

#### **Equation 1**

$$C_{EXT} = \frac{Q_{gate}}{V_{gate}}$$

The ratio between the capacitors  $C_{EXT}$  and  $C_{BOOT}$  is proportional to the cyclical voltage loss. It has to be:

#### **Equation 2**

E.g.: if  $Q_{gate}$  is 30 nC and  $V_{gate}$  is 10 V,  $C_{EXT}$  is 3 nF. With  $C_{BOOT}$  = 100 nF the drop would be 300 mV.

If HVG has to be supplied for a long time, the  $C_{\text{BOOT}}$  selection has to take into account also the leakage and quiescent losses.

E.g.: HVG steady state consumption is lower than 190  $\mu$ A, so if HVG T<sub>ON</sub> is 5 ms, C<sub>BOOT</sub> has to supply C<sub>EXT</sub> with 1  $\mu$ C. This charge on a 1  $\mu$ F capacitor means a voltage drop of 1 V.

The internal bootstrap driver gives a great advantage: the external fast recovery diode can be avoided (it usually has a high leakage current).

This internal diode can work only if  $V_{OUT}$  is close to GND (or lower) and in the meanwhile the LVG is on. The charging time ( $T_{charge}$ ) of the  $C_{BOOT}$  is the time in which both conditions are fulfilled and it has to be long enough to charge the capacitor.

The bootstrap driver introduces a voltage drop due to the equivalent resistance of the internal diode  $R_{DSon}$  (typical value: 120  $\Omega$ ). At low frequency this drop can be neglected. Anyway increasing the frequency it must be taken in to account.

The following equation is useful to compute the drop on the bootstrap DMOS:

#### **Equation 3**

$$V_{drop} = I_{charge} \bullet R_{BOOT} \rightarrow V_{drop} = \frac{Q_{gate}}{T_{charge}} \bullet R_{DSon}$$

where  $Q_{gate}$  is the gate charge of the external power MOS.



For example: using a power MOS with a total gate charge of 30 nC the drop on the bootstrap diode is about 1 V, if the  $T_{charge}$  is 5  $\mu s.$  In fact:

### **Equation 4**

$$V_{drop} = \frac{30nC}{5\mu s} \cdot 120\Omega \sim 0.72V$$

 $V_{drop}$  has to be taken into account when the voltage drop on  $C_{BOOT}$  is calculated: if this drop is too high, or the circuit topology doesn't allow a sufficient charging time, an external diode can be used.



Figure 6. Bootstrap driver with high voltage fast recovery diode







# 8 Typical application diagram



Figure 8. Typical application schematic



# 9 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.



### 9.1 SO-8 package information



Figure 9. SO-8 package outline

#### Table 8. SO-8 package mechanical data

| Symbol | Dimensions (mm ) |      |      |      |
|--------|------------------|------|------|------|
|        | Min.             | Тур. | Max. | Note |
| A      | -                | -    | 1.75 | -    |
| A1     | 0.10             | -    | 0.25 | -    |
| A2     | 1.25             | -    | -    | -    |
| b      | 0.28             | -    | 0.48 | -    |
| С      | 0.17             | -    | 0.23 | -    |
| D      | 4.80             | 4.90 | 5.00 | (1)  |
| E      | 5.80             | 6.00 | 6.20 | -    |
| E1     | 3.80             | 3.90 | 4.00 | (2)  |
| e      | -                | 1.27 | -    | -    |
| h      | 0.25             | -    | 0.50 | -    |
| L      | 0.40             | -    | 1.27 | -    |
| L1     | -                | 1.04 | -    | -    |
| k      | 0                | -    | 8    | (3)  |
| ссс    | -                | -    | 0.10 | -    |

1. The dimension "D" does not include the mold flash, protrusions or gate burrs. The mold flash, protrusions or gate burrs shall not exceed 0.15 mm in total (both sides).

2. The dimension "E1" does not include the interlead flash or protrusions. The interlead flash or protrusions shall not exceed 0.25 mm per side.

3. Degrees.





Figure 10. SO-8 footprint



# 10 Order codes

Table 9. Order codes

| Order codes | Package | Packaging     |
|-------------|---------|---------------|
| L6399D      | SO-8    | Tube          |
| L6399DTR    | SO-8    | Tape and reel |

# 11 Revision history

| Date        | Revision | Changes                                                                    |  |
|-------------|----------|----------------------------------------------------------------------------|--|
| 03-Mar-2017 | 1        | Initial release.                                                           |  |
| 27-Mar-2017 | 2        | Updated document status to: <i>Datasheet - production data on page 1</i> . |  |

### Table 10. Document revision history



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved

DocID030402 Rev 2

