# DMOS DUAL FULL BRIDGE DRIVER WITH PWM CURRENT CONTROLLER - OPERATING SUPPLY VOLTAGE FROM 8 TO 52V - 5.6A OUTPUT PEAK CURRENT (2.8A DC) - $R_{DS(ON)}$ 0.3 $\Omega$ TYP. VALUE @ $T_i$ = 25 °C - OPERATING FREQUENCY UP TO 100KHz - NON DISSIPATIVE OVERCURRENT PROTECTION - DUAL INDEPENDENT CONSTANT t<sub>OFF</sub> PWM CURRENT CONTROLLERS - SLOW DECAY SYNCHRONOUS RECTIFICATION - CROSS CONDUCTION PROTECTION - THERMAL SHUTDOWN - UNDER VOLTAGE LOCKOUT - INTEGRATED FAST FREE WHEELING DIODES #### TYPICAL APPLICATIONS - BIPOLAR STEPPER MOTOR - DUAL DC MOTOR ## **DESCRIPTION** The L6207 is a DMOS Dual Full Bridge designed for motor control applications, realized in MultiPower- ## **BLOCK DIAGRAM** BCD technology, which combines isolated DMOS Power Transistors with CMOS and bipolar circuits on the same chip. The device also includes two independent constant off time PWM Current Controllers that performs the chopping regulation. Available in PowerDIP24 (20+2+2), PowerSO36 and SO24 (20+2+2) packages, the L6207 features a non-dissipative overcurrent protection on the high side Power MOSFETs and thermal shutdown. September 2003 1/23 # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Test conditions | Value | Unit | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------|------| | Vs | Supply Voltage | $V_{SA} = V_{SB} = V_{S}$ | 60 | V | | V <sub>OD</sub> | Differential Voltage between VS <sub>A</sub> , OUT1 <sub>A</sub> , OUT2 <sub>A</sub> , SENSE <sub>A</sub> and VS <sub>B</sub> , OUT1 <sub>B</sub> , OUT2 <sub>B</sub> , SENSE <sub>B</sub> | V <sub>SA</sub> = V <sub>SB</sub> = V <sub>S</sub> = 60V;<br>V <sub>SENSEA</sub> = V <sub>SENSEB</sub> = GND | 60 | V | | V <sub>BOOT</sub> | Bootstrap Peak Voltage | $V_{SA} = V_{SB} = V_{S}$ | V <sub>S</sub> + 10 | V | | V <sub>IN</sub> ,V <sub>EN</sub> | Input and Enable Voltage Range | | -0.3 to +7 | V | | V <sub>REFA</sub> ,<br>V <sub>REFB</sub> | Voltage Range at pins V <sub>REFA</sub> and V <sub>REFB</sub> | | -0.3 to +7 | V | | V <sub>RCA</sub> , V <sub>RCB</sub> | Voltage Range at pins RC <sub>A</sub> and RC <sub>B</sub> | | -0.3 to +7 | V | | V <sub>SENSEA</sub> ,<br>V <sub>SENSEB</sub> | Voltage Range at pins SENSE <sub>A</sub> and SENSE <sub>B</sub> | | -1 to +4 | V | | I <sub>S(peak)</sub> | Pulsed Supply Current (for each V <sub>S</sub> pin), internally limited by the overcurrent protection | V <sub>SA</sub> = V <sub>SB</sub> = V <sub>S</sub> ;<br>t <sub>PULSE</sub> < 1ms | 7.1 | А | | Is | RMS Supply Current (for each V <sub>S</sub> pin) | $V_{SA} = V_{SB} = V_{S}$ | 2.8 | А | | T <sub>stg</sub> , T <sub>OP</sub> | Storage and Operating<br>Temperature Range | | -40 to 150 | °C | # RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Test Conditions | MIN | MAX | Unit | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------|--------|--------| | Vs | Supply Voltage | $V_{SA} = V_{SB} = V_{S}$ | 8 | 52 | V | | V <sub>OD</sub> | Differential Voltage Between VS <sub>A</sub> , OUT1 <sub>A</sub> , OUT2 <sub>A</sub> , SENSE <sub>A</sub> and VS <sub>B</sub> , OUT1 <sub>B</sub> , OUT2 <sub>B</sub> , SENSE <sub>B</sub> | V <sub>SA</sub> = V <sub>SB</sub> = V <sub>S</sub> ;<br>V <sub>SENSEA</sub> = V <sub>SENSEB</sub> | | 52 | V | | V <sub>REFA</sub> ,<br>V <sub>REFB</sub> | Voltage Range at pins V <sub>REFA</sub> and V <sub>REFB</sub> | | -0.1 | 5 | V | | V <sub>SENSEA</sub> ,<br>V <sub>SENSEB</sub> | Voltage Range at pins SENSE <sub>A</sub> and SENSE <sub>B</sub> | (pulsed t <sub>W</sub> < t <sub>rr</sub> )<br>(DC) | -6<br>-1 | 6<br>1 | V<br>V | | lout | RMS Output Current | | | 2.8 | Α | | Tj | Operating Junction Temperature | | -25 | +125 | °C | | f <sub>sw</sub> | Switching Frequency | | | 100 | KHz | ### THERMAL DATA | Symbol | Description | PowerDIP24 | SO24 | PowerSO36 | Unit | |------------------------|----------------------------------------------------------|------------|------|-----------|------| | R <sub>th-j-pins</sub> | Maximum Thermal Resistance Junction-Pins | 18 | 14 | - | °C/W | | R <sub>th-j-case</sub> | Maximum Thermal Resistance Junction-Case | - | - | 1 | °C/W | | R <sub>th-j-amb1</sub> | Maximum Thermal Resistance Junction-Ambient <sup>1</sup> | 43 | 51 | - | °C/W | | R <sub>th-j-amb1</sub> | Maximum Thermal Resistance Junction-Ambient <sup>2</sup> | - | - | 35 | °C/W | | R <sub>th-j-amb1</sub> | Maximum Thermal Resistance Junction-Ambient <sup>3</sup> | - | - | 15 | °C/W | | R <sub>th-j-amb2</sub> | Maximum Thermal Resistance Junction-Ambient <sup>4</sup> | 58 | 77 | 62 | °C/W | - Mounted on a multi-layer FR4 PCB with a dissipating copper surface on the bottom side of 6cm<sup>2</sup> (with a thickness of 35μm). - (2) (3) - Mounted on a multi-layer FR4 PCB with a dissipating copper surface on the top side of 6cm<sup>2</sup> (with a thickness of 35μm). Mounted on a multi-layer FR4 PCB with a dissipating copper surface on the top side of 6cm<sup>2</sup> (with a thickness of 35μm), 16 via holes and a ground layer. - (4) Mounted on a multi-layer FR4 PCB without any heat sinking surface on the board. ### PIN CONNECTIONS (Top View) (5) The slug is internally connected to pins 1,18,19 and 36 (GND pins). # **PIN DESCRIPTION** | PAC | KAGE | | | | |---------------------|------------------|-------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SO24/<br>PowerDIP24 | PowerSO36 | Name | Туре | Function | | PIN# | PIN# | | | | | 1 | 10 | IN1 <sub>A</sub> | Logic input | Bridge A Logic Input 1. | | 2 | 11 | IN2 <sub>A</sub> | Logic input | Bridge A Logic Input 2. | | 3 | 12 | SENSEA | Power Supply | Bridge A Source Pin. This pin must be connected to Power Ground through a sensing power resistor. | | 4 | 13 | RCA | RC Pin | RC Network Pin. A parallel RC network connected between this pin and ground sets the Current Controller OFF-Time of the Bridge A. | | 5 | 15 | OUT1 <sub>A</sub> | Power Output | Bridge A Output 1. | | 6, 7,<br>18, 19 | 1, 18,<br>19, 36 | GND | GND | Signal Ground terminals. In Power DIP and SO packages, these pins are also used for heat dissipation toward the PCB. | | 8 | 22 | OUT1 <sub>B</sub> | Power Output | Bridge B Output 1. | | 9 | 24 | RC <sub>B</sub> | RC Pin | RC Network Pin. A parallel RC network connected between this pin and ground sets the Current Controller OFF-Time of the Bridge B. | | 10 | 25 | SENSEB | Power Supply | Bridge B Source Pin. This pin must be connected to Power Ground through a sensing power resistor. | | 11 | 26 | IN1 <sub>B</sub> | Logic Input | Bridge B Input 1 | | 12 | 27 | IN2 <sub>B</sub> | Logic Input | Bridge B Input 2 | | 13 | 28 | VREFB | Analog Input | Bridge B Current Controller Reference Voltage.<br>Do not leave this pin open or connect to GND. | | 14 | 29 | EN <sub>B</sub> | Logic Input <sup>(6)</sup> | Bridge B Enable. LOW logic level switches OFF all Power MOSFETs of Bridge B. This pin is also connected to the collector of the Overcurrent and Thermal Protection transistor to implement over current protection. If not used, it has to be connected to +5V through a resistor. | | 15 | 30 | VBOOT | Supply<br>Voltage | Bootstrap Voltage needed for driving the upper Power MOSFETs of both Bridge A and Bridge B. | | 16 | 32 | OUT2 <sub>B</sub> | Power Output | Bridge B Output 2. | | 17 | 33 | VS <sub>B</sub> | Power Supply | Bridge B Power Supply Voltage. It must be connected to the supply voltage together with pin VS <sub>A</sub> . | | 20 | 4 | VSA | Power Supply | Bridge A Power Supply Voltage. It must be connected to the supply voltage together with pin VS <sub>B</sub> . | | 21 | 5 | OUT2 <sub>A</sub> | Power Output | Bridge A Output 2. | | 22 | 7 | VCP | Output | Charge Pump Oscillator Output. | # PIN DESCRIPTION (continued) | 23 | 8 | EN <sub>A</sub> | Logic Input <sup>(6)</sup> | Bridge A Enable. LOW logic level switches OFF all Power MOSFETs of Bridge A. This pin is also connected to the collector of the Overcurrent and Thermal Protection transistor to implement over current protection. If not used, it has to be connected to +5V through a resistor. | |----|---|-----------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | 9 | VREFA | Analog Input | Bridge A Current Controller Reference Voltage. Do not leave this pin open or connect to GND. | <sup>(6)</sup> Also connected at the output drain of the Over current and Thermal protection MOSFET. Therefore, it has to be driven putting in series a resistor with a value in the range of 2.2KΩ - 180KΩ, recommended 100KΩ. ## **ELECTRICAL CHARACTERISTICS** $(T_{amb} = 25 \text{ °C}, V_s = 48V, \text{ unless otherwise specified})$ | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------------|------------------------------|------------------------------------------------------------|-----|-----|-----|------| | V <sub>Sth(ON)</sub> | Turn-on Threshold | | 6.6 | 7 | 7.4 | V | | V <sub>Sth(OFF)</sub> | Turn-off Threshold | | 5.6 | 6 | 6.4 | V | | IS | Quiescent Supply Current | All Bridges OFF;<br>$T_j = -25$ °C to 125°C <sup>(7)</sup> | | 5 | 10 | mA | | T <sub>j(OFF)</sub> | Thermal Shutdown Temperature | | | 165 | | °C | ## **Output DMOS Transistors** | R <sub>DS(ON)</sub> | High-Side Switch ON Resistance | T <sub>j</sub> = 25 °C | | 0.34 | 0.4 | Ω | |---------------------|--------------------------------|---------------------------------------|-------|------|------|----| | | | T <sub>j</sub> =125 °C <sup>(7)</sup> | | 0.53 | 0.59 | Ω | | | Low-Side Switch ON Resistance | T <sub>j</sub> = 25 °C | | 0.28 | 0.34 | Ω | | | | T <sub>j</sub> =125 °C <sup>(7)</sup> | | 0.47 | 0.53 | Ω | | I <sub>DSS</sub> | Leakage Current | EN = Low; OUT = V <sub>S</sub> | | | 2 | mA | | | | EN = Low; OUT = GND | -0.15 | | | mA | #### **Source Drain Diodes** | V <sub>SD</sub> | Forward ON Voltage | I <sub>SD</sub> = 2.8A, EN = LOW | 1.15 | 1.3 | ٧ | |-----------------|-----------------------|----------------------------------|------|-----|----| | t <sub>rr</sub> | Reverse Recovery Time | I <sub>f</sub> = 2.8A | 300 | | ns | | t <sub>fr</sub> | Forward Recovery Time | | 200 | | ns | ## **Logic Input** | V <sub>IL</sub> | Low level logic input voltage | | -0.3 | | 0.8 | V | |----------------------|--------------------------------|-------------------------|------|-----|-----|----| | V <sub>IH</sub> | High level logic input voltage | | 2 | | 7 | V | | I <sub>IL</sub> | Low Level Logic Input Current | GND Logic Input Voltage | -10 | | | μΑ | | l <sub>IH</sub> | High Level Logic Input Current | 7V Logic Input Voltage | | | 10 | μΑ | | V <sub>th(ON)</sub> | Turn-on Input Threshold | | | 1.8 | 2.0 | V | | V <sub>th(OFF)</sub> | Turn-off Input Threshold | | 0.8 | 1.3 | | V | | V <sub>th(HYS)</sub> | Input Threshold Hysteresis | | 0.25 | 0.5 | | V | # **ELECTRICAL CHARACTERISTICS** (continued) (T<sub>amb</sub> = 25 °C, V<sub>s</sub> = 48V, unless otherwise specified) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | | | | |------------------------|---------------------------------------|--------------------------------------------------------------|-----|-----|-----|------|--|--|--| | Switching | Switching Characteristics | | | | | | | | | | t <sub>D(on)EN</sub> | Enable to out turn ON delay time (8) | I <sub>LOAD</sub> =2.8A, Resistive Load | 100 | 250 | 400 | ns | | | | | t <sub>D(on)IN</sub> | Input to out turn ON delay time | I <sub>LOAD</sub> =2.8A, Resistive Load (dead time included) | | 1.6 | | μs | | | | | t <sub>RISE</sub> | Output rise time <sup>(8)</sup> | I <sub>LOAD</sub> =2.8A, Resistive Load | 40 | | 250 | ns | | | | | t <sub>D(off)</sub> EN | Enable to out turn OFF delay time (8) | I <sub>LOAD</sub> =2.8A, Resistive Load | 300 | 550 | 800 | ns | | | | | t <sub>D(off)IN</sub> | Input to out turn OFF delay time | I <sub>LOAD</sub> =2.8A, Resistive Load | | 600 | | ns | | | | | t <sub>FALL</sub> | Output Fall Time (8) | I <sub>LOAD</sub> =2.8A, Resistive Load | 40 | | 250 | ns | | | | | t <sub>dt</sub> | Dead Time Protection | | 0.5 | 1 | | μs | | | | | f <sub>CP</sub> | Charge pump frequency | -25°C <t<sub>j &lt;125°C</t<sub> | | 0.6 | 1 | MHz | | | | # **PWM Comparator and Monostable** | I <sub>RCA</sub> , I <sub>RCB</sub> | Source Current at pins RC <sub>A</sub> and RC <sub>B</sub> | $V_{RCA} = V_{RCB} = 2.5V$ | 3.5 | 5.5 | | mA | |-------------------------------------|------------------------------------------------------------|-------------------------------------------------------|-----|-----|----|----| | V <sub>offset</sub> | Offset Voltage on Sense<br>Comparator | V <sub>REFA</sub> , V <sub>REFB</sub> = 0.5V | | ±5 | | mV | | t <sub>PROP</sub> | Turn OFF Propagation Delay (9) | | | 500 | | ns | | t <sub>BLANK</sub> | Internal Blanking Time on SENSE pins | | | 1 | | μs | | t <sub>ON(MIN)</sub> | Minimum On Time | | | 1.5 | 2 | μs | | t <sub>OFF</sub> | PWM Recirculation Time | $R_{OFF} = 20K\Omega; C_{OFF} = 1nF$ | | 13 | | μs | | | | $R_{OFF} = 100 \text{K}\Omega; C_{OFF} = 1 \text{nF}$ | | 61 | | μs | | I <sub>BIAS</sub> | Input Bias Current at pins $VREF_A$ and $VREF_B$ | | | | 10 | μΑ | # **Over Current Protection** | ISOVER | Input Supply Overcurrent<br>Protection Threshold | $T_j = -25$ °C to 125°C <sup>(7)</sup> | 4 | 5.6 | 7.1 | А | |-----------------------|--------------------------------------------------|----------------------------------------|---|-----|-----|----| | R <sub>OPDR</sub> | Open Drain ON Resistance | I = 4mA | | 40 | 60 | Ω | | t <sub>OCD(ON)</sub> | OCD Turn-on Delay Time (10) | I = 4mA; C <sub>EN</sub> < 100pF | | 200 | | ns | | t <sub>OCD(OFF)</sub> | OCD Turn-off Delay Time (10) | I = 4mA; C <sub>EN</sub> < 100pF | | 100 | | ns | Tested at 25°C in a restricted range and guaranteed by characterization. <sup>(8)</sup> See Fig. 1. (9) Measured a (10) See Fig. 2. See Fig. 1. Measured applying a voltage of 1V to pin SENSE and a voltage drop from 2V to 0V to pin VREF. Figure 1. Switching Characteristic Definition Figure 2. Overcurrent Detection Timing Definition #### **CIRCUIT DESCRIPTION** #### **POWER STAGES and CHARGE PUMP** The L6207 integrates two independent Power MOS Full Bridges. Each Power MOS has an Rdson = 0.3ohm (typical value @ 25°C), with intrinsic fast freewheeling diode. Cross conduction protection is achieved using a dead time (td = $1\mu$ s typical) between the switch off and switch on of two Power MOS in one leg of a bridge. Using N Channel Power MOS for the upper transistors in the bridge requires a gate drive voltage above the power supply voltage. The Bootstrapped (VBOOT) supply is obtained through an internal Oscillator and few external components to realize a charge pump circuit as shown in Figure 3. The oscillator output (VCP) is a square wave at 600kHz (typical) with 10V amplitude. Recommended values/part numbers for the charge pump circuit are shown in Table1. Table 1. Charge Pump External Components Values | C <sub>BOOT</sub> | 220nF | |-------------------|--------| | C <sub>P</sub> | 10nF | | R <sub>P</sub> | 100Ω | | D1 | 1N4148 | | D2 | 1N4148 | Figure 3. Charge Pump Circuit #### **LOGIC INPUTS** Pins IN1<sub>A</sub>, IN2<sub>B</sub>, IN1<sub>B</sub> and IN2<sub>B</sub> are TTL/CMOS and uC compatible logic inputs. The internal structure is shown in Fig. 4. Typical value for turn-on and turn-off thresholds are respectively Vthon = 1.8V and Vthoff = 1.3V. Pins EN<sub>A</sub> and EN<sub>B</sub> have identical input structure with the exception that the drains of the Overcurrent and thermal protection MOSFETs (one for the Bridge A and one for the Bridge B) are also connected to these pins. Due to these connections some care needs to be taken in driving these pins. The ENA and ENB inputs may be driven in one of two configurations as shown in figures 5 or 6. If driven by an open drain (collector) structure, a pull-up resistor REN and a capacitor CEN are connected as shown in Fig. 5. If the driver is a standard Push-Pull structure the resistor REN and the capacitor CEN are connected as shown in Fig. 6. The resistor REN should be chosen in the range from 2.2k $\Omega$ to 180k $\Omega$ . Recommended values for REN and CEN are respectively 100k $\Omega$ and 5.6nF. More information on selecting the values is found in the Overcurrent Protection section. Figure 4. Logic Inputs Internal Structure Figure 5. EN<sub>A</sub> and EN<sub>B</sub> Pins Open Collector Driving Figure 6. ENA and ENB Pins Push-Pull Driving #### **TRUTH TABLE** | INPUTS | | OUTPUTS | | Description (*) | | |--------|-----|---------|----------|-----------------|-------------------------| | EN | IN1 | IN2 | OUT1 | OUT2 | Description ( ) | | L | Х | Х | High Z | High Z | Disable | | Н | L | L | GND | GND | Brake Mode (Lower Path) | | Н | Н | L | Vs | GND (Vs) | Forward | | Н | L | Н | GND (Vs) | Vs | Reverse | | Н | Н | Н | Vs | Vs | Brake Mode (Upper Path) | X = Don't care High Z = High Impedance Output GND (Vs) = GND during Ton, Vs during Toff (\*) Valid only in case of load connected between OUT1 and OUT2 #### **PWM CURRENT CONTROL** The L6207 includes a constant off time PWM current controller for each of the two bridges. The current control circuit senses the bridge current by sensing the voltage drop across an external sense resistor connected between the source of the two lower power MOS transistors and ground, as shown in Figure 7. As the current in the load builds up the voltage across the sense resistor increases proportionally. When the voltage drop across the sense resistor becomes greater than the voltage at the reference input (VREF<sub>A</sub> or VREF<sub>B</sub>) the sense comparator triggers the monostable switching the low-side MOS off. The low-side MOS remain off for the time set by the monostable and the motor current recirculates in the upper path. When the monostable times out the bridge will again turn on. Since the internal dead time, used to prevent cross conduction in the bridge, delays the turn on of the power MOS, the effective off time is the sum of the monostable time plus the dead time. Figure 7. PWM Current Controller Simplified Schematic Figure 8 shows the typical operating waveforms of the output current, the voltage drop across the sensing resistor, the RC pin voltage and the status of the bridge. Immediately after the low-side Power MOS turns on, a high peak current flows through the sensing resistor due to the reverse recovery of the freewheeling diodes. The L6207 provides a $1\mu s$ Blanking Time $t_{BLANK}$ that inhibits the comparator output so that this current spike cannot prematurely re-trigger the monostable. Figure 8. Output Current Regulation Waveforms Figure 9 shows the magnitude of the Off Time $t_{OFF}$ versus $C_{OFF}$ and $R_{OFF}$ values. It can be approximately calculated from the equations: $$t_{RCFALL} = 0.6 \cdot R_{OFF} \cdot C_{OFF}$$ $t_{OFF} = t_{RCFALL} + t_{DT} = 0.6 \cdot R_{OFF} \cdot C_{OFF} + t_{DT}$ where R<sub>OFF</sub> and C<sub>OFF</sub> are the external component values and t<sub>DT</sub> is the internally generated Dead Time with: $$\begin{split} 20 \text{K}\Omega &\leq R_{OFF} \leq 100 \text{K}\Omega \\ 0.47 \text{nF} &\leq C_{OFF} \leq 100 \text{nF} \\ t_{DT} &= 1 \mu \text{s} \text{ (typical value)} \end{split}$$ #### Therefore: $t_{OFF(MIN)} = 6.6 \mu s$ $t_{OFF(MAX)} = 6 ms$ These values allow a sufficient range of tope to implement the drive circuit for most motors. The capacitor value chosen for $C_{OFF}$ also affects the Rise Time $t_{RCRISE}$ of the voltage at the pin RCOFF. The Rise Time $t_{RCRISE}$ will only be an issue if the capacitor is not completely charged before the next time the monostable is triggered. Therefore, the on time $t_{ON}$ , which depends by motors and supply parameters, has to <del>\</del> be bigger than $t_{RCRISE}$ for allowing a good current regulation by the PWM stage. Furthermore, the on time $t_{ON}$ can not be smaller than the minimum on time $t_{ON(MIN)}$ . $$\begin{cases} t_{\text{ON}} > t_{\text{ON(MIN)}} = 1.5 \mu \text{s (typ. value)} \\ t_{\text{ON}} > t_{\text{RCRISE}} - t_{\text{DT}} \\ t_{\text{RCRISE}} = 600 \cdot C_{\text{OFF}} \end{cases}$$ Figure 10 shows the lower limit for the on time $t_{ON}$ for having a good PWM current regulation capacity. It has to be said that $t_{ON}$ is always bigger than $t_{ON(MIN)}$ because the device imposes this condition, but it can be smaller than $t_{RCRISE}$ - $t_{DT}$ . In this last case the device continues to work but the off time $t_{OFF}$ is not more constant. So, small $C_{OFF}$ value gives more flexibility for the applications (allows smaller on time and, therefore, higher switching frequency), but, the smaller is the value for $C_{OFF}$ , the more influential will be the noises on the circuit performance. Figure 10. Area where toN can vary maintaining the PWM regulation. ### **SLOW DECAY MODE** Figure 11 shows the operation of the bridge in the Slow Decay mode. At the start of the off time, the lower power MOS is switched off and the current recirculates around the upper half of the bridge. Since the voltage across the coil is low, the current decays slowly. After the dead time the upper power MOS is operated in the synchronous rectification mode. When the monostable times out, the lower power MOS is turned on again after some delay set by the dead time to prevent cross conduction. Figure 11. Slow Decay Mode Output Stage Configurations #### NON-DISSIPATIVE OVERCURRENT PROTECTION The L6207 integrates an Overcurrent Detection Circuit (OCD). This circuit provides protection against a short circuit to ground or between two phases of the bridge. With this internal over current detection, the external current sense resistor normally used and its associated power dissipation are eliminated. Figure 12 shows a simplified schematic of the overcurrent detection circuit. To implement the over current detection, a sensing element that delivers a small but precise fraction of the output current is implemented with each high side power MOS. Since this current is a small fraction of the output current there is very little additional power dissipation. This current is compared with an internal reference current I<sub>RFF</sub>. When the output current in one bridge reaches the detection threshold (typically 5.6A) the relative OCD comparator signals a fault condition. When a fault condition is detected, the EN pin is pulled below the turn off threshold (1.3V typical) by an internal open drain MOS with a pull down capability of 4mA. By using an external R-C on the EN pin, the off time before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs. OUT1<sub>A</sub> VS۵ OUT2 POWER SENSE HIGH SIDE DMOSs OF THE BRIDGE A Ľ POWER SENSE POWER DMOS POWER DMOS 1 cell TO GATE n cells n cells LOGIC μC or LOGIC $I_{1A}/n$ OCD COMPARATO (I<sub>1A</sub>+I<sub>2A</sub>) / n INTERNAL IRFF OPEN-DRAIN OVER TEMPERATURE D02IN1353 Figure 12. Overcurrent Protection Simplified Schematic Figure 13 shows the Overcurrent Detection operation. The Disable Time tDISABLE before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs. It is affected whether by CEN and REN values and its magnitude is reported in Figure 14. The Delay Time tDELAY before turning off the bridge when an overcurrent has been detected depends only by CEN value. Its magnitude is reported in Figure 15. C<sub>FN</sub> is also used for providing immunity to pin EN against fast transient noises. Therefore the value of C<sub>FN</sub> should be chosen as big as possible according to the maximum tolerable Delay Time and the R<sub>FN</sub> value should be chosen according to the desired Disable Time. The resistor R<sub>EN</sub> should be chosen in the range from $2.2K\Omega$ to $180K\Omega$ . Recommended values for R<sub>EN</sub> and C<sub>EN</sub> are respectively 100K $\Omega$ and 5.6nF that allow obtaining 200 $\mu$ s Disable Time. D02IN1400 Figure 13. Overcurrent Protection Waveforms **A7/** 14/23 Figure 14. $t_{DISABLE}$ versus $C_{EN}$ and $R_{EN}$ ( $V_{DD}$ = 5V). ## THERMAL PROTECTION In addition to the Ovecurrent Protection, the L6207 integrates a Thermal Protection for preventing the device destruction in case of junction over temperature. It works sensing the die temperature by means of a sensible element integrated in the die. The device switch-off when the junction temperature reaches 165°C (typ. value) with 15°C hysteresis (typ. value). #### **APPLICATION INFORMATION** A typical application using L6207 is shown in Fig. 16. Typical component values for the application are shown in Table 3. A high quality ceramic capacitor in the range of 100 to 200 nF should be placed between the power pins (VS<sub>A</sub> and VS<sub>B</sub>) and ground near the L6207 to improve the high frequency filtering on the power supply and reduce high frequency transients generated by the switching. The capacitors connected from the EN<sub>A</sub> and EN<sub>B</sub> inputs to ground set the shut down time for the BrgidgeA and BridgeB respectively when an over current is detected (see Overcurrent Protection). The two current sensing inputs (SENSE<sub>A</sub> and SENSE<sub>B</sub>) should be connected to the sensing resistors with a trace length as short as possible in the layout. The sense resistors should be non-inductive resistors to minimize the di/dt transients across the resistor. To increase noise immunity, unused logic pins (except EN<sub>A</sub> and EN<sub>B</sub>) are best connected to 5V (High Logic Level) or GND (Low Logic Level) (see pin description). It is recommended to keep Power Ground and Signal Ground separated on PCB. **Table 2. Component Values for Typical Application** | C <sub>1</sub> | 100uF | |-------------------|-------| | C <sub>2</sub> | 100nF | | C <sub>A</sub> | 1nF | | СВ | 1nF | | C <sub>BOOT</sub> | 220nF | | СР | 10nF | | C <sub>ENA</sub> | 5.6nF | | C <sub>ENB</sub> | 5.6nF | | C <sub>REFA</sub> | 68nF | | C <sub>REFB</sub> | 68nF | | D <sub>1</sub> | 1N4148 | |---------------------|-------------| | D <sub>2</sub> | 1N4148 | | R <sub>A</sub> | 39ΚΩ | | R <sub>B</sub> | 39ΚΩ | | RENA | 100ΚΩ | | R <sub>ENB</sub> | 100ΚΩ | | R <sub>P</sub> | 100Ω | | R <sub>SENSEA</sub> | 0.3Ω | | R <sub>SENSEB</sub> | $0.3\Omega$ | | | | Figure 16. Typical Application #### **OUTPUT CURRENT CAPABILITY AND IC POWER DISSIPATION** In Fig. 17 and Fig. 18 are shown the approximate relation between the output current and the IC power dissipation using PWM current control driving two loads, for two different driving types: - One Full Bridge ON at a time (Fig.17) in which only one load at a time is energized. - Two Full Bridges ON at the same time (Fig.18) in which two loads at the same time are energized. For a given output current and driving type the power dissipated by the IC can be easily evaluated, in order to establish which package should be used and how large must be the on-board copper dissipating area to guarantee a safe operating junction temperature (125°C maximum). Figure 17. IC Power Dissipation versus Output Current with One Full Bridge ON at a time. Figure 18. IC Power Dissipation versus Output Current with Two Full Bridges ON at the same time. #### THERMAL MANAGEMENT In most applications the power dissipation in the IC is the main factor that sets the maximum current that can be delivered by the device in a safe operating condition. Therefore, it has to be taken into account very carefully. Besides the available space on the PCB, the right package should be chosen considering the power dissipation. Heat sinking can be achieved using copper on the PCB with proper area and thickness. Figures 20, 21 and 22 show the Junction-to-Ambient Thermal Resistance values for the PowerSO36, PowerDIP24 and SO24 packages. For instance, using a PowerSO package with copper slug soldered on a 1.5 mm copper thickness FR4 board with $6\text{cm}^2$ dissipating footprint (copper thickness of $35\mu\text{m}$ ), the $R_{th\,j\text{-amb}}$ is about $35^{\circ}\text{C/W}$ . Fig. 19 shows mounting methods for this package. Using a multi-layer board with vias to a ground plane, thermal impedance can be reduced down to $15^{\circ}\text{C/W}$ . 477 Figure 19. Mounting the PowerSO package. Figure 20. PowerSO36 Junction-Ambient thermal resistance versus on-board copper area. Figure 21. PowerDIP24 Junction-Ambient thermal resistance versus on-board copper area. Figure 22. SO24 Junction-Ambient thermal resistance versus on-board copper area. Figure 23. Typical Quiescent Current vs. Supply Voltage Figure 24. Normalized Typical Quiescent Current vs. Switching Frequency Figure 25. Typical Low-Side R<sub>DS(ON)</sub> vs. Supply Voltage Figure 26. Typical High-Side RDS(ON) vs. Supply Voltage Figure 27. Normalized R<sub>DS(ON)</sub> vs.Junction Temperature (typical value) Figure 28. Typical Drain-Source Diode Forward ON Characteristic 477 | DIM. | | mm | | inch | | | |--------|-----------|-------|-------|-------|--------|-------| | Dilvi. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | | | 3.60 | | | 0.141 | | a1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | a2 | | | 3.30 | | | 0.130 | | a3 | 0 | | 0.10 | 0 | | 0.004 | | b | 0.22 | | 0.38 | 0.008 | | 0.015 | | С | 0.23 | | 0.32 | 0.009 | | 0.012 | | D (1) | 15.80 | | 16.00 | 0.622 | | 0.630 | | D1 | 9.40 | | 9.80 | 0.370 | | 0.385 | | Е | 13.90 | | 14.50 | 0.547 | | 0.570 | | е | | 0.65 | | | 0.0256 | | | e3 | | 11.05 | | | 0.435 | | | E1 (1) | 10.90 | | 11.10 | 0.429 | | 0.437 | | E2 | | | 2.90 | | | 0.114 | | E3 | 5.80 | | 6.20 | 0.228 | | 0.244 | | E4 | 2.90 | | 3.20 | 0.114 | | 0.126 | | G | 0 | | 0.10 | 0 | | 0.004 | | Н | 15.50 | | 15.90 | 0.610 | | 0.626 | | h | | | 1.10 | | | 0.043 | | L | 0.80 | | 1.10 | 0.031 | | 0.043 | | N | 10°(max.) | | | | | | | S | 8 °(max.) | | | | | | - (1): "D" and "E1" do not include mold flash or protrusions Mold flash or protrusions shall not exceed 0.15mm (0.006 inch) Critical dimensions are "a3", "E" and "G". # OUTLINE AND MECHANICAL DATA | DIM. | | mm | | inch | | | |------|------------------|-------|-------|-------|-------|-------| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | | | 4.320 | | | 0.170 | | A1 | 0.380 | | | 0.015 | | | | A2 | | 3.300 | | | 0.130 | | | В | 0.410 | 0.460 | 0.510 | 0.016 | 0.018 | 0.020 | | B1 | 1.400 | 1.520 | 1.650 | 0.055 | 0.060 | 0.065 | | С | 0.200 | 0.250 | 0.300 | 0.008 | 0.010 | 0.012 | | D | 31.62 | 31.75 | 31.88 | 1.245 | 1.250 | 1.255 | | Е | 7.620 | | 8.260 | 0.300 | | 0.325 | | е | | 2.54 | | | 0.100 | | | E1 | 6.350 | 6.600 | 6.860 | 0.250 | 0.260 | 0.270 | | e1 | | 7.620 | | | 0.300 | | | L | 3.180 | | 3.430 | 0.125 | | 0.135 | | М | 0° min, 15° max. | | | | | | # OUTLINE AND MECHANICAL DATA | DIM. | | mm | | inch | | | |-------|----------------------|------|-------|-------|-------|-------| | DIW. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 2.35 | | 2.65 | 0.093 | | 0.104 | | A1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | В | 0.33 | | 0.51 | 0.013 | | 0.200 | | С | 0.23 | | 0.32 | 0.009 | | 0.013 | | D (1) | 15.20 | | 15.60 | 0.598 | | 0.614 | | E | 7.40 | | 7.60 | 0.291 | | 0.299 | | е | | 1.27 | | | 0.050 | | | Н | 10.0 | | 10.65 | 0.394 | | 0.419 | | h | 0.25 | | 0;75 | 0.010 | | 0.030 | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | k | 0° (min.), 8° (max.) | | | | | | | ddd | | | 0.10 | | | 0.004 | <sup>(1) &</sup>quot;D" dimension does not include mold flash, protusions or gate burrs. Mold flash, protusions or gate burrs shall not exceed 0.15mm per side. # OUTLINE AND MECHANICAL DATA Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2003 STMicroelectronics - All rights reserved ## STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com