

ISP1102 Advanced Universal Serial Bus transceiver Rev. 03 – 02 September 2003

**Product data** 

#### **General description** 1.

The ISP1102 Universal Serial Bus (USB) transceiver is fully compliant with the Universal Serial Bus Specification Rev. 2.0. The ISP1102 can transmit and receive USB data at full-speed (12 Mbit/s).

The transceiver allows USB Application Specific ICs (ASICs) and Programmable Logic Devices (PLDs) with power supply voltages from 1.65 to 3.6 V to interface with the physical layer of the USB. The transceiver has an integrated 5 V-to-3.3 V voltage regulator for direct powering via the USB supply line V<sub>BUS</sub>. The transceiver has an integrated voltage detector to detect the presence of the V<sub>BUS</sub> voltage (V<sub>CC(5.0)</sub>). When  $V_{CC(5,0)}$  or  $V_{reg(3,3)}$  is lost, the D+ and D– pins can be shared with other serial protocols.

The transceiver is a bi-directional differential interface and is available in HBCC16 and HVQFN14 packages.

The transceiver is ideal for use in portable electronic devices, such as mobile phones, digital still cameras, personal digital assistants and information appliances.

#### **Features** 2.

- Complies with Universal Serial Bus Specification Rev. 2.0
- Supports data transfer at full-speed (12 Mbit/s)
- Integrated 5 V-to-3.3 V voltage regulator for powering via USB line V<sub>BUS</sub>
- V<sub>BUS</sub> voltage presence indication on pin VBUSDET
- VP and VM pins function in bi-directional mode allowing pin count saving for ASIC interface
- Used as USB device transceiver or USB host transceiver
- Stable RCV output during single-ended zero (SE0) condition
- Two single-ended receivers with hysteresis
- Low-power operation
- Supports I/O voltage range from 1.65 to 3.6 V
- ±12 kV ESD protection (ISP1102W) at D+, D-, V<sub>CC(5.0)</sub> and GND pins
- Full industrial operating temperature range from –40 to +85 C
- Available in HBCC16 and HVQFN14 lead-free and halogen-free packages.



# 3. Applications

- Portable electronic devices, such as:
  - Mobile phone
  - Digital Still Camera (DSC)
  - Personal Digital Assistant (PDA)
  - Information Appliance (IA).

# 4. Ordering information

### Table 1:Ordering information

| Type number | Package |                                                                                                                    |          |  |  |  |
|-------------|---------|--------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|             | Name    | Description                                                                                                        | Version  |  |  |  |
| ISP1102W    | HBCC16  | plastic thermal enhanced bottom chip carrier; 16 terminals; body $3 \times 3 \times 0.65$ mm                       | SOT639-2 |  |  |  |
| ISP1102BS   | HVQFN14 | plastic thermal enhanced very thin quad flat package; no leads; 14 terminals; body $2.5 \times 2.5 \times 0.85$ mm | SOT773-1 |  |  |  |

# 5. Block diagram



# 6. Pinning information

### 6.1 Pinning





## 6.2 Pin description

|                       | description |         | <b>T</b> | Description                                                                                                                                                                                                                         |
|-----------------------|-------------|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol <sup>[1]</sup> | Pin         |         | Туре     | Description                                                                                                                                                                                                                         |
|                       | HBCC16      | HVQFN14 |          |                                                                                                                                                                                                                                     |
| ŌĒ                    | 1           | 1       | I        | input for output enable (CMOS level with respect to $V_{CC(I/O)},$ active LOW); enables the transceiver to transmit data on the USB bus                                                                                             |
|                       |             |         |          | input pad; push pull; CMOS                                                                                                                                                                                                          |
| RCV                   | 2           | 2       | 0        | differential data receiver output (CMOS level with respect to $V_{CC(I/O)}$ );<br>driven LOW when input SUSPND is HIGH; the output state of RCV is<br>preserved and stable during an SE0 condition                                  |
|                       |             |         |          | output pad; push pull; 4 mA output drive; CMOS                                                                                                                                                                                      |
| VP/VPO                | 3           | 3       | I/O      | single-ended D+ receiver output VP (CMOS level with respect to $V_{CC(I/O)}$ ); for external detection of SE0, error conditions, speed of connected device; this pin also acts as the drive data input VPO; see Table 3 and Table 4 |
|                       |             |         |          | bidirectional pad; push-pull input; three-state output; 4 mA output drive; CMOS                                                                                                                                                     |
| VM/VMO                | 4           | 4       | I/O      | single-ended D– receiver output VM (CMOS level with respect to $V_{CC(I/O)}$ ); for external detection of SE0, error conditions, speed of connected device; this pin also acts as the drive data input VMO; see Table 3 and Table 4 |
|                       |             |         |          | bidirectional pad; push-pull input; three-state output; 4 mA output drive; CMOS                                                                                                                                                     |
| SUSPND                | 5           | 5       | I        | suspend input (CMOS level with respect to $V_{CC(I/O)}$ ); a HIGH level enables low-power state while the USB bus is inactive and drives output RCV to a LOW level                                                                  |
|                       |             |         |          | input pad; push pull; CMOS                                                                                                                                                                                                          |

### Table 2: Pin description

| Table 2: Pi           | n descriptio       | ncontinued         |      |                                                                                                                                                                                                                                                                                           |
|-----------------------|--------------------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol <sup>[1]</sup> | Pin                |                    | Туре | Description                                                                                                                                                                                                                                                                               |
|                       | HBCC16             | HVQFN14            |      |                                                                                                                                                                                                                                                                                           |
| n.c.                  | 6                  | -                  | -    | not connected                                                                                                                                                                                                                                                                             |
| V <sub>CC(I/O)</sub>  | 7                  | 6                  | -    | supply voltage for digital I/O pins (1.65 to 3.6 V). When V <sub>CC(I/O)</sub> is not connected, the D+ and D– pins are in three-state. This supply pin is totally independent of V <sub>CC(5.0)</sub> and V <sub>reg(3.3)</sub> and must never exceed the V <sub>reg(3.3)</sub> voltage. |
| VBUSDET               | 8                  | 7                  | 0    | $V_{BUS}$ indicator output (CMOS level with respect to $V_{CC(I/O)}$ ); when $V_{BUS}$ > 4.1 V, then VBUSDET = HIGH and when $V_{BUS}$ < 3.6 V, then VBUSDET = LOW; when SUSPND = HIGH, then pin VBUSDET is pulled HIGH                                                                   |
|                       |                    |                    |      | output pad; push pull; 4 mA output drive; CMOS                                                                                                                                                                                                                                            |
| D-                    | 9                  | 8                  | AI/O | negative USB data bus connection (analog, differential)                                                                                                                                                                                                                                   |
| D+                    | 10                 | 9                  | AI/O | positive USB data bus connection (analog, differential)                                                                                                                                                                                                                                   |
| n.c.                  | 11                 | -                  |      | not connected                                                                                                                                                                                                                                                                             |
| n.c.                  | 12                 | -                  |      | not connected                                                                                                                                                                                                                                                                             |
| n.c.                  | -                  | 10                 | -    | not connected                                                                                                                                                                                                                                                                             |
| V <sub>reg(3.3)</sub> | 13                 | 11                 | -    | internal regulator option: regulated supply voltage output (3.0 to 3.6 V) during 5 V operation; a decoupling capacitor of at least 0.1 $\mu$ F is required                                                                                                                                |
|                       |                    |                    |      | regulator bypass option: used as a supply voltage input (3.3 V $\pm 10\%$ ) for 3.3 V operation                                                                                                                                                                                           |
| V <sub>CC(5.0)</sub>  | 14                 | 12                 | -    | internal regulator option: supply voltage input (4.0 to 5.5 V); can be connected directly to USB line $V_{\text{BUS}}$                                                                                                                                                                    |
|                       |                    |                    |      | regulator bypass option: connect to V <sub>reg(3.3)</sub>                                                                                                                                                                                                                                 |
| V <sub>pu(3.3)</sub>  | 15                 | 13                 | -    | pull-up supply voltage (3.3 V $\pm 10\%$ ); connect an external 1.5 k $\Omega$ resistor on D+ (full-speed).                                                                                                                                                                               |
|                       |                    |                    |      | Pin function is controlled by input SOFTCON:                                                                                                                                                                                                                                              |
|                       |                    |                    |      | <b>SOFTCON = LOW</b> — $V_{pu(3.3)}$ floating (high impedance); ensures zero pull-up current                                                                                                                                                                                              |
|                       |                    |                    |      | <b>SOFTCON = HIGH</b> — $V_{pu(3.3)}$ = 3.3 V; internally connected to $V_{reg(3.3)}$                                                                                                                                                                                                     |
| SOFTCON               | 16                 | 14                 | I    | software controlled USB connection input; a HIGH level applies 3.3 V to pin V <sub>pu(3.3)</sub> , which is connected to an external 1.5 k $\Omega$ pull-up resistor; this allows USB connect or disconnect signalling to be controlled by software                                       |
|                       |                    |                    |      | input pad; push pull; CMOS                                                                                                                                                                                                                                                                |
| GND                   | exposed<br>die pad | exposed<br>die pad | -    | ground supply; down bonded to the exposed die pad (heatsink); to be connected to the PCB ground                                                                                                                                                                                           |
|                       |                    |                    |      |                                                                                                                                                                                                                                                                                           |

 Table 2:
 Pin description...continued

[1] Symbol names with an overscore (e.g.  $\overline{\text{OE}}$ ) indicate active LOW signals.

## 7. Functional description

### 7.1 Function selection

| Table 3: | Functi | on table                 |                         |           |           |                                                               |
|----------|--------|--------------------------|-------------------------|-----------|-----------|---------------------------------------------------------------|
| SUSPND   | OE     | D+, D-                   | RCV                     | VP/VPO    | VM/VMO    | Function                                                      |
| L        | L      | driving/<br>receiving    | active                  | VPO input | VMO input | normal driving<br>(differential receiver<br>active)           |
| L        | Н      | receiving <sup>[1]</sup> | active                  | VP output | VM output | receiving                                                     |
| Η        | L      | driving                  | inactive <sup>[2]</sup> | VPO input | VMO input | driving during suspend<br>(differential receiver<br>inactive) |
| Н        | Н      | high-Z <sup>[1]</sup>    | inactive <sup>[2]</sup> | VP output | VM output | low-power state                                               |

[1] Signal levels on the D+ and D– pins are determined by other USB devices and external pull-up or pull-down resistors.

[2] In the suspend mode (SUSPND = HIGH), the differential receiver is inactive and the output RCV is always LOW. Out-of-suspend (K) signalling is detected via the single-ended receivers VP/VPO and VM/VMO.

### 7.2 Operating functions

#### Table 4: Driving function using differential input data interface (pin $\overline{OE} = L$ )

| VM/VMO | VP/VPO | Data                 |
|--------|--------|----------------------|
| L      | L      | SE0                  |
| L      | Н      | differential logic 1 |
| Н      | L      | differential logic 0 |
| Н      | Н      | illegal state        |

### Table 5:Receiving function (pin $\overline{OE} = H$ )

| D+, D-               | RCV                 | VP/VPO | VM/VMO |
|----------------------|---------------------|--------|--------|
| differential logic 0 | L                   | L      | Н      |
| differential logic 1 | Н                   | Н      | L      |
| SE0                  | RCV* <sup>[1]</sup> | L      | L      |

 RCV\* denotes the signal level on output RCV just before the SE0 state occurs. This level is stable during the SE0 period.

### 7.3 Power supply configurations

The ISP1102 can be used with different power supply configurations, which can be changed dynamically. Table 7 provides an overview of the power supply configurations.

**Normal mode** —  $V_{CC(I/O)}$  is connected.  $V_{CC(5.0)}$  is connected only, or  $V_{CC(5.0)}$  and  $V_{reg(3.3)}$  are connected.

For 5 V operation,  $V_{CC(5.0)}$  is connected to a 5 V source (4.0 to 5.5 V). The internal voltage regulator then produces 3.3 V for the USB connections.

For 3.3 V operation, both  $V_{CC(5.0)}$  and  $V_{reg(3.3)}$  are connected to a 3.3 V source (3.0 to 3.6 V).

 $V_{CC(I/O)}$  is independently connected to a voltage source (1.65 to 3.6 V), depending on the supply voltage of the external circuit.

**Sharing mode** — V<sub>CC(I/O)</sub> is connected only; V<sub>CC(5.0)</sub> and V<sub>reg(3.3)</sub> are not connected. In this mode, the D+ and D– pins are made three-state and the ISP1102 allows external signals of up to 3.6 V to share the D+ and D– lines. The internal circuits of the ISP1102 ensure that virtually no current (maximum 10  $\mu$ A) is drawn via the D+ and D– lines. The power consumption through pin V<sub>CC(I/O)</sub> drops to the low-power (suspended) state level.

Pins VBUSDET and RCV are driven LOW to indicate this mode. The VBUSDET function is ignored during the suspend mode of the ISP1102.

Some hysteresis is built into the detection of  $V_{reg(3.3)}$  lost.

#### Pin Sharing mode not present V<sub>CC(5.0)</sub> not present $V_{reg(3.3)}$ 1.65 to 3.6 V input V<sub>CC(I/O)</sub> $V_{pu(3,3)}$ high impedance (off) D+. Dhigh impedance VP/VPO, VM/VMO<sup>[1]</sup> L RCV L VBUSDET L **OE**, SUSPND, SOFTCON high impedance

#### Table 6: Pin states in the sharing mode

[1] VP/VPO and VM/VMO are bidirectional pins.

#### Table 7: Power supply configuration overview

| V <sub>CC(5.0)</sub> | Configuration | Special characteristics                                               |
|----------------------|---------------|-----------------------------------------------------------------------|
| connected            | normal mode   | -                                                                     |
| not connected        | sharing mode  | D+, D– and V <sub>pu(3.3)</sub> high impedance;<br>VBUSDET driven LOW |

### 7.4 Power supply input options

The ISP1102 has two power supply input options.

**Internal regulator** — pin V<sub>CC(5.0)</sub> is connected to 4.0 to 5.5 V. The internal regulator is used to supply the internal circuitry with 3.3 V (nominal). The V<sub>reg(3.3)</sub> pin becomes a 3.3 V output reference.

**Regulator bypass** — pins  $V_{CC(5.0)}$  and  $V_{reg(3.3)}$  are connected to the same supply. The internal regulator is bypassed and the internal circuitry is supplied directly from pin  $V_{reg(3.3)}$ . The voltage range is 3.0 to 3.6 V to comply with the USB specification.

The supply voltage range for each input option is specified in Table 8.

| Input option          | V <sub>CC(5.0)</sub>                                                                          | V <sub>reg(3.3)</sub>                       | V <sub>CC(I/O)</sub>                                   |
|-----------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------|
| Internal<br>regulator | supply input for internal regulator (4.0 to 5.5 V)                                            | voltage reference output<br>(3.3 V, 300 µA) | supply input for digital<br>I/O pins (1.65 V to 3.6 V) |
| Regulator<br>bypass   | connected to V <sub>reg(3.3)</sub><br>with maximum voltage<br>drop of 0.3 V<br>(2.7 to 3.6 V) | supply input<br>(3.0 V to 3.6 V)            | supply input for digital<br>I/O pins (1.65 V to 3.6 V) |

 Table 8:
 Power supply input options

# 8. Electrostatic discharge (ESD)

### 8.1 ESD protection

For HBCC package, the pins that are connected to the USB connector (D+, D–,  $V_{CC(5.0)}$  and GND) have a minimum of ±12 kV ESD protection. The ±12 kV measurement is limited by the test equipment. Capacitors of 4.7  $\mu$ F connected from  $V_{reg(3.3)}$  to GND and  $V_{CC(5.0)}$  to GND are required to achieve this ±12 kV ESD protection (see Figure 4).

The ISP1102W can withstand  $\pm$ 12 kV using the Human Body Model and  $\pm$ 5 kV using the Contact Discharge Method as specified in *IEC 61000-4-2*.



Note: For HVQFN package, the pins that are connected to the USB connector (D+, D-,  $V_{CC(5,0)}$  and GND) have a minimum of  $\pm 7$  kV ESD protection.

### 8.2 ESD test conditions

A detailed report on test set-up and results is available on request.

#### **Limiting values** 9.

#### Table 9: Absolute maximum ratings

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                       | Conditions                                                                                | Min           | Max                 | Unit |
|----------------------|---------------------------------|-------------------------------------------------------------------------------------------|---------------|---------------------|------|
| V <sub>CC(5.0)</sub> | supply voltage                  |                                                                                           | -0.5          | +6.0                | V    |
| V <sub>CC(I/O)</sub> | I/O supply voltage              |                                                                                           | -0.5          | +4.6                | V    |
| VI                   | DC input voltage                |                                                                                           | -0.5          | $V_{CC(I/O)} + 0.5$ | V    |
| l <sub>lu</sub>      | latch-up current                | $V_{I} = -1.8$ to +5.4 V                                                                  | -             | 100                 | mA   |
| V <sub>esd</sub>     | electrostatic discharge voltage | pins D+, D–, V <sub>CC(5.0)</sub> and<br>GND; I <sub>LI</sub> < 3 μA for HBCC<br>package  | [1][2] –12000 | +12000              | V    |
|                      |                                 | pins D+, D–, V <sub>CC(5.0)</sub> and<br>GND; I <sub>LI</sub> < 3 μA for HVQFN<br>package | [2] -7000     | +7000               | V    |
|                      |                                 | all other pins; $I_{LI} < 1 \ \mu A$                                                      | [2] -2000     | +2000               | V    |
| T <sub>stg</sub>     | storage temperature             |                                                                                           | -40           | +125                | °C   |

[1] Testing equipment limits measurement to only ±12 kV. Capacitors needed on V<sub>CC(5,0)</sub> and V<sub>req(3,3)</sub> (see Section 8).

Equivalent to discharging a 100 pF capacitor via a 1.5 k $\Omega$  resistor (Human Body Model). [2]

# 10. Recommended operating conditions

### Table 10: Recommended operating conditions

| Symbol               | Parameter                  | Conditions     | Min  | Тур | Max                  | Unit |
|----------------------|----------------------------|----------------|------|-----|----------------------|------|
| V <sub>CC(5.0)</sub> | supply voltage             |                | 4.0  | 5.0 | 5.5                  | V    |
| V <sub>CC(I/O)</sub> | I/O supply voltage         |                | 1.65 | -   | 3.6                  | V    |
| VI                   | input voltage              |                | 0    | -   | V <sub>CC(I/O)</sub> | V    |
| V <sub>I(AI/O)</sub> | input voltage on AI/O pins | pins D+ and D- | 0    | -   | 3.6                  | V    |
| T <sub>amb</sub>     | ambient temperature        |                | -40  | -   | +85                  | °C   |

### 11. Static characteristics

### Table 11: Static characteristics: supply pins

 $V_{CC(5.0)} = 4.0$  to 5.5 V or  $V_{reg(3.3)} = 3.0$  to 3.6 V;  $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V; see Table 8 for valid voltage level combinations;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| Symbol                       | Parameter                                        | Conditions                                                                       | Min        | Тур                 | Max                 | Unit                |
|------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------|------------|---------------------|---------------------|---------------------|
| V <sub>reg(3.3)</sub>        | regulated supply voltage output                  | internal regulator option;<br>I <sub>load</sub> ≤ 300 μA                         | [1][2] 3.0 | 3.3                 | 3.6                 | V                   |
| I <sub>CC</sub>              | operating supply current                         | transmitting and receiving at 12 Mbit/s; $C_L = 50 \text{ pF}$ on pins D+ and D– | [3] _      | 4                   | 8                   | mA                  |
| I <sub>CC(I/O)</sub>         | operating I/O supply current                     | transmitting and receiving at 12 Mbit/s                                          | [3] _      | 1                   | 2                   | mA                  |
| I <sub>CC(idle)</sub>        | supply current during full-speed<br>idle and SE0 | idle: V_{D+} > 2.7 V, V_{D-} < 0.3 V; SE0: V_{D+} < 0.3 V, V_{D-} < 0.3 V        | [4]        | -                   | 300                 | μA                  |
| I <sub>CC(I/O)(static)</sub> | static I/O supply current                        | idle, SE0 or suspend                                                             | -          | -                   | 20                  | μΑ                  |
| 9397 750 11228               |                                                  |                                                                                  | © Konink   | dijke Philips Elect | ronics N.V. 2003. A | Il rights reserved. |
| Product data                 |                                                  | Rev. 03 — 02 September 2003                                                      |            |                     |                     | 9 of 23             |

### Table 11: Static characteristics: supply pins...continued

 $V_{CC(5.0)} = 4.0$  to 5.5 V or  $V_{reg(3.3)} = 3.0$  to 3.6 V;  $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V; see Table 8 for valid voltage level combinations;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| Symbol                   | Parameter                                      | Conditions                                                                                                              |     | Min | Тур  | Max                                                                      | Unit |
|--------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|------|--------------------------------------------------------------------------|------|
| I <sub>CC(susp)</sub>    | suspend supply current                         | SUSPND = HIGH                                                                                                           | [4] | -   | -    | 20                                                                       | μA   |
| ICC(I/O)(sharing)        | sharing mode I/O supply current                | V <sub>CC(5.0)</sub> not connected                                                                                      |     | -   | -    | 20                                                                       | μA   |
| I <sub>Dx(sharing)</sub> | sharing mode load current on<br>pins D+ and D– | $V_{CC(5.0)}$ not connected;<br>SOFTCON = LOW;<br>$V_{Dx}$ = 3.6 V                                                      |     | -   | -    | 10                                                                       | μA   |
| V <sub>CC(5.0)th</sub>   | supply voltage detection                       | $1.65~V \leq V_{CC(I/O)} \leq 3.6~V$                                                                                    |     |     |      |                                                                          |      |
|                          | threshold                                      | supply lost                                                                                                             |     | -   | -    | 20<br>20<br>10<br>3.6<br>-<br>-<br>0.5<br>-<br>-<br>0.5<br>-<br>0.8<br>- | V    |
|                          |                                                | supply present                                                                                                          |     | 4.1 | -    |                                                                          | V    |
| V <sub>CC(5.0)</sub> hys | supply voltage detection<br>hysteresis         | $V_{CC(I/O)} = 1.8 V$                                                                                                   |     | -   | 70   | -                                                                        | mV   |
| V <sub>CC(I/O)th</sub>   | I/O supply voltage detection                   | V <sub>reg(3.3)</sub> = 2.7 to 3.6 V                                                                                    |     |     |      |                                                                          |      |
|                          | threshold                                      | supply lost                                                                                                             |     | -   | -    | 20<br>20<br>10<br>3.6<br>-<br>-<br>0.5<br>-<br>-<br>-<br>0.5<br>-<br>-   | V    |
|                          |                                                | supply present                                                                                                          |     | 1.4 | -    |                                                                          | V    |
| V <sub>CC(I/O)hys</sub>  | I/O supply voltage detection<br>hysteresis     | V <sub>reg(3.3)</sub> = 3.3 V                                                                                           |     | -   | 0.45 | -                                                                        | V    |
| V <sub>reg(3.3)th</sub>  | regulated supply voltage detection threshold   | $ \begin{array}{l} 1.65 \ V \leq V_{CC(I/O)} \leq V_{reg(3.3)}; \\ 2.7 \ V \leq V_{reg(3.3)} \leq 3.6 \ V \end{array} $ |     |     |      |                                                                          |      |
|                          |                                                | supply lost                                                                                                             |     | -   | -    | 0.8                                                                      | V    |
|                          |                                                | supply present                                                                                                          | [5] | 2.4 | -    | -                                                                        | V    |
| V <sub>reg(3.3)hys</sub> | regulated supply voltage detection hysteresis  | $V_{CC(I/O)} = 1.8 V$                                                                                                   |     | -   | 0.45 | -                                                                        | V    |

[1]  $I_{load}$  includes the pull-up resistor current via pin  $V_{pu(3.3)}$ .

[2] The minimum voltage is 2.7 V in the suspend mode.

[3] Maximum value characterized only, not tested in production.

[4] Excluding any load current and  $V_{pu(3.3)}$  or  $V_{sw}$  source current to the 1.5 k $\Omega$  and 15 k $\Omega$  pull-up and pull-down resistors (200  $\mu$ A typ.).

[5] When  $V_{CC(I/O)} < 2.7$  V, the minimum value for  $V_{reg(3.3)th} = 2.0$  V for supply present condition.

#### Table 12: Static characteristics: digital pins

 $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| ( )                |                           |                          |                            |     |                         |      |
|--------------------|---------------------------|--------------------------|----------------------------|-----|-------------------------|------|
| Symbol             | Parameter                 | Conditions               | Min                        | Тур | Мах                     | Unit |
| $V_{CC(I/O)} = 1.$ | .65 to 3.6 V              |                          |                            |     |                         |      |
| Input levels       |                           |                          |                            |     |                         |      |
| V <sub>IL</sub>    | LOW-level input voltage   |                          | -                          | -   | 0.3V <sub>CC(I/O)</sub> | V    |
| V <sub>IH</sub>    | HIGH-level input voltage  |                          | 0.6V <sub>CC(I/O)</sub>    | -   | -                       | V    |
| Output level       | ls                        |                          |                            |     |                         |      |
| V <sub>OL</sub>    | LOW-level output voltage  | I <sub>OL</sub> = 100 μA | -                          | -   | 0.15                    | V    |
|                    |                           | $I_{OL} = 2 \text{ mA}$  | -                          | -   | 0.4                     | V    |
| V <sub>OH</sub>    | HIGH-level output voltage | I <sub>OH</sub> = 100 μA | $V_{CC(I/O)} - 0.1$        | 5 - | -                       | V    |
|                    |                           | $I_{OH} = 2 \text{ mA}$  | V <sub>CC(I/O)</sub> - 0.4 | -   | -                       | V    |
| Leakage cu         | rrent                     |                          |                            |     |                         |      |
| ILI                | input leakage current     |                          | [1] –1                     | -   | +1                      | μA   |
|                    |                           |                          |                            |     |                         |      |

#### Table 12: Static characteristics: digital pins...continued

 $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| Symbol          | Parameter                             | Conditions               | Min  | Тур | Max  | Uni |
|-----------------|---------------------------------------|--------------------------|------|-----|------|-----|
| Capacita        | nce                                   |                          |      |     |      |     |
| C <sub>IN</sub> | input capacitance                     | pin to GND               | -    | -   | 10   | pF  |
| Example         | 1: $V_{CC(I/O)}$ = 1.8 V $\pm$ 0.15 V |                          |      |     |      |     |
| Input leve      | ls                                    |                          |      |     |      |     |
| V <sub>IL</sub> | LOW-level input voltage               |                          | -    | -   | 0.5  | V   |
| V <sub>IH</sub> | HIGH-level input voltage              |                          | 1.2  | -   | -    | V   |
| Output lev      | vels                                  |                          |      |     |      |     |
| V <sub>OL</sub> | LOW-level output voltage              | I <sub>OL</sub> = 100 μA | -    | -   | 0.15 | V   |
|                 |                                       | $I_{OL} = 2 \text{ mA}$  | -    | -   | 0.4  | V   |
| V <sub>OH</sub> | HIGH-level output voltage             | I <sub>OH</sub> = 100 μA | 1.5  | -   | -    | V   |
|                 |                                       | I <sub>OH</sub> = 2 mA   | 1.25 | -   | -    | V   |
| Example         | 2: $V_{CC(I/O)}$ = 2.5 V $\pm$ 0.2 V  |                          |      |     |      |     |
| Input leve      | ls                                    |                          |      |     |      |     |
| V <sub>IL</sub> | LOW-level input voltage               |                          | -    | -   | 0.7  | V   |
| V <sub>IH</sub> | HIGH-level input voltage              |                          | 1.7  | -   | -    | V   |
| Output lev      | vels                                  |                          |      |     |      |     |
| V <sub>OL</sub> | LOW-level output voltage              | I <sub>OL</sub> = 100 μA | -    | -   | 0.15 | V   |
|                 |                                       | $I_{OL} = 2 \text{ mA}$  | -    | -   | 0.4  | V   |
| V <sub>OH</sub> | HIGH-level output voltage             | I <sub>OH</sub> = 100 μA | 2.15 | -   | -    | V   |
|                 |                                       | $I_{OH} = 2 \text{ mA}$  | 1.9  | -   | -    | V   |
| Example         | 3: $V_{CC(I/O)}$ = 3.3 V ± 0.3 V      |                          |      |     |      |     |
| Input leve      | ls                                    |                          |      |     |      |     |
| V <sub>IL</sub> | LOW-level input voltage               |                          | -    | -   | 0.9  | V   |
| V <sub>IH</sub> | HIGH-level input voltage              |                          | 2.15 | -   | -    | V   |
| Output lev      | vels                                  |                          |      |     |      |     |
| V <sub>OL</sub> | LOW-level output voltage              | $I_{OL} = 100 \ \mu A$   | -    | -   | 0.15 | V   |
|                 |                                       | $I_{OL} = 2 \text{ mA}$  | -    | -   | 0.4  | V   |
| V <sub>OH</sub> | HIGH-level output voltage             | I <sub>OH</sub> = 100 μA | 2.85 | -   | -    | V   |
|                 |                                       | I <sub>OH</sub> = 2 mA   | 2.6  | -   | -    | V   |

[1] If  $V_{CC(I/O)} \ge V_{reg(3.3)}$ , then the leakage current will be higher than the specified value.

#### Table 13: Static characteristics: analog I/O pins D+ and D-

 $V_{CC(5.0)} = 4.0$  to 5.5 V or  $V_{reg(3.3)} = 3.0$  to 3.6 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| Symbol          | Parameter                        | Conditions                     | Min | Тур | Max | Unit |
|-----------------|----------------------------------|--------------------------------|-----|-----|-----|------|
| Input levels    |                                  |                                |     |     |     |      |
| Differential    | receiver                         |                                |     |     |     |      |
| V <sub>DI</sub> | differential input sensitivity   | $ V_{I(D+)} - V_{I(D-)} $      | 0.2 | -   | -   | V    |
| V <sub>CM</sub> | differential common mode voltage | includes V <sub>DI</sub> range | 0.8 | -   | 2.5 | V    |

### Table 13: Static characteristics: analog I/O pins D+ and D-...continued

 $V_{CC(5.0)} = 4.0$  to 5.5 V or  $V_{reg(3.3)} = 3.0$  to 3.6 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| Symbol            | Parameter                                                           | Conditions                                |        | Min | Тур | Max | Unit |
|-------------------|---------------------------------------------------------------------|-------------------------------------------|--------|-----|-----|-----|------|
| Single-ende       | d receiver                                                          |                                           |        |     |     |     |      |
| V <sub>IL</sub>   | LOW-level input voltage                                             |                                           |        | -   | -   | 0.8 | V    |
| V <sub>IH</sub>   | HIGH-level input voltage                                            |                                           |        | 2.0 | -   | -   | V    |
| V <sub>hys</sub>  | hysteresis voltage                                                  |                                           |        | 0.4 | -   | 0.7 | V    |
| Output leve       | els                                                                 |                                           |        |     |     |     |      |
| V <sub>OL</sub>   | LOW-level output voltage                                            | $R_L$ = 1.5 k $\Omega$ to 3.6 V           |        | -   | -   | 0.3 | V    |
| V <sub>OH</sub>   | HIGH-level output voltage                                           | $R_L = 15 \text{ k}\Omega \text{ to GND}$ | [1]    | 2.8 | -   | 3.6 | V    |
| Leakage cu        | irrent                                                              |                                           |        |     |     |     |      |
| I <sub>LZ</sub>   | OFF-state leakage current                                           |                                           |        | -1  | -   | +1  | μA   |
| Capacitanc        | e                                                                   |                                           |        |     |     |     |      |
| C <sub>IN</sub>   | transceiver capacitance                                             | pin to GND                                |        | -   | -   | 20  | pF   |
| Resistance        |                                                                     |                                           |        |     |     |     |      |
| Z <sub>DRV</sub>  | driver output impedance                                             | steady-state drive                        | [2]    | 34  | 39  | 44  | Ω    |
| Z <sub>INP</sub>  | input impedance                                                     |                                           |        | 10  | -   | -   | MΩ   |
| R <sub>SW</sub>   | internal switch resistance at pin $V_{\text{pu}(3.3)}$              |                                           |        | -   | -   | 10  | Ω    |
| Terminatio        | n                                                                   |                                           |        |     |     |     |      |
| V <sub>TERM</sub> | termination voltage for<br>upstream port pull-up (R <sub>pu</sub> ) |                                           | [3][4] | 3.0 | -   | 3.6 | V    |

[1]  $V_{OH(min)} = V_{reg(3.3)} - 0.2 V.$ 

[2] Includes external resistors of 33  $\Omega$  ±1% on both pins D+ and D–.

[3] This voltage is available at pins  $V_{reg(3.3)}$  and  $V_{pu(3.3)}$ .

[4] The minimum voltage is 2.7 V in the suspend mode.

## **12. Dynamic characteristics**

#### Table 14: Dynamic characteristics: analog I/O pins D+ and D-

 $V_{CC(5.0)} = 4.0$  to 5.5 V or  $V_{reg(3.3)} = 3.0$  to 3.6 V;  $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V; see Table 8 for valid voltage level combinations;  $T_{amb} = -40$  to  $+85 \degree C$ ; unless otherwise specified.

| Symbol                 | Parameter                                                                   | Conditions                                                                                            | Min     | Тур | Max   | Unit |
|------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------|-----|-------|------|
| Driver characteristics |                                                                             |                                                                                                       |         |     |       |      |
| t <sub>FR</sub>        | rise time                                                                   | C <sub>L</sub> = 50 to 125 pF;<br>10% to 90% of  V <sub>OH</sub> – V <sub>OL</sub>  ;<br>see Figure 5 | 4       | -   | 20    | ns   |
| t <sub>FF</sub>        | fall time                                                                   | C <sub>L</sub> = 50 to 125 pF;<br>90% to 10% of  V <sub>OH</sub> – V <sub>OL</sub>  ;<br>see Figure 5 | 4       | -   | 20    | ns   |
| FRFM                   | differential rise/fall time<br>matching (t <sub>FR</sub> /t <sub>FF</sub> ) | excluding the first transition from Idle state                                                        | 90      | -   | 111.1 | %    |
| V <sub>CRS</sub>       | output signal crossover voltage                                             | excluding the first transition from Idle state; see Figure 6                                          | [1] 1.3 | -   | 2.0   | V    |

#### Table 14: Dynamic characteristics: analog I/O pins D+ and D-...continued

 $V_{CC(5.0)} = 4.0$  to 5.5 V or  $V_{reg(3.3)} = 3.0$  to 3.6 V;  $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V; see Table 8 for valid voltage level combinations;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| Symbol                | Parameter                                          | Conditions                                 | Min | Тур | Мах | Unit |
|-----------------------|----------------------------------------------------|--------------------------------------------|-----|-----|-----|------|
| Driver timir          | ıg                                                 |                                            |     |     |     |      |
| t <sub>PLH(drv)</sub> | driver propagation delay<br>(VPO, VMO to D+, D–)   | LOW-to-HIGH; see Figure 6<br>and Figure 9  | -   | -   | 18  | ns   |
| t <sub>PHL(drv)</sub> | driver propagation delay<br>(VPO, VMO to D+, D–)   | HIGH-to-LOW; see Figure 6<br>and Figure 9  | -   | -   | 18  | ns   |
| t <sub>PHZ</sub>      | driver disable delay<br>(ŌĒ to D+, D−)             | HIGH-to-OFF; see Figure 7<br>and Figure 10 | -   | -   | 15  | ns   |
| t <sub>PLZ</sub>      | driver disable delay<br>(OE to D+, D−)             | LOW-to-OFF; see Figure 7<br>and Figure 10  | -   | -   | 15  | ns   |
| t <sub>PZH</sub>      | driver enable delay<br>(OE to D+, D−)              | OFF-to-HIGH; see Figure 7<br>and Figure 10 | -   | -   | 15  | ns   |
| t <sub>PZL</sub>      | driver enable delay<br>(OĒ to D+, D−)              | OFF-to-LOW; see Figure 7<br>and Figure 10  | -   | -   | 15  | ns   |
| Receiver tin          | mings                                              |                                            |     |     |     |      |
| Differential r        | receiver                                           |                                            |     |     |     |      |
| t <sub>PLH(rcv)</sub> | propagation delay<br>(D+, D– to RCV)               | LOW-to-HIGH; see Figure 8<br>and Figure 11 | -   | -   | 15  | ns   |
| t <sub>PHL(rcv)</sub> | propagation delay<br>(D+, D– to RCV)               | HIGH-to-LOW; see Figure 8<br>and Figure 11 | -   | -   | 15  | ns   |
| Single-ende           | d receiver                                         |                                            |     |     |     |      |
| t <sub>PLH(se)</sub>  | propagation delay<br>(D+, D– to VP/VPO,<br>VM/VMO) | LOW-to-HIGH; see Figure 8<br>and Figure 11 | -   | -   | 18  | ns   |
| t <sub>PHL(se)</sub>  | propagation delay<br>(D+, D– to VP/VPO,<br>VM/VMO) | HIGH-to-LOW; see Figure 8<br>and Figure 11 | -   | -   | 18  | ns   |

[1] Characterized only, not tested. Limits guaranteed by design.

### **Advanced USB transceiver**

**ISP1102** 



# **13. Test information**







# 14. Package outline



### Fig 12. Package outline HBCC16.

SOT773-1



# HVQFN14: plastic thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 2.5 x 0.85 mm

### Fig 13. Package outline HVQFN14.

9397 750 11228

## 15. Packaging

The ISP1102W (HBCC16 package) is delivered on a Type A carrier tape, see Figure 14. The tape dimensions are given in Table 15.

The reel diameter is 330 mm. The reel is made of polystyrene (PS) and is not designed for use in a baking process.

The cumulative tolerance of 10 successive sprocket holes is  $\pm 0.02$  mm. The camber must not exceed 1 mm in 100 mm.



 Table 15:
 Type A carrier tape dimensions for the ISP1102W

| Dimension | Value     | Unit |
|-----------|-----------|------|
| A0        | 3.3       | mm   |
| B0        | 3.3       | mm   |
| K0        | 1.1       | mm   |
| P1        | 8.0       | mm   |
| W         | 12.0 ±0.3 | mm   |

## 16. Soldering

### 16.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. In these situations reflow soldering is recommended.

### 16.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 220 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA and SSOP-T packages
  - for packages with a thickness  $\geq$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 235 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

### 16.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 16.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

### **16.5** Package related soldering information

| Table 16: | Suitability of surface mount IC packages for wave and reflow soldering |
|-----------|------------------------------------------------------------------------|
|           | methods                                                                |

| Package <sup>[1]</sup>                                                         | Soldering method                  |                       |  |
|--------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|
|                                                                                | Wave                              | Reflow <sup>[2]</sup> |  |
| BGA, LBGA, LFBGA, SQFP, SSOP-T <sup>[3]</sup> ,<br>TFBGA, VFBGA                | not suitable                      | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSQFP,<br>HSOP, HTQFP, HTSSOP, HVQFN, HVSON,<br>SMS | not suitable <sup>[4]</sup>       | suitable              |  |
| PLCC <sup>[5]</sup> , SO, SOJ                                                  | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                                | not recommended <sup>[5][6]</sup> | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                        | not recommended <sup>[7]</sup>    | suitable              |  |
| PMFP <sup>[8]</sup>                                                            | not suitable                      | not suitable          |  |
|                                                                                |                                   |                       |  |

[1] For more detailed information on the BGA packages refer to the *(LF)BGA Application Note* (AN01026); order a copy from your Philips Semiconductors sales office.

- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- [4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.

- [5] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [7] Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- [8] Hot bar soldering or manual soldering is suitable for PMFP packages.

# 17. Revision history

### Table 17:Revision history

| Rev | Date     | CPCN | Description                                                                          |
|-----|----------|------|--------------------------------------------------------------------------------------|
| 03  | 20030902 | -    | Product data (9397 750 11228)                                                        |
|     |          |      | Modifications:                                                                       |
|     |          |      | <ul> <li>Added HVQFN14 package information</li> </ul>                                |
|     |          |      | Section 2: updated                                                                   |
|     |          |      | <ul> <li>Added pad details to Table 2</li> </ul>                                     |
|     |          |      | <ul> <li>Section 7.3: updated the first line under Normal mode</li> </ul>            |
|     |          |      | • Table 6: added a table note                                                        |
|     |          |      | <ul> <li>Section 8.1: updated the first paragraph and added a note</li> </ul>        |
|     |          |      | <ul> <li>Table 9: updated info on V<sub>esd</sub> and added a table note.</li> </ul> |
| 02  | 20030106 | -    | Product data (9397 750 10397)                                                        |
| 01  | 20000524 | -    | Objective data                                                                       |

## **18. Data sheet status**

| Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips<br>Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| 111   | Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

# **19. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

# **20. Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2003. All rights reserved.

9397 750 11228

### **Contents**

| 1    | General description 1                    |
|------|------------------------------------------|
| 2    | Features 1                               |
| 3    | Applications 2                           |
| 4    | Ordering information 2                   |
| 5    | Block diagram 2                          |
| 6    | Pinning information 3                    |
| 6.1  | Pinning                                  |
| 6.2  | Pin description 3                        |
| 7    | Functional description 5                 |
| 7.1  | Function selection 5                     |
| 7.2  | Operating functions                      |
| 7.3  | Power supply configurations 5            |
| 7.4  | Power supply input options               |
| 8    | Electrostatic discharge (ESD) 8          |
| 8.1  | ESD protection 8                         |
| 8.2  | ESD test conditions 8                    |
| 9    | Limiting values 9                        |
| 10   | Recommended operating conditions         |
| 11   | Static characteristics 9                 |
| 12   | Dynamic characteristics 12               |
| 13   | Test information 15                      |
| 14   | Package outline 16                       |
| 15   | Packaging 18                             |
| 16   | Soldering                                |
| 16.1 | Introduction to soldering surface mount  |
|      | packages                                 |
| 16.2 | Reflow soldering 19                      |
| 16.3 | Wave soldering 19                        |
| 16.4 | Manual soldering 20                      |
| 16.5 | Package related soldering information 20 |
| 17   | Revision history 21                      |
| 18   | Data sheet status 22                     |
| 19   | Definitions 22                           |
| 20   | Disclaimers 22                           |
|      |                                          |

#### © Koninklijke Philips Electronics N.V. 2003. Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.



Let's make things better.