SBOS222D - NOVEMBER 2001 - REVISED NOVEMBER 2004 # Precision, Rail-to-Rail I/O **INSTRUMENTATION AMPLIFIER** ## **FEATURES** PRECISION LOW OFFSET: 100μV (max) LOW OFFSET DRIFT: 0.4µV/°C (max) **EXCELLENT LONG-TERM STABILITY** **VERY-LOW 1/f NOISE** ● TRUE RAIL-TO-RAIL I/O INPUT COMMON-MODE RANGE: 20mV Below Negative Rail to 100mV Above WIDE OUTPUT SWING: Within 10mV of Rails SUPPLY RANGE: Single +2.7V to +5.5V SMALL SIZE microPACKAGE: MSOP-8, MSOP-10 LOW COST ## **APPLICATIONS** - LOW-LEVEL TRANSDUCER AMPLIFIER FOR BRIDGES, LOAD CELLS, THERMOCOUPLES - WIDE DYNAMIC RANGE SENSOR **MEASUREMENTS** - HIGH-RESOLUTION TEST SYSTEMS - WEIGH SCALES - MULTI-CHANNEL DATA ACQUISITION **SYSTEMS** - MEDICAL INSTRUMENTATION - GENERAL-PURPOSE ## DESCRIPTION The INA326 and INA327 (with shutdown) are high-performance, low-cost, precision instrumentation amplifiers with rail-to-rail input and output. They are true single-supply instrumentation amplifiers with very low DC errors and input common-mode ranges that extends beyond the positive and negative rails. These features make them suitable for applications ranging from general-purpose to high-accuracy. Excellent long-term stability and very low 1/f noise assure low offset voltage and drift throughout the life of the product. The INA326 (without shutdown) comes in the MSOP-8 package. The INA327 (with shutdown) is offered in an MSOP-10. Both are specified over the industrial temperature range, -40°C to +85°C, with operation from -40°C to +125°C. #### **INA326 AND INA327 RELATED PRODUCTS** | PRODUCT | FEATURES | |---------|--------------------------------------------------------------------------------------------------------| | INA337 | Precision, 0.4µV/°C Drift, Specified –40°C to +125°C | | INA114 | $50\mu V V_{OS}$ , 0.5nA I <sub>B</sub> , 115dB CMR, 3mA I <sub>Q</sub> , 0.25μV/°C Drift | | INA118 | 50μV V <sub>OS</sub> , 1nA I <sub>B</sub> , 120dB CMR, 385μA I <sub>Q</sub> , 0.5μV/°C Drift | | INA122 | 250μV V <sub>OS</sub> , -10nA I <sub>B</sub> , 85μA I <sub>Q</sub> , Rail-to-Rail Output, 3μV/°C Drift | | INA128 | 50μV V <sub>OS</sub> , 2nA I <sub>B</sub> , 125dB CMR, 750μA I <sub>Q</sub> , 0.5μV/°C Drift | | INA321 | 500μV $V_{OS}$ , 0.5pA $I_{B}$ , 94dB CMRR, 60μA $I_{Q}$ , Rail-to-Rail Output | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### PACKAGE/ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |---------|--------------|-----------------------|-----------------------------------|--------------------|------------------------------|-------------------------------------------| | INA326 | MSOP-8 | DGK<br>" | -40°C to +85°C | B26 | INA326EA/250<br>INA326EA/2K5 | Tape and Reel, 250<br>Tape and Reel, 2500 | | INA327 | MSOP-10 | DGS<br>" | −40°C to +85°C | B27 | INA327EA/250<br>INA327EA/2K5 | Tape and Reel, 250<br>Tape and Reel, 2500 | NOTE: (1) For the most current package and ordering information, download the latest version of this data sheet and see the Package Option Addendum located at the end of the data sheet. #### **ABSOLUTE MAXIMUM RATINGS(1)** | +5.5V | |---------------------| | 0.5V to (V+) + 0.5V | | ±10mA | | Continuous | | 40°C to +125°C | | –65°C to +150°C | | +150°C | | +300°C | | | NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. (2) Input terminals are diode clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current limited to 10mA or less. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **PIN CONFIGURATION** # ELECTRICAL CHARACTERISTICS: $V_S = +2.7V$ to +5.5V **BOLDFACE** limits apply over the specified temperature range, $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ At $T_A = +25^{\circ}\text{C}$ , $R_L = 10\text{k}\Omega$ , G = 100 ( $R_1 = 2\text{k}\Omega$ , $R_2 = 100\text{k}\Omega$ ), external gain set resistors, and $IA_{COMMON} = V_S/2$ , with external equivalent filter corner of 1kHz, unless otherwise noted. | | | II | EA | | | |-------------------------------------------------------|---------------------------------------------------------------------|--------------|---------------------|------------|--------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | INPUT | | | | | | | Offset Voltage, RTI V <sub>OS</sub> | $V_{S} = +5V, V_{CM} = V_{S}/2$ | | ±20 | ±100 | μV | | Over Temperature | S - , CW S | | | ±124 | μ <b>ν</b> | | vs Temperature dV <sub>OS</sub> /dT | | | ±0.1 | ±0.4 | μ <b>ν/</b> °C | | vs Power Supply PSR | | ±20 | ±3 | | μV/V | | Long-Term Stability | vg = 12.1 v to 10.5 v, v <sub>CM</sub> = vg/2 | ± <b>2</b> 0 | See Note (1) | | μνν | | Input Impedance, Differential | | | 1010 2 | | Ω pF | | Common-Mode | | | 1010 14 | | Ω pF | | Input Voltage Range | | (V-) - 0.02 | 10 11 | (V+) + 0.1 | V | | Safe Input Voltage | | (V-) - 0.5 | | (V+) + 0.5 | V | | | $V_S = +5V$ , $V_{CM} = (V-) - 0.02V$ to $(V+) + 0.1V$ | 100 | 114 | (*1) 1 0.0 | dB | | Over Temperature | V <sub>S</sub> = 13V, V <sub>CM</sub> = (V ) 0.02V to (V1) 1 0.1V | 94 | 114 | | dB | | INPUT BIAS CURRENT | $V_{CM} = V_S/2$ | | | | | | Bias Current I <sub>B</sub> | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | ±0.2 | ±2 | nA | | vs Temperature | 1,5 1,51 | See | Typical Character | • | | | Offset Current I <sub>OS</sub> | V <sub>S</sub> = +5V | - | ±0.2 | ±2 | nA | | 00 | vg = 10v | | ±0.2 | <b></b> | 10.0 | | NOISE | D 00 0 400 D 010 D (1515 | | | | | | Voltage Noise, RTI | $R_S = 0\Omega$ , $G = 100$ , $R_1 = 2k\Omega$ , $R_2 = 100k\Omega$ | | | | /II | | f = 10Hz | | | 33 | | nV/√Hz | | f = 100Hz | | | 33 | | nV/√Hz | | f = 1kHz | | | 33 | | nV/√Hz | | f = 0.01Hz to $10Hz$ | | | 0.8 | | μVр-р | | Voltage Noise, RTI | $R_S = 0\Omega$ , $G = 10$ , $R_1 = 20k\Omega$ , $R_2 = 100k\Omega$ | | | | <del></del> | | f = 10Hz | | | 120 | | nV/√ <del>Hz</del> | | f = 100Hz | | | 97 | | nV/√Hz | | f = 1kHz | | | 97 | | nV/√Hz | | f = 0.01Hz to $10Hz$ | | | 4 | | μVр-р | | Current Noise, RTI | | | | | _ | | f = 1kHz | | | 0.15 | | pA/√Hz | | f = 0.01Hz to $10Hz$ | | | 4.2 | | рАр-р | | Output Ripple, V <sub>O</sub> Filtered <sup>(2)</sup> | | See | Applications Inform | nation | | | GAIN | | | | | | | Gain Equation | | | $G = 2(R_2/R_1)$ | | | | Range of Gain | | < 0.1 | | > 10000 | V/V | | Gain Error <sup>(3)</sup> | $G = 10, 100, V_S = +5V, V_O = 0.075V \text{ to } 4.925V$ | | ±0.08 | ±0.2 | % | | vs Temperature | $G = 10, 100, V_S = +5V, V_O = 0.075V \text{ to } 4.925V$ | | ±6 | ±25 | ppm/°C | | Nonlinearity | $G = 10, 100, V_S = +5V, V_O = 0.075V \text{ to } 4.925V$ | | ±0.004 | ±0.01 | % of FS | | OUTPUT | | | | | | | Voltage Output Swing from Rail | $R_1 = 100k\Omega$ | | 5 | | mV | | Tanaga a apparations green a tan | $R_1 = 10k\Omega$ , $V_S = +5V$ | 75 | 10 | | mV | | Over Temperature | 11, 101.2, 15 | 75 | | | mV | | Capacitive Load Drive | | | 500 | | pF | | Short-Circuit Current I <sub>SC</sub> | | | ±25 | | mA | | INTERNAL OSCILLATOR | | | | | | | Frequency of Auto-Correction | | | 90 | | kHz | | Accuracy | | | ±20 | | % | | , | | | | | /* | | FREQUENCY RESPONSE | 0.4:4 | | _ | | 1.7.1 | | Bandwidth <sup>(4)</sup> , –3dB BW | | | 1 | | kHz | | Slew Rate <sup>(4)</sup> SR | | | Filter Limited | | _ | | | 1kHz Filter, G = 1 to 1k, $V_O = 2V$ step, $C_L = 100pF$ | | 0.95 | | ms | | 0.01% | 1011 51 0 4 4 4 4 5 5 5 5 5 5 | | 1.3 | | ms | | 0.1% | 10kHz Filter, G = 1 to 1k, $V_0$ = 2V step, $C_L$ = 100pF | | 130 | | μs | | 0.01% | 444 5% 50% 0 4 4 0 4 4 0 4 4 0 | | 160 | | μs | | Overload Recovery <sup>(4)</sup> | 1kHz Filter, 50% Output Overload, G = 1 to 1k | | 30 | | μs | | | 10kHz Filter, 50% Output Overload, G = 1 to 1k | | 5 | | μs | # ELECTRICAL CHARACTERISTICS: $V_S = +2.7V$ to +5.5V (Cont.) **BOLDFACE** limits apply over the specified temperature range, $T_A = -40^{\circ}C$ to $+85^{\circ}C$ At $T_A = +25^{\circ}C$ , $R_L = 10k\Omega$ , G = 100 ( $R_1 = 2k\Omega$ , $R_2 = 100k\Omega$ ), external gain set resistors, and $IA_{COMMON} = V_S/2$ , with external equivalent filter corner of 1kHz, unless otherwise noted. | | | l l | NA326EA, INA327 | EA | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------|-----------------|---------------------------|--------------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | POWER SUPPLY Specified Voltage Range Quiescent Current Over Temperature | $I_{O} = 0$ , Diff $V_{IN} = 0V$ , $V_{S} = +5V$ | +2.7 | 2.4 | +5.5<br>3.4<br><b>3.7</b> | V<br>mA<br><b>mA</b> | | SHUTDOWN Disable (Logic Low Threshold) Enable (Logic High Threshold) Enable Time <sup>(5)</sup> Disable Time Shutdown Current and Enable Pin Current | $V_S = +5V$ , Disabled | 1.6 | 75<br>100<br>2 | 0.25<br>5 | V<br>V<br>µs<br>µs<br>µA | | $ \begin{array}{c} \textbf{TEMPERATURE RANGE} \\ \textbf{Specified Range} \\ \textbf{Operating Range} \\ \textbf{Storage Range} \\ \textbf{Thermal Resistance} \end{array} $ | MSOP-8, MSOP-10 Surface-Mount | -40<br>-40<br>-65 | 150 | +85<br>+125<br>+150 | %<br>0<br>0<br>0<br>0 | NOTES: (1) 1000-hour life test at 150°C demonstrated randomly distributed variation in the range of measurement limits—approximately 10μV. (2) See Applications Information section, and Figures 1 and 3. (3) Does not include error and TCR of external gain-setting resistors. (4) Dynamic response is limited by filtering. Higher bandwidths can be achieved by adjusting the filter. (5) See Typical Characteristics, "Input Offset Voltage vs Warm-Up Time". ## TYPICAL CHARACTERISTICS At $T_A = 25^{\circ}C$ , $V_S = +5V$ , Gain = 100, and $R_L = 10k\Omega$ with external equivalent filter corner of 1kHz, unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** At $T_A = 25^{\circ}C$ , $V_S = +5V$ , Gain = 100, and $R_L = 10k\Omega$ with external equivalent filter corner of 1kHz, unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** At $T_A = 25^{\circ}C$ , $V_S = +5V$ , Gain = 100, and $R_L = 10k\Omega$ with external equivalent filter corner of 1kHz, unless otherwise noted. OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION ### OFFSET VOLTAGE PRODUCTION DISTRIBUTION OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION G = 100, 1000 OFFSET VOLTAGE PRODUCTION DISTRIBUTION # **TYPICAL CHARACTERISTICS (Cont.)** At $T_A$ = 25°C, $V_S$ = +5V, Gain = 100, and $R_L$ = 10k $\Omega$ with external equivalent filter corner of 1kHz, unless otherwise noted. ## APPLICATIONS INFORMATION Figure 1 shows the basic connections required for operation of the INA326. A $0.1\mu F$ capacitor, placed close to and across the power-supply pins is strongly recommended for highest accuracy. $R_oC_o$ is an output filter that minimizes auto-correction circuitry noise. This output filter may also serve as an antialiasing filter ahead of an Analog-to-Digital (A/D) converter. It is also optional based on desired precision. The output reference terminal is taken at the low side of $R_2$ (IA $_{\rm COMMON}$ ). The INA326 uses a unique internal topology to achieve excellent Common-Mode Rejection (CMR). Unlike conventional instrumentation amplifiers, CMR is not affected by resistance in the reference connections or sockets. See "Inside the INA326" for further detail. To achieve best high-frequency CMR, minimize capacitance on pins 1 and 8. #### **SETTING THE GAIN** The INA326 is a 2-stage amplifier with each stage gain set by $R_1$ and $R_2$ , respectively (see Figure 5, "Inside the INA326", for details). Overall gain is described by the equation: $$G = 2\frac{R_2}{R_1} \tag{1}$$ The stability and temperature drift of the external gain-setting resistors will affect gain by an amount that can be directly inferred from the gain equation (1). Resistor values for commonly used gains are shown in Figure 1. Gain-set resistor values for best performance are different for +5V single-supply and for $\pm 2.5V$ dual-supply operation. Optimum value for $R_1$ can be calculated by: $$R_1 = V_{IN MAX}/12.5\mu A$$ (2) where $R_1$ must be no less than $2k\Omega$ . | DESIRED<br>GAIN | R <sub>1</sub><br>(Ω) | $\begin{array}{c} \mathbf{R_2} \parallel \mathbf{C_2} \\ (\Omega \parallel \mathbf{nF}) \end{array}$ | |-----------------|-----------------------|------------------------------------------------------------------------------------------------------| | 0.1 | 400k | 20k 5 | | 0.2 | 400k | 40k 2.5 | | 0.5 | 400k | 100k 1 | | 1 | 200k | 100k 1 | | 2 | 100k | 100k 1 | | 5 | 40k | 100k 1 | | 10 | 20k | 100k 1 | | 20 | 10k | 100k 1 | | 50 | 4k | 100k 1 | | 100 | 2k | 100k 1 | | 200 | 2k | 200k 0.5 | | 500 | 2k | 500k 0.2 | | 1000 | 2k | 1M 0.1 | | 2000 | 2k | 2M 0.05 | | 5000 | 2k | 5M 0.02 | | 10000 | 2k | 10M 0.01 | - (1) $\rm C_2$ and $\rm C_O$ combine to form a 2-pole response that is –3dB at 1kHz. Each individual pole is at 1.5kHz. - (2) Output voltage is referenced to IA<sub>COMMON</sub> (see text). | DESIRED<br>GAIN | R <sub>1</sub><br>(Ω) | $\begin{array}{c} \mathbf{R_2} \parallel \mathbf{C_2} \\ (\Omega \parallel \mathbf{nF}) \end{array}$ | |-----------------|-----------------------|------------------------------------------------------------------------------------------------------| | 0.1 | 400k | 20k 5 | | 0.2 | 400k | 40k 2.5 | | 0.5 | 400k | 100k 1 | | 1 | 400k | 200k 0.5 | | 2 | 200k | 200k 0.5 | | 5 | 80k | 200k 0.5 | | 10 | 40k | 200k 0.5 | | 20 | 20k | 200k 0.5 | | 50 | 8k | 200k 0.5 | | 100 | 4k | 200k 0.5 | | 200 | 2k | 200k 0.5 | | 500 | 2k | 500k 0.2 | | 1000 | 2k | 1M 0.1 | | 2000 | 2k | 2M 0.05 | | 5000 | 2k | 5M 0.02 | | 10000 | 2k | 10M 0.01 | - (1) $\rm C_2$ and $\rm C_0$ combine to form a 2-pole response that is –3dB at 1kHz. Each individual pole is at 1.5kHz. - (2) Output voltage is referenced to $IA_{COMMON}$ (see text). - (3) Output offset voltage required for measurement near zero (see Figure 28). NOTES: (1) $C_2$ and $C_0$ combine to form a 2-pole response that is -3dB at 1kHz. Each individual pole is at 1.5kHz. (2) Output voltage is referenced to IA<sub>COMMON</sub> (see text). (3) Output offset voltage required for measurement near zero (see Figure 6). FIGURE 1. Basic Connections. NOTE: Connections for INA327 differ—see Pin Configuration for detail. Following this design procedure for R<sub>1</sub> produces the maximum possible input stage gain for best accuracy and lowest noise. Circuit layout and supply bypassing can affect performance. Minimize the stray capacitance on pins 1 and 8. Use recommended supply bypassing, including a capacitor directly from pin 7 to pin 4 (V+ to V–), even with dual (split) power supplies (see Figure 1). #### OFFSET VOLTAGE, DRIFT, AND CIRCUIT VALUES As with other multi-stage instrumentation amplifiers, input-referred offset voltage depends on gain and circuit values. The specified offset and drift performance is rated at $R_1=2k\Omega,\,R_2=100k\Omega,$ and $V_S=\pm2.5V.$ Offset voltage and drift for other circuit values can be estimated from the following equations: $$V_{OS} = 10\mu V + (50nA)(R_2)/G$$ (3) $$dV_{OS}/dT = 0.12\mu V/^{\circ}C + (0.16nA/^{\circ}C)(R_2)/G$$ (4) These equations might imply that offset and drift can be minimized by making the value of $R_2$ much lower than the values indicated in Figure 1. These values, however, have been chosen to assure that the output current into $R_2$ is kept less than or equal to $\pm 25\mu A$ , while maintaining $R_1$ 's value greater than or equal to $2k\Omega.$ Some applications with limited output voltage swing or low power-supply voltage may allow lower values for $R_2$ , thus providing lower input-referred offset voltage and offset voltage drift. Conversely, single-supply operation with $R_2$ grounded requires that $R_2$ values be made larger to assure that current remains under 25 $\mu$ A. This will increase the input-referred offset voltage and offset voltage drift. Circuit conditions that cause more than $25\mu A$ to flow in $R_2$ will not cause damage, but may produce more nonlinearity. #### **INA327 ENABLE FUNCTION** The INA327 adds an enable/shutdown function to the INA326. Its pinout differs from the INA326—see the Pin Configuration for detail. The INA327 can be enabled by applying a logic HIGH voltage level to the Enable pin. Conversely, a logic LOW voltage level will disable the amplifier, reducing its supply current from 2.4mA to typically 2µA. For battery-operated applications, this feature may be used to greatly reduce the average current and extend battery life. This pin should be connected to a valid high or low voltage or driven, not left open circuit. The Enable pin can be modeled as a CMOS input gate as in Figure 2. FIGURE 2. Enable Pin Model. The enable time following shutdown is 75µs plus the settling time due to filters (see Typical Characteristics, "Input Offset Voltage vs Warm-up Time"). Disable time is 100µs. This allows the INA327 to be operated as a "gated" amplifier, or to have its output multiplexed onto a common output bus. When disabled, the output assumes a high-impedance state. #### **INA327 PIN 5** Pin 5 of the INA327 should be connected to V+ to ensure proper operation. #### DYNAMIC PERFORMANCE The typical characteristic "Gain vs Frequency" shows that the INA326 has nearly constant bandwidth regardless of gain. This results from the bandwidth limiting from the recommended filters. #### **NOISE PERFORMANCE** Internal auto-correction circuitry eliminates virtually all 1/f noise (noise that increases at low frequency) in gains of 100 or greater. Noise performance is affected by gain-setting resistor values. Follow recommendations in the "Setting Gain" section for best performance. Total noise is a combination of input stage noise and output stage noise. When referred to the input, the total mid-band noise is: $$V_{N} = 33nV / \sqrt{Hz} + \frac{800nV / \sqrt{Hz}}{G}$$ (5) The output noise has some 1/f components that affect performance in gains less than 10. See typical characteristic "Input-Referred Voltage Noise vs Frequency." High-frequency noise is created by internal auto-correction circuitry and is highly dependent on the filter characteristics chosen. This may be the dominant source of noise visible when viewing the output on an oscilloscope. Low cutoff frequency filters will provide lowest noise. Figure 3 shows the typical noise performance as a function of cutoff frequency. FIGURE 3. Total Output Noise vs Required Filter Cutoff Frequency. Applications sensitive to the spectral characteristics of high-frequency noise may require consideration of the spurious frequencies generated by internal clocking circuitry. "Spurs" occur at approximately 90kHz and its harmonics (see typical characteristic "Input-Referred Ripple Spectrum") which may be reduced by additional filtering below 1kHz. Insufficient filtering at pin 5 can cause nonlinearity with large output voltage swings (very near the supply rails). Noise must be sufficiently filtered at pin 5 so that noise peaks do not "hit the rail" and change the average value of the signal. Figure 3 shows guidelines for filter cutoff frequency. #### **HIGH-FREQUENCY NOISE** $\rm C_2$ and $\rm C_O$ form filters to reduce internally generated autocorrection circuitry noise. Filter frequencies can be chosen to optimize the trade-off between noise and frequency response of the application, as shown in Figure 3. The cutoff frequencies of the filters are generally set to the same frequency. Figure 3 shows the typical output noise for four gains as a function of the –3dB cutoff frequency of each filter response. Small signals may exhibit the addition of internally generated auto-correction circuitry noise at the output. This noise, combined with broadband noise, becomes most evident in higher gains with filters of wider bandwidth. #### INPUT BIAS CURRENT RETURN PATH The input impedance of the INA326 is extremely high—approximately $10^{10}\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is approximately $\pm 0.2$ nA. High input impedance means that this input bias current changes very little with varying input voltage. Input circuitry must provide a path for this input bias current for proper operation. Figure 4 shows provision for an input bias current path in a thermocouple application. Without a bias current path, the inputs will float to an undefined poten- #### INPUT COMMON-MODE RANGE tial and the output voltage may not be valid. Common instrumentation amplifiers do not respond linearly with common-mode signals near the power-supply rails, even if "rail-to-rail" op amps are used. The INA326 uses a unique topology to achieve true rail-to-rail input behavior (see Figure 5, "Inside the INA326"). The linear input voltage range of each input terminal extends to 20mV below the negative rail, and 100mV above the positive rail. FIGURE 4. Providing Input Bias Current Return Path. #### INPUT PROTECTION The inputs of the INA326 are protected with internal diodes connected to the power-supply rails. These diodes will clamp the applied signal to prevent it from damaging the input circuitry. If the input signal voltage can exceed the power supplies by more than 0.5V, the input signal current should be limited to less than 10mA to protect the internal clamp diodes. This can generally be done with a series input resistor. Some signal sources are inherently current-limited and do not require limiting resistors. #### **FILTERING** Filtering can be adjusted through selection of $R_2C_2$ and $R_0C_0$ for the desired trade-off of noise and bandwidth. Adjustment of these components will result in more or less ripple due to auto-correction circuitry noise and will also affect broadband noise. Filtering limits slew rate, settling time, and output overload recovery time. It is generally desirable to keep the resistance of $R_O$ relatively low to avoid DC gain error created by the subsequent stage loading. This may result in relatively high values for $C_O$ to produce the desired filter response. The impedance of $R_OC_O$ can be scaled higher to produce smaller capacitor values if the load impedance is very high. Certain capacitor types greater than $0.1\mu F$ may have dielectric absorption effects that can significantly increase settling time in high-accuracy applications (settling to 0.01%). Polypropylene, polystyrene, and polycarbonate types are generally good. Certain "high-K" ceramic types may produce slow settling "tails." Settling time to 0.1% is not generally affected by high-K ceramic capacitors. Electrolytic types are not recommended for $C_2$ and $C_0$ . ## **INSIDE THE INA326** The INA326 uses a new, unique internal circuit topology that provides true rail-to-rail input. Unlike other instrumentation amplifiers, it can linearly process inputs up to 20mV below the negative power-supply rail, and 100mV above the positive power-supply rail. Conventional instrumentation amplifier circuits cannot deliver such performance, even if rail-to-rail op amps are used. The ability to reject common-mode signals is derived in most instrumentation amplifiers through a combination of amplifier CMR and accurately matched resistor ratios. The INA326 converts the input voltage to a current. Current-mode signal processing provides rejection of common-mode input voltage and power-supply variation without accurately matched resistors. A simplified diagram shows the basic circuit function. The differential input voltage, $(V_{IN+}) - (V_{IN-})$ is applied across $R_1$ . The signal-generated current through $R_1$ comes from A1 and A2's output stages. A2 combines the current in $R_1$ with a mirrored replica of the current from A1. The resulting current in A2's output and associated current mirror is two times the current in $R_1$ . This current flows in (or out) of pin 5 into $R_2$ . The resulting gain equation is: $$G = 2\frac{R_2}{R_1}$$ Amplifiers A1, A2, and their associated mirrors are powered from internal charge-pumps that provide voltage supplies that are beyond the positive and negative supply rails. As a result, the voltage developed on R<sub>2</sub> can actually swing 20mV *below* the negative power-supply rail, and 100mV *above* the positive supply rail. A3 provides a buffered output of the voltage on R<sub>2</sub>. A3's input stage is also operated from the charge-pumped power supplies for true rail-to-rail operation. FIGURE 5. Simplified Circuit Diagram. ## **APPLICATION CIRCUITS** FIGURE 6. Generating Output Offset Voltage. FIGURE 7. Output Referenced to $V_{REF}/2$ . FIGURE 8. High-Side Current Shunt Measurement. FIGURE 9. Low-Side Current Shunt Measurement. FIGURE 10. Low-Side -48V Current Shunt Monitor. FIGURE 11. High-Side +48V Current Shunt Monitor. FIGURE 12. Output Offset Adjustment. FIGURE 13. Multiplexed Output. FIGURE 14. Output from Pin 5 to Allow Swing Beyond the Rail. FIGURE 15. Programmable $\pm 25\mu A$ Current Source with High Output Resistance. FIGURE 16. Programmable ±5mA Current Source. FIGURE 17. ±27V Output at 200mA Amplifier with 100μV Offset. FIGURE 18. Single-Supply PID Temperature Control Loop. 10-Jun-2014 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | 3. 71. | Drawing | | Qty | (2) | (6) | (3) | -1 - 1 ( -) | (4/5) | | | INA326EA/250 | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B26 | Samples | | INA326EA/250G4 | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B26 | Samples | | INA326EA/2K5 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B26 | Samples | | INA326EA/2K5G4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B26 | Samples | | INA327EA/250 | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B27 | Samples | | INA327EA/250G4 | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B27 | Samples | | INA327EA/2K5 | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B27 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ### PACKAGE OPTION ADDENDUM 10-Jun-2014 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 26-Jan-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All differsions are nominal | | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | INA326EA/250 | VSSOP | DGK | 8 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | INA326EA/2K5 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | INA327EA/250 | VSSOP | DGS | 10 | 250 | 180.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | INA327EA/2K5 | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 26-Jan-2013 #### \*All dimensions are nominal | 7 til dilitioriolorio di o riorini di | | | | | | | | |---------------------------------------|------------------------------|-----|------|------|-------------|------------|-------------| | Device | Package Type Package Drawing | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | INA326EA/250 | VSSOP | DGK | 8 | 250 | 366.0 | 364.0 | 50.0 | | INA326EA/2K5 | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | INA327EA/250 | VSSOP | DGS | 10 | 250 | 210.0 | 185.0 | 35.0 | | INA327EA/2K5 | VSSOP | DGS | 10 | 2500 | 367.0 | 367.0 | 35.0 | # DGK (S-PDSO-G8) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) ## PLASTIC SMALL OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # DGS (S-PDSO-G10) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-187 variation BA. # DGS (S-PDSO-G10) ## PLASTIC SMALL OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>