# PRECISION, GAIN OF 0.2 LEVEL TRANSLATION DIFFERENCE AMPLIFIER #### **FEATURES** Gain of 0.2 to Interface ±10-V Signals to Single-Supply ADCs Gain Accuracy: ±0.024% (max) Wide Bandwidth: 1.5 MHz High Slew Rate: 15 V/µs Low Offset Voltage: ±100 μV Low Offset Drift: ±1.5 μV/°C Single-Supply Operation Down to 1.8 V #### **APPLICATIONS** - Industrial Process Controls - Instrumentation - Differential to Single-Ended Conversion - Audio Line Receivers # SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS - Controlled Baseline - One Assembly/Test Site - One Fabrication Site - Available in Military (–55°C/125°C) Temperature Range<sup>(1)</sup> - Extended Product Life Cycle - Extended Product-Change Notification - Product Traceability - (1) Additional temperature ranges are available contact factory #### DESCRIPTION The INA159 is a high slew rate, G = 1/5 difference amplifier consisting of a precision op amp with a precision resistor network. The gain of 1/5 makes the useful to couple ±10-V signals to single-supply analog-to-digital converters (ADCs), particularly those operating on a single +5-V supply. The on-chip resistors are laser-trimmed for accurate gain and high common-mode rejection. Excellent temperature coefficient of resistance (TCR) tracking of the resistors maintains gain accuracy and common-mode rejection over temperature. The input common-mode voltage range extends beyond the positive and negative supply rails. It operates on a total of 1.8-V to 5.5-V single or split supplies. The INA159 reference input uses two resistors for easy mid-supply or reference biasing. The difference amplifier is the foundation of many commonly-used circuits. The INA159 provides this circuit function without using an expensive external precision resistor network. The INA159 is available in an MSOP-8 surface-mount package and is specified for operation over the extended industrial temperature range, –55°C to 125°C. Figure 1. Typical Application This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | TEMPERATURE | ORDERABLE PART<br>NUMBER <sup>(2)</sup> | PACKAGE LEAD | PACKAGE<br>DESIGNATOR | TOP-SIDE MARKING | | |----------------|-----------------------------------------|----------------------|-----------------------|------------------|--| | -55°C to 125°C | INA159AMDGKTEP | MSOP-8 Tape and reel | DGK | OAA | | - (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. - (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Submit Documentation Feedback ## ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-----------------------------------------------|----------------------|------------|------------|------| | Supply voltage | | | +5.5 | V | | Signal input terminals (-IN and +IN), voltage | | | ±30 | V | | Reference (REF 1 and REF2) and sense pins | Current | | ±10 | mA | | | Voltage | (V-) - 0.5 | (V+) + 0.5 | V | | Output short circuit | | | Continuous | | | Operating temperature | | -55 | +125 | °C | | Storage temperature | | -65 | +150 | °C | | Junction temperature | | | +150 | °C | | ESD rating | Human-Body Model | | 4000 | V | | | Charged-Device Model | | 1000 | V | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported. SBOS443-NOVEMBER 2008 www.ti.com ## **ELECTRICAL CHARACTERISTICS** **Boldface** limits apply over the specified temperature range, $T_A = -55^{\circ}C$ to +125°C. At $T_A = +25^{\circ}C$ , $R_L = 10$ k $\Omega$ connected to $V_S/2$ , REF pin 1 connected to ground, and REF pin 2 connected to $V_{REF} = 5$ V, unless otherwise noted. | PARAMETER | CONDITIONS | I | UNIT | | |-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------|-------------------|---------------------| | | CONDITIONO | MIN | TYP MA | | | OFFSET VOLTAGE <sup>(1)</sup> | RTO | | | | | Initial <sup>(1)</sup> $V_{O}$ | $V_S = \pm 2.5 \text{ V}$ , Reference and Input Pins Grounded | | ±100 ±50 | 0 μV | | Over Temperature | | | ±145 | <b>0</b> μ <b>V</b> | | vs Power Supply PSRI | $V_{S} = \pm 0.9 \text{ V to } \pm 2.75 \text{ V}$ | | ±20 ±10 | 0 μV/V | | Over Temperature PSRI | $V_S = \pm 0.9 \text{ V to } \pm 2.75 \text{ V}$ | | ±20 | <b>0</b> μV/V | | Reference Divider Accuracy (2) | | | ±0.002 ±0.02 | 4 % | | over Temperature | | | ±0.002 ±0.05 | 0 % | | INPUT IMPEDANCE (3) | | | | | | Differential | | | 240 | kΩ | | Common-Mode | | | 60 | kΩ | | INPUT VOLTAGE RANGE | RTI | | | | | Common-Mode Voltage Range V <sub>CI</sub> | и | | | | | Positive | | | 17.5 | V | | Negative | | | -12.5 | V | | | $V_{CM} = -10 \text{ V to } +10 \text{ V}, R_S = 0 \Omega$ | 80 | 96 | dB | | over Temperature | - Givi Te Te Te T, Cg = E | 74 | 94 | dB | | OUTPUT VOLTAGE NOISE (4) | RTO | | | | | f = 0.1 Hz to 10 Hz | 1112 | | 10 | μVPP | | f = 10 kHz | | | 30 | nV/√Hz | | GAIN | $V_{REF2} = 4.096 \text{ V},$ $R_L$ Connected to GND, $(V_{IN+}) - (VIN-) = -10 \text{ V}$ to +10 V, $V_{CM} = 0 \text{ V}$ | | | | | Initial ( | 6 | | 0.2 | V/V | | Error | | | ±0.005 ±0.02 | 4 % | | vs Temperature | | | ±0.03 | 5 % | | Nonlinearity | | | ±0.0002 | % of FS | | OUTPUT | | | | | | Voltage, Positive | V <sub>REF2</sub> = 4.096 V,<br>R <sub>L</sub> Connected to GND | (V+) - 0.1 | (V+) -<br>0.02 | V | | over Temperature | | (V+) - 0.2 | | ٧ | | Voltage, Negative | V <sub>REF2</sub> = 4.096 V,<br>R <sub>L</sub> Connected to GND | (V-) + 0.048 | (V–) +<br>0.01 | V | | over Temperature | | (V-) + 0.070 | | V | | Current Limit, Continuous to Common | | | ±60 | mA | | Capacitive Load | | See Typic | al Characteristic | pF | | Open-Loop Output Impedance R | f = 1 MHz, I <sub>O</sub> = 0 | | 110 | Ω | | FREQUENCY RESPONSE | - | | | | | Small-Signal Bandwidth | -3 dB | | 1.5 | MHz | | Slew Rate SI | | | 15 | V/µs | | | S 4 V Output Step, C <sub>L</sub> = 100 pF | | 1 | μs | Submit Documentation Feedback <sup>(1)</sup> Includes effects of amplifier input bias and offset currents. (2) Reference divider accuracy specifies the match between the reference divider resistors using the configuration in Figure 2. <sup>(3)</sup> Internal resistors are ratio matched but have 20% absolute value. <sup>(4)</sup> Includes effects of amplifier input current noise and thermal noise contribution of resistor network. ## **ELECTRICAL CHARACTERISTICS (continued)** Boldface limits apply over the specified temperature range, $T_A = -55^{\circ}C$ to +125°C. At $T_A = +25^{\circ}C$ , $R_L = 10$ kΩ connected to $V_S/2$ , REF pin 1 connected to ground, and REF pin 2 connected to $V_{REF} = 5$ V, unless otherwise noted. | DADAMETED | CONDITIONS | IN | LINUT | | | |----------------------------------------|--------------------------------------------------------------------|-------------|-------|------|------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | Overload Recovery Time | 50% Overdrive | | 250 | | ns | | POWER SUPPLY | | | | | | | Specified Voltage Range V <sub>S</sub> | | | | +5 | V | | Operating Voltage Range | | +1.8 | | +5.5 | V | | Quiescent Current I <sub>Q</sub> | $I_O = 0$ mA, $V_S = \pm 2.5$ V, Reference and Input Pins Grounded | | 1.1 | 1.5 | mA | | over Temperature | | | | 2.0 | mA | | TEMPERATURE RANGE | | | | | | | Specified Range | | <b>–</b> 55 | | +125 | °C | | Operating Range | | <b>–</b> 55 | | +125 | °C | | Storage Range | | -65 | | +150 | °C | | Thermal Resistance θJA | | | | | | | MSOP-8 | Surface Mount | | 150 | | °C/W | Figure 2. Test Circuit for Reference Divider Accuracy SBOS443-NOVEMBER 2008 www.ti.com ## TYPICAL CHARACTERISTICS At $T_A$ = +25°C, $R_L$ = 10 k $\Omega$ connected to $V_S/2$ , REF pin 1 connected to ground, and REF pin 2 connected to $V_{REF}$ = 5 V, unless otherwise noted. Population OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION **ISTRUMENTS** Offset Aoltage Dutt ( $\pi$ A/ $_{\circ}$ C) #### POWER-SUPPLY REJECTION RATIO vs FREQUENCY #### QUIESCENT CURRENT vs TEMPERATURE ## **TYPICAL CHARACTERISTICS (continued)** At $T_A$ = +25°C, $R_L$ = 10 k $\Omega$ connected to $V_S/2$ , REF pin 1 connected to ground, and REF pin 2 connected to $V_{REF}$ = 5 V, unless otherwise noted. ## **TYPICAL CHARACTERISTICS (continued)** At $T_A$ = +25°C, $R_L$ = 10 k $\Omega$ connected to $V_S/2$ , REF pin 1 connected to ground, and REF pin 2 connected to $V_{REF}$ = 5 V, unless otherwise noted. #### APPLICATION INFORMATION The internal op amp of the INA159 has a rail-to-rail common-mode voltage capability at its inputs. A rail-to-rail op amp allows the use of $\pm 10$ -V inputs into a circuit biased to 1/2 of a 5-V reference (2.5-V quiescent output). The inputs to the op amp will swing from approximately 400 mV to 3.75 V in this application. The unique input topology of the INA159 eliminates the input offset transition region typical of most rail-to-rail complementary stage operational amplifiers. This allows the INA159 to provide superior glitch- and transition-free performance over the entire common-mode range. Good layout practice includes the use of a $0.1\text{-}\mu\text{F}$ bypass capacitor placed closely across the supply pins. #### **COMMON-MODE RANGE** The common-mode range of the INA159 is a function of supply voltage and reference. Where both pins, REF1 and REF2, are connected together: $$V_{CM+} = (V+) + 5[(V+) - V_{REF}]$$ (1) $$V_{CM-} = (V-) - 5[V_{REF} - (V-)]$$ (2) Where one REF pin is connected to the reference, and the other pin grounded (1/2 reference connection): $$V_{CM+} = (V+) + 5[(V+) - (0.5V_{REF})]$$ (3) $$V_{CM-} = (V-) - 5[(0.5V_{REF}) - (V-)]$$ (4) Some typical values are shown in Table 1. Table 1. Common-Mode Range For Various Supply and Reference Voltages | REF 1 and REF 2 Connected Together | | | | | | | | | | | | |------------------------------------|--------------------------|------------------|------------------|-------------------|--|--|--|--|--|--|--| | V+ | V- | V <sub>REF</sub> | V <sub>CM+</sub> | V <sub>CM</sub> - | | | | | | | | | 5 | 0 | 3 | 15 | -15 | | | | | | | | | 5 | 0 | 2.5 | 17.5 | -12.5 | | | | | | | | | 5 | 0 | 1.25 | 23.75 | -6.25 | | | | | | | | | 1/2 Reference | 1/2 Reference Connection | | | | | | | | | | | | V+ | V- | $V_{REF}$ | V <sub>CM+</sub> | V <sub>CM</sub> - | | | | | | | | | 5 | 0 | 5 | 17.5 | -12.5 | | | | | | | | | 5 | 0 | 4.096 | 19.76 | -10.24 | | | | | | | | | 5 | 0 | 2.5 | 23.75 | -6.25 | | | | | | | | | 3.3 | 0 | 3.3 | 11.55 | -8.25 | | | | | | | | | 3.3 | 0 | 2.5 | 13.55 | -6.25 | | | | | | | | | 3.3 | 0 | 1.25 | 16.675 | -3.125 | | | | | | | | ## Input and Output Relationships for Various Reference and Connection Combinations | V <sub>REF</sub> (V) | REF CONNECTION | $V_{OUT}$ for $V_{IN} = 0$ (V) | LINEAR V <sub>IN</sub> RANGE<br>(V) | USEFUL V <sub>OUT</sub> SWING (V) | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------|---------------------------------------| | 5 | 5V<br>V+ 100kΩ 20kΩ 05 V05 | 2.5 | +10<br>0<br>-10 | 4.5<br>(±2V swing)<br>0.5 | | 4.096 | $-IN$ $100k\Omega$ $20k\Omega$ SENSE | 2.048 | 10<br>0<br>–10 | 4.048<br>(±2V swing)<br>0.048 | | 3.3 | OUT | 1.65 | +10<br>0<br>-7.885 | 3.65<br>(–1.577V, +2V swing)<br>0.048 | | 2.5 | $V_{IN} \circ \overset{+IN}{\longrightarrow} \overset{100k\Omega}{\longrightarrow} \overset{40k\Omega}{\longrightarrow} \overset{REF 2}{\longrightarrow} \circ V_{REF}$ | 1.25 | +10 (also +5)<br>0<br>-6 (also -5) | 3.25<br>(–1.2V, +2V swing)<br>0.048 | | 1.8 | INA159 REF 1 | 0.9 | +10<br>0<br>-4.26 | 2.9<br>(-0.852V, +2V swing)<br>0.048 | | 2.5 | 5V<br>V+ | 2.5 | +10<br>0<br>–10 | 4.5<br>(= 2V swing)<br>0.5 | | 1.8 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 1.8 | +10<br>0<br>-8.76 | 3.8<br>(–1.752V, +2V swing)<br>0.048 | | 1.2 | $V_{\text{IN}} \circ \stackrel{+\text{IN}}{\longrightarrow} 100 \text{k}\Omega$ $V_{\text{IN}} \circ \stackrel{+\text{IN}}{\longrightarrow} 100 \text{k}\Omega$ $V_{\text{IN}} \circ \stackrel{+\text{IN}}{\longrightarrow} 100 \text{k}\Omega$ $V_{\text{REF}} \circ V_{\text{REF}} \circ V_{\text{REF}}$ $V_{\text{REF}} \circ V_{\text{REF}} \circ V_{\text{REF}} \circ V_{\text{REF}}$ | 1.2 | +10<br>0<br>-5.76 | 3.2<br>(–1.15V, +2V swing)<br>0.048 | | | | | | | www.ti.com Figure 3. Typical Application Circuit Interfacing to Medium-Speed, Single-Supply ADCs Figure 4. Typical Application Circuit Interfacing to Medium-Speed, Single-Supply ADCs with Pseudo-Differential Inputs (such as the ADS7861 and ADS8361) SBOS443-NOVEMBER 2008 www.ti.com Figure 5. Basic INA159 Configurations Figure 6. Differential ADC Drive 11-Apr-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | INA159AMDGKTEP | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-1-260C-UNLIM | -55 to 125 | OAA | Samples | | V62/09613-01XE | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-1-260C-UNLIM | -55 to 125 | OAA | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF INA159-EP: ## **PACKAGE OPTION ADDENDUM** 11-Apr-2013 • Catalog: INA159 www.ti.com NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product ## PACKAGE MATERIALS INFORMATION www.ti.com 3-Feb-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | INA159AMDGKTEP | VSSOP | DGK | 8 | 250 | 180.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 3-Feb-2016 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | SPQ | Length (mm) | Width (mm) | Height (mm) | | |----------------|--------------|-----------------|-----|-------------|------------|-------------|------| | INA159AMDGKTEP | VSSOP | DGK | 8 | 250 | 210.0 | 185.0 | 35.0 | # DGK (S-PDSO-G8) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) ## PLASTIC SMALL OUTLINE PACKAGE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity