### CoolSET®-F3 #### ICE3A1065ELJ Off-Line SMPS Current Mode Controller with integrated 650V CoolMOS® and Startup Cell (Latched and frequency jitter Mode) Power Management & Supply | CoolSET®<br>ICE3A106<br>Revision | 5ELJ | Datasheet | |----------------------------------|----------------------------------------------|-----------| | Previous \ | /ersion: V2.0 | | | Page | Subjects (major changes since last revision) | | | 3, 26 | Revise marking | | | | | | | | | | | | | | | | | | | | | | For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com CoolMOS®, CoolSET® are trademarks of Infineon Technologies AG. Edition 2009-05-12 Published by Infineon Technologies AG, 81726 Munich, Germany, © 2008 Infineon Technologies AG. All Rights Reserved. #### Legal disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact your nearest Infineon Technologies Office (<a href="https://www.infineon.com">www.infineon.com</a>). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact your nearest Infineon Technologies Office. Infineon Technologies Components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. ## CoolSET®-F3 # Off-Line SMPS Current Mode Controller with integrated 650V CoolMOS® and Startup Cell (Latched and frequency jitter Mode) **Product Highlights** - Active Burst Mode to reach the lowest Standby Power Requirements < 100mW</li> - Built-in latched off mode and external latch enable function to increase robustness of the system - Built-in and extendable blanking window for high load jumps to increase system reliability - Built-in soft start - Frequency jitter for low EMI - · Robustness to system noise - Pb-free lead plating; RoHS compliant #### **Features** - 650V avalanche rugged CoolMOS<sup>®</sup> with built-in Startup Cell - · Active Burst Mode for lowest Standby Power - · Fast load jump response in Active Burst Mode - 100kHz internally fixed switching frequency - Built-in latched Off Mode for Overtemperature, Overvoltage & Short Winding Detection - Auto Restart Mode for Overload, Open Loop & VCC Undervoltage - Built-in Soft Start - Built-in and extendable blanking Window for short duration high current - · External latch enable function - Max Duty Cycle 75% - Overall tolerance of Current Limiting < ±5%</li> - Internal PWM Leading Edge Blanking - · BiCMOS technology provide wide VCC range - Frequency jitter and soft driving for low EMI - Robustness to system noise such as ESD, lightning surge, etc. PG-DIP-8 # PG-DIP-8 #### **Description** The CoolSET®F3 ELJ version is the enhanced LJ version for system noise. It retains all the features of LJ series such as BiCMOS technologies, active burst mode, frequency jitter, propagation delay compensation, built-in soft start, auto-restart protection for over load and open loop, latch off protection for over voltage, over temperature and short winding, external latch off enable, built-in and extendable blanking time for short period of over power, etc. It is target for low power SMPS application such as Off-Line Battery Adapters, DVD player and recorder, set-top box, auxiliary power supply, etc. The ELJ version has implemented some noise resist techniques to the IC such that it is more robust to the system noise which is generated during system ESD test, lightning surge test, transient test, etc. 1) typ @ T=25°C 3A1065ELJ 100kHz 2.95 32W 16W 650V <sup>&</sup>lt;sup>2)</sup> Calculated maximum input power rating at $T_a$ =75°C, $T_j$ =125°C and without copper area as heat sink. | Table of | f Contents | Page | |------------------------|-------------------------------------|------| | <b>1</b><br>1.1<br>1.2 | Pin Configuration and Functionality | 6 | | 2 | Representative Blockdiagram | | | 3 | Functional Description | | | <b>3</b> .1 | Introduction | | | 3.2 | Power Management | | | 3.3 | Improved Current Mode | | | 3.3.1 | PWM-OP | | | 3.3.2 | PWM-Comparator | | | 3.4 | Startup Phase | | | 3.5 | PWM Section | | | 3.5.1 | Oscillator | | | 3.5.2 | PWM-Latch FF1 | | | 3.5.3 | Gate Driver | | | 3.6 | Current Limiting | | | 3.6.1 | Leading Edge Blanking | 14 | | 3.6.2 | Propagation Delay Compensation | 14 | | 3.7 | Control Unit | 15 | | 3.7.1 | Basic and Extendable Blanking Mode | 15 | | 3.7.2 | Active Burst Mode | | | 3.7.2.1 | Entering Active Burst Mode | | | 3.7.2.2 | Working in Active Burst Mode | | | 3.7.2.3 | Leaving Active Burst Mode | | | 3.7.3 | Protection Modes | | | 3.7.3.1 | Latched Off Mode | | | 3.7.3.2 | Auto Restart Mode | 18 | | 4 | Electrical Characteristics | | | 4.1 | Absolute Maximum Ratings | | | 4.2 | Operating Range | | | 4.3 | Characteristics | | | 4.3.1 | Supply Section | | | 4.3.2 | Internal Voltage Reference | | | 4.3.3 | PWM Section | | | 4.3.4 | Soft Start time | | | 4.3.5 | Control Unit | | | 4.3.6 | CocIMOS® Soction | | | 4.3.7 | CoolMOS® Section | ∠3 | | 5 | Temperature derating curve | 24 | | 6 | Outline Dimension | 25 | |---|--------------------------------------|----| | 7 | Marking | 26 | | 8 | Schematic for recommended PCB layout | 27 | #### **Pin Configuration and Functionality** #### 1 Pin Configuration and Functionality #### 1.1 Pin Configuration with PG-DIP-8 | Pin | Symbol | Function | |-----|--------|------------------------------------------------------------------| | 1 | BL | Blanking and Latch | | 2 | FB | Feedback | | 3 | CS | Current Sense/<br>650V <sup>1)</sup> CoolMOS <sup>®</sup> Source | | 4 | Drain | 650V <sup>1)</sup> CoolMOS <sup>®</sup> Drain | | 5 | Drain | 650V <sup>1)</sup> CoolMOS <sup>®</sup> Drain | | 6 | n.c. | Not Connected | | 7 | VCC | Controller Supply Voltage | | 8 | GND | Controller Ground | <sup>1)</sup> at $T_i = 110^{\circ}C$ Figure 1 Pin Configuration PG-DIP-8(top view) Note: Pin 4 and 5 are shorted within the DIP 8 package. #### 1.2 Pin Functionality #### **BL** (Blanking and Latch) The BL pin combines the functions of extendable blanking time for entering the Auto Restart Mode and the external latch enable. The extendable blanking time function is to extend the built-in 20ms blanking time by adding an external capacitor at BL to ground. The external latch enable function is an external access to latch off the IC. It is triggered by pulling down the BL pin to less than 0.1V. #### FB (Feedback) The information about the regulation is provided by the FB Pin to the internal Protection Unit and to the internal PWM-Comparator to control the duty cycle. The FB-Signal controls in case of light load the Active Burst Mode of the controller. #### **CS (Current Sense)** The Current Sense pin senses the voltage developed on the series resistor inserted in the source of the integrated CoolMOS®. If CS reaches the internal threshold of the Current Limit Comparator, the Driver output is immediately switched off. Furthermore the current information is provided for the PWM-Comparator to realize the Current Mode. #### **Drain (Drain of integrated CoolMOS®)** Pin Drain is the connection to the Drain of the internal CoolMOS®. #### VCC (Power supply) The VCC pin is the positive supply of the IC. The operating range is between 10.5V and 26V. #### **GND** (Ground) The GND pin is the ground of the controller. #### Representative Blockdiagram #### 2 Representative Blockdiagram Figure 2 Representative Blockdiagram #### 3 Functional Description All values which are used in the functional description are typical values. For calculating the worst cases the min/max values which can be found in section 4 Electrical Characteristics have to be considered. #### 3.1 Introduction CoolSET®-F3 ELJ series is the enhanced version of the LJ series. Not only retains all the features of LJ series but it also implements with special technique to make the IC more robust to the system noise which is generated during transient test, system ESD test, lightning surge test, etc. In order to obtain the best-in class low standby power, a new fully integrated Standby Power concept is implemented into the IC. An intelligent Active Burst Mode is used for this Standby Mode. After entering this mode there is still a full control of the power conversion by the secondary side via the same optocoupler that is used for the normal PWM control. The response on load jumps is optimized. The voltage ripple on $V_{\text{out}}$ is minimized. $V_{\text{out}}$ is on well controlled in this mode. The usually external connected RC-filter in the feedback line after the optocoupler is integrated in the IC to reduce the external part count. Furthermore a high voltage Startup Cell is integrated into the IC which is switched off once the Undervoltage Lockout on-threshold of 18V is exceeded. This Startup Cell is part of the integrated CoolMOS<sup>®</sup>. The external startup resistor is no longer necessary as this Startup Cell is connected to the Drain. Power losses are therefore reduced. This increases the efficiency under light load conditions drastically. This version is adopting the BiCMOS technology and it can increase design flexibility as the Vcc voltage range is increased to 26V. For this ELJ version, the soft start is a built-in function. It is set at 20ms. Then it can save external component counts. There are 2 modes of blanking time for high load jumps; the basic mode and the extendable mode. The blanking time for the basic mode is set at 20ms while the extendable mode will increase the blanking time from basic mode by adding external capacitor at the BL pin. During this time window the overload detection is disabled. In order to increase the robustness and safety of the system, the IC provides 2 levels of protection modes: Latched Off Mode and Auto Restart Mode. The Latched Off Mode is only entered under dangerous conditions which can damage the SMPS if not switched off immediately. A restart of the system can only be done by recycling the AC line. In addition, for this ELJ version, there is an external Latch Enable function provided to increase the flexibility in protection. When the BL pin is pulled down to less than 0.1V, the Latch Off Mode is triggered. The Auto Restart Mode reduces the average power conversion to a minimum under unsafe operating conditions. This is necessary for a prolonged fault condition which could otherwise lead to a destruction of the SMPS over time. Once the malfunction is removed, normal operation is automatically retained after the next Start Up Phase. The internal precise peak current limitation reduces the costs for the transformer and the secondary diode. The influence of the change in the input voltage on the power limitation can be avoided together with the integrated Propagation Delay Compensation. Therefore the maximum power is nearly independent on the input voltage which is required for wide range SMPS. There is no need for an extra over-sizing of the SMPS, e.g. the transformer or the secondary diode. Furthermore, this ELJ version implements the frequency jitter mode to the switching clock such that the EMI noise will be effectively reduced. #### 3.2 Power Management Figure 3 Power Management The Undervoltage Lockout monitors the external supply voltage $V_{\text{VCC}}$ . When the SMPS is plugged to the main line the internal Startup Cell is biased and starts to charge the external capacitor $C_{\text{VCC}}$ which is connected to the VCC pin. This VCC charge current is controlled to 0.9mA by the Startup Cell. When the $V_{\text{VCC}}$ exceeds the on-threshold $V_{\text{CCon}} = 18\text{V}$ , the bias circuit are switched on. Then the Startup Cell is switched off by the Undervoltage Lockout and therefore no power losses present due to the connection of the Startup Cell to the Drain voltage. To avoid uncontrolled ringing at switch-on a hysteresis start up voltage is implemented. The switch-off of the controller can only take place after Active Mode was entered and $V_{\text{VCC}}$ falls below 10.5V. The maximum current consumption before the controller is activated is about $250\mu\text{A}$ . When $V_{VCC}$ falls below the off-threshold $V_{CCoff}$ =10.5V, the bias circuit switched off and the soft start counter is reset. Thus it is ensured that at every startup cycle the soft start starts at zero. The internal bias circuit is switched off if Latched Off Mode or Auto Restart Mode is entered. The current consumption is then reduced to $250\mu A$ . Once the malfunction condition is removed, this block will then turn back on. The recovery from Auto Restart Mode does not require re-cycling the AC line. In case Latched Off Mode is entered, VCC needs to be lowered below 6.23V to reset the Latched Off Mode. This is done usually by re-cycling the AC line. When Active Burst Mode is entered, the internal Bias is switched off most of the time but the Voltage Reference is kept alive in order to reduce the current consumption below $450\mu A$ . #### 3.3 Improved Current Mode Figure 4 Current Mode Current Mode means the duty cycle is controlled by the slope of the primary current. This is done by comparing the FB signal with the amplified current sense signal. Figure 5 Pulse Width Modulation In case the amplified current sense signal exceeds the FB signal the on-time $T_{on}$ of the driver is finished by resetting the PWM-Latch (see Figure 5). The primary current is sensed by the external series resistor $R_{Sense}$ inserted in the source of the integrated CoolMOS®. By means of Current Mode regulation, the secondary output voltage is insensitive to the line variations. The current waveform slope will change with the line variation, which controls the duty cycle. The external $R_{\text{Sense}}$ allows an individual adjustment of the maximum source current of the integrated $\text{CoolMOS}^{\$}$ . To improve the Current Mode during light load conditions the amplified current ramp of the PWM-OP is superimposed on a voltage ramp, which is built by the switch T2, the voltage source V1 and a resistor R1 (see Figure 6). Every time the oscillator shuts down for maximum duty cycle limitation the switch T2 is closed by $V_{\rm OSC}$ . When the oscillator triggers the Gate Driver, T2 is opened so that the voltage ramp can start. In case of light load the amplified current ramp is too small to ensure a stable regulation. In that case the Voltage Ramp is a well defined signal for the comparison with the FB-signal. The duty cycle is then controlled by the slope of the Voltage Ramp. By means of the time delay circuit which is triggered by the inverted $V_{OSC}$ signal, the Gate Driver is switched-off until it reaches approximately 156ns delay time (see Figure 7). It allows the duty cycle to be reduced continuously till 0% by decreasing $V_{FB}$ below that threshold. Figure 6 Improved Current Mode Figure 7 Light Load Conditions #### 3.3.1 PWM-OP The input of the PWM-OP is applied over the internal leading edge blanking to the external sense resistor $R_{\mathsf{Sense}}$ connected to pin CS. $R_{\mathsf{Sense}}$ converts the source current into a sense voltage. The sense voltage is amplified with a gain of 3.2 by PWM OP. The output of the PWM-OP is connected to the voltage source $V_1$ . The voltage ramp with the superimposed amplified current signal is fed into the positive inputs of the PWM-Comparator C8 and the Soft-Start-Comparator (see Figure 6). #### 3.3.2 PWM-Comparator The PWM-Comparator compares the sensed current signal of the integrated CoolMOS® with the feedback signal $V_{FB}$ (see Figure 8). $V_{FB}$ is created by an external optocoupler or external transistor in combination with the internal pull-up resistor $R_{FB}$ and provides the load information of the feedback circuitry. When the amplified current signal of the integrated CoolMOS® exceeds the signal $V_{FB}$ the PWM-Comparator switches off the Gate Driver. Figure 8 PWM Controlling #### 3.4 Startup Phase Figure 9 Soft Start In the Startup Phase, the IC provides a Soft Start period to control the maximum primary current by means of a duty cycle limitation. The Soft Start function is a built-in function and it is controlled by an internal counter. When the $V_{VCC}$ exceeds the on-threshold voltage, the IC starts the Soft Start mode. The function is realized by an internal Soft Start resistor, a current sink and a counter. And the amplitude of the current sink is controlled by the counter. Figure 10 Soft Start Phase Figure 11 Soft Start Circuit After the IC is switched on, the $V_{SoftS}$ voltage is controlled such that the voltage is increased stepwisely (32 steps) with the increase of the counts. The Soft Start counter would send a signal to the current sink control in every 600us such that the current sink decrease gradually and the duty ratio of the gate drive increase gradually. The Soft Start will be finished in 20ms after the IC is switched on. At the end of the Soft Start period, the current sink is switched off. # V<sub>SoftS</sub> V<sub>SoftS32</sub> t<sub>Soft-Start</sub> t Gate Driver t Figure 12 Gate drive signal under Soft-Start Phase Within the soft start period, the duty cycle is increasing from zero to maximum gradually (see Figure 12). In addition to Start-Up, Soft-Start is also activated at each restart attempt during Auto Restart. Figure 13 Start Up Phase #### **Functional Description** The Start-Up time $t_{Start-Up}$ before the converter output voltage $V_{OUT}$ is settled, must be shorter than the Soft-Start Phase $t_{Soft-Start}$ (see Figure 13). By means of Soft-Start there is an effective minimization of current and voltage stresses on the integrated $CoolMOS^{\scriptsize\textcircled{@}}$ , the clamp circuit and the output overshoot and it helps to prevent saturation of the transformer during Start-Up. #### 3.5 PWM Section Figure 14 PWM Section Block #### 3.5.1 Oscillator The oscillator generates a fixed frequency of 100KHz with frequency jittering of $\pm 4\%$ (which is $\pm 4$ KHz) at a jittering period of 4ms. A capacitor, a current source and a current sink which determine the frequency are integrated. The charging and discharging current of the implemented oscillator capacitor are internally trimmed, in order to achieve a very accurate switching frequency. The ratio of controlled charge to discharge current is adjusted to reach a maximum duty cycle limitation of $D_{max}$ =0.75. Once the Soft Start period is over and when the IC goes into normal operating mode, the switching frequency of the clock is varied by the control signal from the Soft Start block. Then the switching frequency is varied in range of $100 \text{KHz} \pm 4 \text{KHz}$ at period of 4 ms. #### 3.5.2 PWM-Latch FF1 The output of the oscillator block provides continuous pulse to the PWM-Latch which turns on/off the internal CoolMOS® After the PWM-Latch is set, it is reset by the PWM comparator, the Soft Start comparator or the Current -Limit comparator. When it is in reset mode, the output of the driver is shut down immediately. #### 3.5.3 Gate Driver Figure 15 Gate Driver The driver-stage is optimized to minimize EMI and to provide high circuit efficiency. This is done by reducing the switch on slope when exceeding the internal CoolMOS® threshold. This is achieved by a slope control of the rising edge at the driver's output (see Figure 16). Figure 16 Gate Rising Slope Thus the leading switch on spike is minimized. Furthermore the driver circuit is designed to eliminate cross conduction of the output stage. During power up, when VCC is below the undervoltage lockout threshold $V_{\text{VCCoff}}$ , the output of the Gate Driver is set to low in order to disable power transfer to the secondary side. #### 3.6 Current Limiting Figure 17 Current Limiting Block There is a cycle by cycle peak current limiting operation realized by the Current-Limit comparator C10. The source current of the integrated CoolMOS® is sensed via an external sense resistor $R_{\mathsf{Sense}}$ . By means of $R_{\mathsf{Sense}}$ the source current is transformed to a sense voltage $V_{\mathsf{Sense}}$ which is fed into the pin CS. If the voltage $V_{\mathsf{Sense}}$ exceeds the internal threshold voltage $V_{\mathsf{csth}}$ , the comparator C10 immediately turns off the gate drive by resetting the PWM Latch FF1. A Propagation Delay Compensation is added to support the immediate shut down of the integrated CoolMOS® with very short propagation delay. Thus the influence of the AC input voltage on the maximum output power can be reduced to minimal. In order to prevent the current limit from distortions caused by leading edge spikes, a Leading Edge Blanking is integrated in the current sense path for the comparators C10, C12 and the PWM-OP. The output of comparator C12 is activated by the Gate G10 if Active Burst Mode is entered. When it is activated, the current limiting is reduced to 0.31V. This voltage level determines the maximum power level in Active Burst Mode. Furthermore, the comparator C11 is implemented to detect dangerous current levels which could occur if there is a short winding in the transformer or the secondary diode is shorten. To ensure that there is no accidentally entering of the Latched Mode by the comparator C11, a 190ns spike blanking time is integrated in the output path of comparator C11. #### 3.6.1 Leading Edge Blanking Figure 18 Leading Edge Blanking Whenever the internal CoolMOS® is switched on, a leading edge spike is generated due to the primary-side capacitances and reverse recovery time of the secondary-side rectifier. This spike can cause the gate drive to switch off unintentionally. In order to avoid a premature termination of the switching pulse, this spike is blanked out with a time constant of $t_{\rm LFB}$ = 220ns. #### 3.6.2 Propagation Delay Compensation In case of overcurrent detection, there is always propagation delay to switch off the internal CoolMOS $^{\$}$ . An overshoot of the peak current I<sub>peak</sub> is induced to the delay, which depends on the ratio of dl/dt of the peak current (see Figure 19). Figure 19 Current Limiting The overshoot of Signal2 is larger than of Signal1 due to the steeper rising waveform. This change in the slope is depending on the AC input voltage. Propagation Delay Compensation is integrated to reduce the overshoot due to dl/dt of the rising primary current. Thus the propagation delay time between exceeding the current sense threshold $V_{\rm csth}$ and the switching off of the integrated internal CoolMOS is compensated over temperature within a wide range. Current Limiting is then very accurate. For example, $I_{peak}$ = 0.5A with $R_{Sense}$ = 2. The current sense threshold is set to a static voltage level $V_{csth}$ =1V without Propagation Delay Compensation. A current ramp of dI/dt = 0.4A/µs, or dV<sub>Sense</sub>/dt = 0.8V/µs, and a propagation delay time of $t_{Propagation\ Delay}$ =180ns leads to an $I_{peak}$ overshoot of 14.4%. With the propagation delay compensation, the overshoot is only around 2% (see Figure 20). Figure 20 Overcurrent Shutdown The Propagation Delay Compensation is realized by means of a dynamic threshold voltage V<sub>csth</sub> (see Figure 21). In case of a steeper slope the switch off of the driver is earlier to compensate the delay. Figure 21 Dynamic Voltage Threshold V<sub>csth</sub> #### 3.7 Control Unit The Control Unit contains the functions for Active Burst Mode, Auto Restart Mode and Latched Off Mode. The Active Burst Mode and the Auto Restart Mode both have 20ms internal Blanking Time. For the Auto Restart Mode, a further extendable Blanking Time is achieved by adding external capacitor at BL pin. By means of this Blanking Time, the IC avoids entering into these two modes accidentally. Furthermore those buffer time for the overload detection is very useful for the application that works in low current but requires a short duration of high current occasionally. #### 3.7.1 Basic and Extendable Blanking Mode Figure 22 Basic and Extendable Blanking Mode There are 2 kinds of Blanking mode; basic mode and the extendable mode. The basic mode has an internal pre-set 20ms blanking time while the extendable mode has extended blanking time to basic mode by connecting an external capacitor to the BL pin. For the extendable mode, the gate G5 is blocked even though the 20ms blanking time is reached if an external capacitor $C_{\rm BK}$ is added to BL pin. While the 20ms blanking time is passed, the switch S1 is opened by G2. Then the 0.9V clamped voltage at BL pin is charged to 4.0V through the internal $I_{\rm BK}$ constant current. Then G5 is enabled by comparator C3. After the 8.0us spike blanking time, the Auto Restart Mode is activated. For example, if $C_{BK} = 0.22uF$ , $I_{BK} = 8.4uA$ Blanking time = $20ms + C_{BK} x (4.0 - 0.9) / I_{BK} = 100ms$ The 20ms blanking time circuit after C4 is disabled by the soft stat block such that the controller can start up properly. The Active Burst Mode has basic blanking mode only while the Auto Restart Mode has both the basic and the extendable blanking mode. #### 3.7.2 Active Burst Mode The IC enters Active Burst Mode under low load conditions. With the Active Burst Mode, the efficiency increases significantly at light load conditions while still maintaining a low ripple on $V_{\text{OUT}}$ and a fast response on load jumps. During Active Burst Mode, the IC is controlled by the FB signal. Since the IC is always active, it can be a very fast response to the quick change at the FB signal. The Start up Cell is kept OFF in order to minimize the power loss. Figure 23 Active Burst Mode The Active Burst Mode is located in the Control Unit. Figure 23 shows the related components. #### 3.7.2.1 Entering Active Burst Mode The FB signal is kept monitoring by the comparator C4. During normal operation, the internal blanking time counter is reset to 0. When FB signal falls below 1.35V, it starts to count. When the counter reach 20ms and FB signal is still below 1.35V, the system enters the Active Burst Mode. This time window prevents a sudden entering into the Active Burst Mode due to large load jumps. After entering Active Burst Mode, a burst flag is set and the internal bias is switched off in order to reduce the current consumption of the IC to approx. 450uA. It needs the application to enforce the VCC voltage above the Undervoltage Lockout level of 10.5V such that the Startup Cell will not be switched on accidentally. Or otherwise the power loss will increase drastically. The minimum VCC level during Active Burst Mode depends on the load condition and the application. The lowest VCC level is reached at no load condition. #### 3.7.2.2 Working in Active Burst Mode After entering the Active Burst Mode, the FB voltage rises as $V_{\text{OUT}}$ starts to decrease, which is due to the inactive PWM section. The comparator C6a monitors the FB signal. If the voltage level is larger than 3.61V, the internal circuit will be activated; the Internal Bias circuit resumes and starts to provide switching pulse. In Active Burst Mode the gate G10 is released and the current limit is reduced to 0.31V. In one hand, it can reduce the conduction loss and the other hand, it can reduce the audible noise. If the load at V<sub>OUT</sub> is still kept unchanged, the FB signal will drop to 3.0V. At this level the C6b deactivates the internal circuit again by switching off the internal Bias. The gate G11 is active again as the burst flag is set after entering Active Burst Mode. In Active Burst Mode, the FB voltage is changing like a saw tooth between 3.0V and 3.61V (see Figure 24). #### 3.7.2.3 Leaving Active Burst Mode The FB voltage will increase immediately if there is a high load jump. This is observed by the comparator C4. As the current limit is ca. 31% during Active Burst Mode, a certain load jump is needed so that the FB signal can exceed 4.5V. At that time the comparator C4 resets the Active Burst Mode control which in turn blocks the comparator C12 by the gate G10. The maximum current can then be resumed to stabilize $V_{\rm OUT.}$ Figure 24 Signals in Active Burst Mode #### 3.7.3 Protection Modes The IC provides several protection features which are separated into two categories. Some enter Latched Off Mode and the others enter Auto Restart Mode. Besides the pre-defined protection feature for the Latch off mode, there is also an external Latch off Enable pin for customer defined Latch off protection features. The Latched Off Mode can only be reset if VCC falls below 6.23V. Both modes prevent the SMPS from destructive states. The following table shows the relationship between possible system failures and the chosen protection modes. | | a. | |---------------------------|-------------------| | VCC Overvoltage | Latched Off Mode | | Overtemperature | Latched Off Mode | | Short Winding/Short Diode | Latched Off Mode | | External latch enable | Latched Off Mode | | Overload | Auto Restart Mode | | Open Loop | Auto Restart Mode | | VCC Undervoltage | Auto Restart Mode | | Short Optocoupler | Auto Restart Mode | #### 3.7.3.1 Latched Off Mode Figure 25 Latched Off Mode The VCC voltage is observed by comparator C1 while the FB voltage is monitored by the comparator C4. If the VCC voltage is > 24V and the FB is > 4.5V, the overvoltage detection is activated. That means the overvoltage detection is only activated if the FB signal is outside the operating range > 4.5V, e.g. when Open Loop happens. The logic can eliminate the possible of entering Latch off mode if there is a small voltage overshoots of $V_{\rm VCC}$ during normal operating. The internal Voltage Reference is switched off most of the time once Latched Off Mode is entered in order to minimize the current consumption of the IC. This Latched Off Mode can only be reset if the $V_{VCC}$ < 6.23V. In this mode, only the UVLO is working which controls the Startup Cell by switching on/off at $V_{VCCon}/V_{VCCoff}$ . During this phase, the average current consumption is only $250\mu A$ . As there is no longer a self-supply by the auxiliary winding, the VCC drops. The Undervoltage Lockout switches on the integrated Startup Cell when VCC falls below 10.5V. The Startup Cell is switched off again when VCC has exceeded 18V. Once the Latched Off Mode was entered, there is no Start Up Phase whenever the VCC exceeds the switch-on level of the Undervoltage Lockout. Therefore the VCC voltage changes between the switch-on and switch-off levels of the Undervoltage Lockout with a saw tooth shape (see Figure 26). Figure 26 Signals in Latched Off Mode The Thermal Shutdown block monitors the junction temperature of the IC. After detecting a junction temperature higher than latched thermal shutdown temperature; $T_{\text{jSD}}$ , the Latched Off Mode is entered. The signals coming from the temperature detection and VCC overvoltage detection are fed into a spike blanking with a time constant of $8.0\mu s$ in order to ensure the system reliability. Furthermore, a short winding or short diode on the secondary side can be detected by the comparator C11 which is in parallel to the propagation delay compensated current limit comparator C10. In normal operating mode, comparator C10 controls the maximum level of the CS signal at 1.06V. If there is a failure such as short winding or short diode, C10 is no longer able to limit the CS signal at 1.06V. Instead the comparator C11 detects the peak current voltage > 1.66V and enters the Latched Off Mode immediately in order to keep the SMPS in a safe stage. In case the pre-defined Latch Off features are not sufficient, there is a customer defined external Latch Enable feature. The Latch Off Mode can be triggered by pulling down the BL pin to < 0.1V. It can simply add a trigger signal to the base of the externally added transistor, $T_{\rm LE}$ at the BL pin. To ensure this latch function will not be mis-triggered during start up, a 1ms delay time is implemented to blank the unstable signal. #### 3.7.3.2 Auto Restart Mode Figure 27 Auto Restart Mode In case of Overload or Open Loop, the FB exceeds 4.5V which will be observed by comparator C4. Then the internal blanking counter starts to count. When it reaches 20ms, the switch S1 is released. Then the clamped voltage 0.9V at $V_{BL}$ can increase. When there is no external capacitor $C_{BK}$ connected, the $V_{BL}$ will reach 4.0V immediately. When both the input signals at AND gate G5 is positive, the Auto-Restart Mode will be activated after the extra spike blanking time of 8.0us is elapsed. However, when an extra blanking time is needed, it can be achieved by adding an external capacitor, $C_{BK}$ . A constant current source of $I_{BK}$ will start to charge the capacitor $C_{BK}$ from 0.9V to 4.0V after the switch S1 is released. The charging time from 0.9V to 4.0V are the extendable blanking time. If $C_{BK}$ is 0.22uF and $I_{BK}$ is 8.4uA, the extendable blanking time is around 80ms and the total blanking time is 100ms. In combining the FB and blanking time, there is a blanking window generated which prevents the system to enter Auto Restart Mode due to large load jumps. In case of VCC undervoltage, the IC enters into the Auto Restart Mode and starts a new startup cycle. Short Optocoupler also leads to VCC undervoltage as there is no self supply after activating the internal reference and bias. In contrast to the Latched Off Mode, there is always a Startup Phase with switching cycles in Auto Restart Mode. After this Start Up Phase, the conditions are again checked whether the failure mode is still present. Normal operation is resumed once the failure mode is removed that had caused the Auto Restart Mode. #### 4 Electrical Characteristics Note: All voltages are measured with respect to ground (Pin 8). The voltage levels are valid if other ratings are not violated. #### 4.1 Absolute Maximum Ratings Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. For the same reason make sure, that any capacitor that will be connected to pin 7 (VCC) is discharged before assembling the application circuit. $T_a$ =25°C unless otherwise specified. | Parameter | Symbol | Limi | t Values | Unit | Remarks | |----------------------------------------------------------------------------------|---------------------|------|-----------------|------|------------------------------------| | | | min. | max. | | | | Drain Source Voltage | $V_{\rm DS}$ | - | 650 | V | <i>T</i> <sub>j</sub> =110°C | | Pulse drain current, $t_p$ limited by max. $T_j$ =150°C | I <sub>D_Puls</sub> | - | 3.4 | А | | | Avalanche energy, repetitive $t_{AR}$ limited by max. $T_j$ =150°C <sup>1)</sup> | E <sub>AR</sub> | - | 0.07 | mJ | | | Avalanche current, repetitive $t_{AR}$ limited by max. $T_j$ =150°C | I <sub>AR</sub> | - | 1.0 | А | | | VCC Supply Voltage | V <sub>vcc</sub> | -0.3 | 27 | V | | | FB Voltage | $V_{FB}$ | -0.3 | 5.5 | V | | | BL Voltage | $V_{FB}$ | -0.3 | 5.5 | ٧ | | | CS Voltage | V <sub>CS</sub> | -0.3 | 5.5 | V | | | Junction Temperature | $T_{j}$ | -40 | 150 | °C | Controller & CoolMOS® | | Storage Temperature | $T_{S}$ | -55 | 150 | °C | | | Thermal Resistance<br>Junction -Ambient | $R_{thJA}$ | - | 90 | K/W | PG-DIP-8 | | Soldering temperature, wavesoldering only allowed at leads | $T_{sold}$ | - | 260 | °C | 1.6mm (0.063in.) from case for 10s | | ESD Capability (incl. Drain Pin) | V <sub>ESD</sub> | - | 2 <sup>2)</sup> | kV | Human body model <sup>3)</sup> | <sup>1)</sup> Repetitive avalanche causes additional power losses that can be calculated as $P_{\text{ALV}} = E_{\text{AR}} * f$ Version 2.1 19 12 May 2009 <sup>2) 2</sup>KV is for all pin combinations except VCC to GND is 1KV <sup>3)</sup> According to EIA/JESD22-A114-B (discharging a 100pF capacitor through a 1.5kΩ series resistor) #### 4.2 Operating Range Note: Within the operating range the IC operates as described in the functional description. | Parameter | Symbol | Limit Values | | Unit | Remarks | | |------------------------------------|-----------------------|--------------|------|------|----------------------------------------------------------|--| | | | min. | max. | | | | | VCC Supply Voltage | $V_{\text{VCC}}$ | $V_{VCCoff}$ | 26 | V | | | | Junction Temperature of Controller | $T_{jCon}$ | -25 | 130 | °C | Max value limited due to thermal shut down of controller | | | Junction Temperature of CoolMOS® | T <sub>jCoolMOS</sub> | -25 | 150 | °C | | | #### 4.3 Characteristics #### 4.3.1 Supply Section Note: The electrical characteristics involve the spread of values within the specified supply voltage and junction temperature range $T_J$ from - 25 °C to 130 °C. Typical values represent the median values, which are related to 25 °C. If not otherwise stated, a supply voltage of $V_{\rm CC}$ = 18 V is assumed. | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |-------------------------------------------------------------------------------|------------------------------------------------|------------------|---------------------|-------------------|-------------|----------------------------------------------------------------------| | | | min. | typ. | max. | | | | Start Up Current | I <sub>VCCstart</sub> | - | 150 | 250 | μА | V <sub>VCC</sub> =17V | | VCC Charge Current | I <sub>VCCcharge1</sub> | - | - | 5.0 | mA | V <sub>VCC</sub> = 0V | | | I <sub>VCCcharge2</sub> | 0.55 | 0.90 | 1.60 | mA | V <sub>VCC</sub> = 1V | | | I <sub>VCCcharge3</sub> | - | 0.7 | - | mA | V <sub>VCC</sub> =17V | | Leakage Current of Start Up Cell and CoolMOS® | I <sub>StartLeak</sub> | - | 0.2 | 50 | μА | $V_{\text{Drain}} = 450V$<br>at $T_{\text{j}} = 100^{\circ}\text{C}$ | | Supply Current with Inactive Gate | I <sub>VCCsup1</sub> | - | 1.5 | 2.5 | mA | | | Supply Current with Active Gate | I <sub>VCCsup2</sub> | - | 2.5 | 4.2 | mA | I <sub>FB</sub> = 0A | | Supply Current in Latched Off Mode | I <sub>VCClatch</sub> | - | 250 | - | μΑ | I <sub>FB</sub> = 0A | | Supply Current in<br>Auto Restart Mode with Inactive<br>Gate | I <sub>VCCrestart</sub> | - | 250 | - | μА | I <sub>FB</sub> = 0A | | Supply Current in Active Burst | I <sub>VCCburst1</sub> | - | 450 | 950 | μА | V <sub>FB</sub> = 2.5V | | Mode with Inactive Gate | I <sub>VCCburst2</sub> | - | 450 | 950 | μΑ | $V_{\rm VCC}$ = 11.5V, $V_{\rm FB}$ = 2.5V | | VCC Turn-On Threshold<br>VCC Turn-Off Threshold<br>VCC Turn-On/Off Hysteresis | $V_{ m VCCon} \ V_{ m VCCoff} \ V_{ m VCChys}$ | 17.0<br>9.8<br>- | 18.0<br>10.5<br>7.5 | 19.0<br>11.2<br>- | V<br>V<br>V | | #### 4.3.2 Internal Voltage Reference | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |---------------------------|-----------|--------------|------|------|------|---------------------------------| | | | min. | typ. | max. | | | | Trimmed Reference Voltage | $V_{REF}$ | 4.90 | 5.00 | 5.10 | V | measured at pin FB $I_{FB} = 0$ | #### 4.3.3 PWM Section | Parameter | Symbol | Limit Values | | | Unit | <b>Test Condition</b> | |-------------------------------------------|--------------------------|--------------|------|------|------|-----------------------------------------------| | | | min. | typ. | max. | | | | Fixed Oscillator Frequency | f <sub>OSC1</sub> | 87 | 100 | 113 | kHz | | | | f <sub>OSC2</sub> | 92 | 100 | 108 | kHz | T <sub>j</sub> = 25°C | | Frequency Jittering Range | f <sub>jitter</sub> | - | ±4.0 | - | kHz | T <sub>j</sub> = 25°C | | Max. Duty Cycle | D <sub>max</sub> | 0.70 | 0.75 | 0.80 | | | | Min. Duty Cycle | D <sub>min</sub> | 0 | - | - | | V <sub>FB</sub> < 0.3V | | PWM-OP Gain | $A_{ m V}$ | 3.0 | 3.2 | 3.4 | | | | Voltage Ramp Offset | V <sub>Offset-Ramp</sub> | - | 0.6 | - | V | | | V <sub>FB</sub> Operating Range Min Level | V <sub>FBmin</sub> | - | 0.5 | - | V | | | V <sub>FB</sub> Operating Range Max level | V <sub>FBmax</sub> | - | - | 4.3 | V | CS=1V, limited by Comparator C4 <sup>1)</sup> | | FB Pull-Up Resistor | R <sub>FB</sub> | 9 | 15.4 | 22 | kΩ | | <sup>1)</sup> The parameter is not subjected to production test - verified by design/characterization #### 4.3.4 Soft Start time | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |-----------------|--------------|--------------|------|------|------|----------------| | | | min. | typ. | max. | | | | Soft Start time | $t_{\rm SS}$ | - | 20.0 | - | ms | | #### 4.3.5 Control Unit | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |---------------------------------------------------------------------------------|---------------------|--------------|------|------|------|-------------------------------------------------------------| | | | min. | typ. | max. | | | | Clamped V <sub>BL</sub> voltage during<br>Normal Operating Mode | $V_{BLcImp}$ | 0.85 | 0.90 | 0.95 | V | V <sub>FB</sub> = 4V | | Blanking time voltage limit for Comparator C3 | V <sub>BKC3</sub> | 3.85 | 4.00 | 4.15 | V | | | Over Load & Open Loop Detection<br>Limit for Comparator C4 | $V_{\rm FBC4}$ | 4.28 | 4.50 | 4.72 | V | | | Active Burst Mode Level for Comparator C5 | $V_{FBC5}$ | 1.23 | 1.35 | 1.43 | V | | | Active Burst Mode Level for Comparator C6a | $V_{FBC6a}$ | 3.48 | 3.61 | 3.76 | V | After Active Burst<br>Mode is entered | | Active Burst Mode Level for Comparator C6b | V <sub>FBC6b</sub> | 2.88 | 3.00 | 3.12 | V | After Active Burst<br>Mode is entered | | Overvoltage Detection Limit | V <sub>VCCOVP</sub> | 23 | 24 | 25 | V | V <sub>FB</sub> = 5V | | Latch Enable level at BL pin | V <sub>LE</sub> | 0.07 | 0.1 | 0.2 | V | > 30µs | | Charging current at BL pin | I <sub>BK</sub> | 5.8 | 8.4 | 10.9 | μА | Charge starts after the built-in 20ms blanking time elapsed | | Latched Thermal Shutdown <sup>1)</sup> | $T_{\rm jSD}$ | 130 | 140 | 150 | °C | | | Built-in Blanking Time for<br>Overload Protection or enter<br>Active Burst Mode | t <sub>BK</sub> | - | 20 | - | ms | without external capacitor at BL pin | | Inhibit Time for Latch Enable function during Start up | t <sub>IHLE</sub> | - | 1.0 | - | ms | Count when VCC > 18V | | Spike Blanking Time before Latch off or Auto Restart Protection | t <sub>Spike</sub> | - | 8.0 | - | μS | | | Power Down Reset for<br>Latched Mode | $V_{\text{VCCPD}}$ | 5.2 | 6.23 | 7.8 | V | After Latched Off Mode is entered | <sup>1)</sup> The parameter is not subjected to production test - verified by design/characterization. The thermal shut down temperature refers to the junction temperature of the controller. Note: The trend of all the voltage levels in the Control Unit is the same regarding the deviation except $V_{VCCOVP}$ and $V_{VCCPD}$ #### 4.3.6 Current Limiting | Parameter | Symbol | l | _imit Valu | es | Unit | Test Condition | |-----------------------------------------------------|----------------------|------|------------|------|------|-------------------------------------------------------| | | | min. | typ. | max. | | | | Peak Current Limitation (incl. Propagation Delay) | V <sub>csth</sub> | 0.99 | 1.06 | 1.09 | V | $dV_{\text{sense}} / dt = 0.6V/\mu s$ (see Figure 20) | | Peak Current Limitation during<br>Active Burst Mode | V <sub>CS2</sub> | 0.27 | 0.31 | 0.37 | V | | | Leading Edge Blanking | t <sub>LEB</sub> | - | 220 | - | ns | | | CS Input Bias Current | I <sub>CSbias</sub> | -1.5 | -0.2 | - | μА | V <sub>CS</sub> =0V | | Over Current Detection for<br>Latched Off Mode | V <sub>CS1</sub> | 1.57 | 1.66 | 1.76 | V | | | CS Spike Blanking for<br>Comparator C11 | t <sub>CSspike</sub> | - | 190 | - | ns | | #### 4.3.7 CoolMOS® Section | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |----------------------------------------------|----------------------|--------------|------------------|--------------|--------|------------------------------------------------------------------------------------------------------------| | | | min. | typ. | max. | | | | Drain Source Breakdown Voltage | V <sub>(BR)DSS</sub> | 600<br>650 | - | - | V<br>V | $T_{\rm j} = 25^{\circ}{\rm C}$<br>$T_{\rm j} = 110^{\circ}{\rm C}$ | | Drain Source On-Resistance | R <sub>DSon</sub> | - | 2.95<br>6.60 | 3.42<br>7.56 | ΩΩ | $T_{\rm j} = 25^{\circ}\text{C}$<br>$T_{\rm j} = 125^{\circ}\text{C}^{1)}$<br>at $I_{\rm D} = 1.0\text{A}$ | | Effective output capacitance, energy related | C <sub>o(er)</sub> | - | 7.0 | - | pF | V <sub>DS</sub> = 0V to 480V | | Rise Time | $t_{rise}$ | - | 30 <sup>2)</sup> | - | ns | | | Fall Time | $t_{fall}$ | - | 30 <sup>2)</sup> | - | ns | | <sup>1)</sup> The parameter is not subjected to production test - verified by design/characterization <sup>&</sup>lt;sup>2)</sup> Measured in a Typical Flyback Converter Application #### Temperature derating curve #### 5 Temperature derating curve Figure 28 Safe Operating area (SOA) curve Figure 29 SOA temperature derating coefficient curve #### **Outline Dimension** #### **6** Outline Dimension Figure 30 PG-DIP-8 (PB-free Plating Plastic Dual In-Line Outline) Dimensions in mm Marking #### 7 Marking Figure 31 Marking #### Schematic for recommended PCB layout #### 8 Schematic for recommended PCB layout Figure 32 Schematic for recommended PCB layout General guideline for PCB layout design using F3 CoolSET® (refer to Figure 32): - 1. "Star Ground "at bulk capacitor ground, C11: - "Star Ground "means all primary DC grounds should be connected to the ground of bulk capacitor C11 separately in one point. It can reduce the switching noise going into the sensitive pins of the CoolSET® device effectively. The primary DC grounds include the followings. - a. DC ground of the primary auxiliary winding in power transformer, TR1, and ground of C16 and Z11. - b. DC ground of the current sense resistor, R12 - c. DC ground of the CoolSET® device, GND pin of IC11; the signal grounds from C13, C14, C15 and collector of IC12 should be connected to the GND pin of IC11 and then "star "connect to the bulk capacitor ground. - d. DC ground from bridge rectifier, BR1 - e. DC ground from the bridging Y-capacitor, C4 - 2. High voltage traces clearance: High voltage traces should keep enough spacing to the nearby traces. Otherwise, arcing would incur. - a. 400V traces (positive rail of bulk capacitor C11) to nearby trace: > 2.0mm - b. 600V traces (drain voltage of CoolSET® IC11) to nearby trace: > 2.5mm - 3. Filter capacitor close to the controller ground: Filter capacitors, C13, C14 and C15 should be placed as close to the controller ground and the controller pin as possible so as to reduce the switching noise coupled into the controller. Guideline for PCB layout design when >3KV lightning surge test applied (refer to Figure 32): 1. Add spark gap Spark gap is a pair of saw-tooth like copper plate facing each other which can discharge the accumulated charge during surge test through the sharp point of the saw-tooth plate. a. Spark Gap 3 and Spark Gap 4, input common mode choke, L1: Gap separation is around 1.5mm (no safety concern) #### Schematic for recommended PCB layout - b. Spark Gap 1 and Spark Gap 2, Live / Neutral to GROUND: - These 2 Spark Gaps can be used when the lightning surge requirement is >6KV. - 230Vac input voltage application, the gap separation is around 5.5mm - 115Vac input voltage application, the gap separation is around 3mm - 2. Add Y-capacitor (C2 and C3) in the Live and Neutral to ground even though it is a 2-pin input - 3. Add negative pulse clamping diode, D11 to the Current sense resistor, R12: - The negative pulse clamping diode can reduce the negative pulse going into the CS pin of the CoolSET® and reduce the abnormal behavior of the CoolSET®. The diode can be a fast speed diode such as IN4148. - The principle behind is to drain the high surge voltage from Live/Neutral to Ground without passing through the sensitive components such as the primary controller, IC11. #### **Total Quality Management** Qualität hat für uns eine umfassende Bedeutung. Wir wollen allen Ihren Ansprüchen in der bestmöglichen Weise gerecht werden. Es geht uns also nicht nur um die Produktqualität – unsere Anstrengungen gelten gleichermaßen der Lieferqualität und Logistik, dem Service und Support sowie allen sonstigen Beratungs- und Betreuungsleistungen. Dazu gehört eine bestimmte Geisteshaltung unserer Mitarbeiter. Total Quality im Denken und Handeln gegenüber Kollegen, Lieferanten und Ihnen, unserem Kunden. Unsere Leitlinie ist jede Aufgabe mit "Null Fehlern" zu lösen – in offener Sichtweise auch über den eigenen Arbeitsplatz hinaus – und uns ständig zu verbessern. Unternehmensweit orientieren wir uns dabei auch an "top" (Time Optimized Processes), um Ihnen durch größere Schnelligkeit den entscheidenden Wettbewerbsvorsprung zu verschaffen. Geben Sie uns die Chance, hohe Leistung durch umfassende Qualität zu beweisen. Wir werden Sie überzeugen. Quality takes on an allencompassing significance at Semiconductor Group. For us it means living up to each and every one of your demands in the best possible way. So we are not only concerned with product quality. We direct our efforts equally at quality of supply and logistics, service and support, as well as all the other ways in which we advise and attend to you. Part of this is the very special attitude of our staff. Total Quality in thought and deed, towards co-workers, suppliers and you, our customer. Our guideline is "do everything with zero defects", in an open manner that is demonstrated beyond your immediate workplace, and to constantly improve. Throughout the corporation we also think in terms of Time Optimized Processes (top), greater speed on our part to give you that decisive competitive edge. Give us the chance to prove the best of performance through the best of quality – you will be convinced. http://www.infineon.com