



### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)

#### **Typical Applications**

The HMC705LP4(E) is ideal for:

- Satellite Communication Systems
- Point-to-Point Radios
- Military Applications
- Sonet Clock Generation
- Test Equipment

#### Features

Ultra Low SSB Phase Noise Floor: -153 dBc/Hz @ 100 kHz

Programmable Divider (N= 1 - 17) Operating up to 6.5 GHz

24 Lead 4X4mm SMT Package: 16mm<sup>2</sup>



#### **General Description**

The HMC705LP4(E) is a low noise GaAs HBT programmable divider in a 4x4 mm leadless surface mount package. The divider can be programmed to divide by any number from N = 1 to N = 17 up to 6.5 GHz. The HMC705LP4E's high frequency operation along with low phase noise floor is very useful in high performance fast settling synthesizer architectures. The HMC705LP4E may be combined with Hittite's Phase Frequency Detectors, VCOs and PLL ICs to create low noise, fast settling phase locked loops.

#### Electrical Specifications, $T_A = +25^{\circ}$ C, Vcc = Vcc1 = Vcc2 = +5V

| Parameter               | Conditions                     |     | Тур. | Max. | Units  |
|-------------------------|--------------------------------|-----|------|------|--------|
| Maximum Input Frequency | Sine Wave or Square Wave Input | 6.5 |      |      | GHz    |
| Minimum Input Frequency | Sine Wave or Square Wave Input |     |      | 0.1  | GHz    |
| Input Power Range       | Fin = 0.1 to 6.5 GHz*          | -15 | 0    | 10   | dBm    |
| Output Power            | Divide-by-2                    |     | 0    |      | dBm    |
| SSB Phase Noise         | Fin = 6 GHz, N = 17            |     | -153 |      | dBc/Hz |
| Total Supply Current    |                                |     | 190  |      | mA     |

\* For sine wave inputs less than 400 MHz input power must be greater than or equal to -5 dBm

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.





### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)

Input Sensitivity Window, All States

v04.0212



## Output Power, Divide Ratio States 1 through 5



Input Sensitivity Window vs. Temperature, N = 17, T = -40°C to +85°C



## Output Power, Divide Ratio States 6 through 17



### Fundamental Feedthru Power, Pin = 0 dBm



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.





### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)



SSB Phase Noise Performance

v04.0212

SSB Phase Noise Performance Fin = 6 GHz, N = 2; Vcc = 4.75V, 5V, 5.25V  $(H_{10}^{+120})$   $H_{130}^{-110}$   $H_{130}^{+130}$   $H_{130}^{+140}$   $H_{130}^{+140}$   $H_{10}^{+100}$   $H_{10}^{+100}$  $H_{10}^{+1$ 

2nd Harmonic, N = 1 through 5





SSB Phase Noise Performance

Fin = 6 GHz, N = 17; Vcc = 4.75V, 5V, 5.25V



2nd Harmonic, N = 6 through 17



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.





### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)



v04.0212

4th Harmonic, N = 1 through 5



5th Harmonic, N = 1 through 5



3rd Harmonic, N = 6 through 17



4th Harmonic, N = 6 through 17



5th Harmonic, N = 6 through 17



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.





#### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)

Output Voltage Waveform, Fin = 500 MHz, N = 2, Pin = 0 dBm, T= 25 °C

v04.0212



Output Voltage Waveform, Fin = 2500 MHz, N = 10, Pin = 0 dBm, T= 25 °C



| Ν       | Output Duty Cycle (%) |  |  |
|---------|-----------------------|--|--|
| 1 Input |                       |  |  |
| 2 50    |                       |  |  |
| 3 - 17  | [ 1 - (2/N) ] x 100   |  |  |

Output Voltage Waveform, Fin = 750 MHz, N = 3, Pin = 0 dBm, T= 25  $^{\circ}$ C



Output Voltage Waveform, Fin = 4250 MHz, N = 17, Pin = 0 dBm, T= 25  $^{\circ}$ C



[1] Peak to peak amplitude does not change relative to N. [2] Pulse duty cycle changes relative to N.

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.





#### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)

#### Absolute Maximum Ratings

| RF Input (Vcc= +5V)                                            | +13 dBm               |
|----------------------------------------------------------------|-----------------------|
| Supply Voltage (Vcc)                                           | +5.5V                 |
| Logic Inputs                                                   | -0.5V to (0.5V + Vcc) |
| Junction Temperature (Tc)                                      | 135 °C                |
| Continuous Pdiss (T = 85 °C)<br>(derate 49 mW/° C above 85 °C) | 2.4 W                 |
| Thermal Resistance<br>(Junction to ground paddle)              | 20.5 °C/W             |
| Storage Temperature                                            | -65 to +150 °C        |
| Operating Temperature                                          | -40 to +85 °C         |

v04.0212

#### Typical Supply Current vs. Vcc

| Vcc (V) | Icc (mA) |
|---------|----------|
| 4.75    | 180      |
| 5.00    | 190      |
| 5.25    | 210      |

Note: HMC705LP4E will work over full voltage range above.



ELECTROSTATIC SENSITIVE DEVICE OBSERVE HANDLING PRECAUTIONS

#### **Outline Drawing**



- ALL GROUND LEADS AND GROUND PADDLE MUST BE SOLDERED TO PCB RE GROUND.
- REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED PCB LAND PATTERN.

#### PCB LAND PATTERN.

#### Part Number Lead Finish MSL Rating Package Marking [3] Package Body Material H705 MSL1 [1] HMC705LP4 Low Stress Injection Molded Plastic Sn/Pb Solder XXXX <u>H705</u> MSL1 [2] HMC705LP4E RoHS-compliant Low Stress Injection Molded Plastic 100% matte Sn XXXX

[1] Max peak reflow temperature of 235  $^\circ\text{C}$ 

[2] Max peak reflow temperature of 260 °C

[3] 4-Digit lot number XXXX

Package Information

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.



v04.0212

### HMC705LP4 / HMC705LP4E



### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)

#### **Pin Description**

| Pin Number        | Function                   | Description                                                                                                                              | Interface Schematic            |  |  |
|-------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|
| 1 - 6, 8, 18      | N/C                        | The pins are not connected internally; however, all data shown herein was measured with these pins connected to RF/DC ground externally. |                                |  |  |
| 7, 20 - 24        | DIV1, S0<br>N0 - N2<br>BYP | PFD INVERT function<br>CMOS compatible input control bit<br>Logic "LOW" = NORMAL<br>Logic "HIGH" = INVERT                                | 10k<br>DIVI,S0<br>NO-N2<br>BYP |  |  |
| 9, 19             | Vcc1, Vcc2                 | Supply Voltage                                                                                                                           |                                |  |  |
| 10, 13, 14,<br>17 | GND                        | These pins and package bottom must be connected to RF DC ground.                                                                         |                                |  |  |
| 11                | NFIN                       | (These pins are AC coupled and must be DC Blocked externally.)                                                                           | 500 5V                         |  |  |
| 12                | FIN                        | Frequency Input<br>Frequency Input Complement                                                                                            |                                |  |  |
| 15                | NFout                      | Frequency, output complement                                                                                                             | 500<br>Fout                    |  |  |
| 16                | Fout                       | Frequency output                                                                                                                         | NFout                          |  |  |

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.





#### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)

#### HMC705LP4(E) Programming Truth Table

v04.0212

| Division<br>Ratio N             | S0 | NO | N1 | N2 | DIV 1 | BYP |
|---------------------------------|----|----|----|----|-------|-----|
| 1                               | 0  | 0  | 0  | 0  | 0     | 1   |
| 2                               | 0  | 0  | 0  | 0  | 1     | 0   |
| 3                               | 1  | 0  | 0  | 0  | 1     | 0   |
| 4                               | 0  | 1  | 0  | 0  | 0     | 0   |
| 5                               | 1  | 1  | 0  | 0  | 0     | 0   |
| 6                               | 0  | 0  | 1  | 0  | 0     | 0   |
| 7                               | 1  | 0  | 1  | 0  | 0     | 0   |
| 8                               | 0  | 1  | 1  | 0  | 0     | 0   |
| 9                               | 1  | 1  | 1  | 0  | 0     | 0   |
| 10                              | 0  | 0  | 0  | 1  | 0     | 0   |
| 11                              | 1  | 0  | 0  | 1  | 0     | 0   |
| 12                              | 0  | 1  | 0  | 1  | 0     | 0   |
| 13                              | 1  | 1  | 0  | 1  | 0     | 0   |
| 14                              | 0  | 0  | 1  | 1  | 0     | 0   |
| 15                              | 1  | 0  | 1  | 1  | 0     | 0   |
| 16                              | 0  | 1  | 1  | 1  | 0     | 0   |
| 17                              | 1  | 1  | 1  | 1  | 0     | 0   |
| 0 = Logic Low<br>1 = Logic High |    |    |    |    |       |     |

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.





6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)

#### **Evaluation PCB Circuit**

v04.0212



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.



v04.0212



#### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)



#### **Evaluation PCB**



#### List of Materials for Evaluation PCB 116993<sup>[1]</sup>

| Item    | Description                          |  |
|---------|--------------------------------------|--|
| J1 - J4 | PCB Mount SMA Connector              |  |
| J5      | 14 Position Header                   |  |
| J6      | 4 Position Header                    |  |
| R1      | 10K Ohm Resistor Network, Bissel SMD |  |
| C1, C2  | 1000 pF Capacitor, 0402 Pkg.         |  |
| C3 - C5 | 100 pF Capacitor, 0402 Pkg.          |  |
| C6 - C8 | 1000 pF Capacitor, 0603 Pkg.         |  |
| C9      | 4.7 µF Tantalum Capacitor, Case A    |  |
| U1      | HMC705LP4(E) Programmable Divider    |  |
| PCB [2] | 116991 Eval Board                    |  |

[1] Reference this number when ordering complete evaluation PCB

[2] Circuit Board Material: Rogers 4350

The circuit board used in the application should use RF circuit design techniques. Signal lines should have 50 Ohm impedance while the package ground leads and backside ground paddle should be connected directly to the ground plane similar to that shown. A sufficient number of via holes should be used to connect the top and bottom ground planes. The evaluation circuit board shown is available from Hittite upon request.

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.



v04.0212

### HMC705LP4 / HMC705LP4E

### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)





Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.



### 6.5 GHz PROGRAMMABLE DIVIDER (N = 1 - 17)



#### **Typical Application Showing Spurious Performance**

v04.0212



#### **CMOS/TTL Input Characteristics**

Maximum Input Logic "0" Voltage (V $_{\rm IL \; MAXIMUM}$ ) = 1.1V @ 1  $\mu A.$ 

Minimum Input Logic "1" Voltage ( $V_{IH MINIMUM}$ ) = 1.8V @ 50  $\mu$ A.

Input IV characteristics for the logic inputs (S0, N0 - N2, DIVI, BYP) are shown below:



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.