HD3SS3412 SLAS828E - FEBRUARY 2012-REVISED JANUARY 2016 # **HD3SS3412 4-Channel High-Performance Differential Switch** #### **Features** - Compatible With Multiple Interface Standards Operating up to 12 Gbps Including PCI Express Gen III and USB 3.0 - Wide -3dB Differential BW of over 8 GHz - Excellent Dynamic Characteristics (at 4 GHz) - Crosstalk = -35 dB - Off Isolation = -19 dB - Insertion Loss = -1.5 dB - Return Loss = -11 dB - Bidirectional "MUX/De-MUX" Type Differential Switch - VDD Operating Range 3.3 V ±10% - Small 3.5-mm × 9.0-mm, 42-Pin WQFN Package - Common Industry Standard Pinout - Supports XAUI and SGMII ## Applications - Desktop and Notebook PCs - Server and Storage Area Networks - PCI Express Backplanes - Shared I/O Ports #### HD3SS3412 Pinout ### 3 Description The HD3SS3412 device is a high-speed passive switch capable of switching four differential channels, including applications such as two full PCI Express x1 lanes from one source to one of two target locations in a PC/server application. With its bidirectional capability the HD3SS3412 also supports applications that allow connections between one target and two source devices, such as a shared peripheral between two platforms. The HD3SS3412 has a single control line (SEL pin) which can be used to control the signal path between Port A and either Port B or Port C. The HD3SS3412 is offered in an industry standard 42-pin WQFN package available in a common footprint shared by several other vendors. The device is specified to operate from a single supply voltage of 3.3 V over the full temperature range of 0°C to 70°C. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |-------------|-----------|-------------------|--|--| | HD3SS3412 | WQFN (42) | 9.00 mm × 3.50 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### HD3SS3412 Switch Flow Through Routing | Table of Contents | |-------------------| |-------------------| | 1 | Features 1 | | 9.2 Functional Block Diagram | 13 | |---|--------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 9.3 Feature Description | | | 3 | Description 1 | | 9.4 Device Functional Modes | 14 | | 4 | Revision History2 | 10 | Application and Implementation | 15 | | 5 | Description continued 4 | | 10.1 Application Information | 15 | | 6 | Pin Configuration and Functions5 | | 10.2 Typical Application | 16 | | 7 | Specifications | 11 | Power Supply Recommendations | 18 | | ′ | 7.1 Absolute Maximum Ratings | 12 | Layout | 18 | | | 7.2 ESD Ratings | | 12.1 Layout Guidelines | 18 | | | 7.3 Recommended Operating Conditions | | 12.2 Layout Example | 18 | | | 7.4 Thermal Information | 13 | Device and Documentation Support | 19 | | | 7.5 Electrical Characteristics | | 13.1 Community Resources | 19 | | | 7.6 Dissipation Ratings 8 | | 13.2 Trademarks | 19 | | | 7.7 Typical Characteristics | | 13.3 Electrostatic Discharge Caution | 19 | | 8 | Parameter Measurement Information 11 | | 13.4 Glossary | 19 | | 9 | Detailed Description 13 | 14 | Mechanical, Packaging, and Orderable Information | 19 | | | 9.1 Overview | | | | ### 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Ci | nanges from Revision D (December 2015) to Revision E | Page | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed "over the full industrial temperature range of –40°C to 70°C" To: "over the commercial temperature range of 0°C to 70°C" in the <i>Overview</i> section | 13 | | CI | hanges from Revision C (July 2015) to Revision D | Page | | • | Changed "full industrial temperature range of –40°C to 85°C" To: "full industrial temperature range of 0°C to 70°C" in the <i>Overview</i> section | 13 | | CI | hanges from Revision B (November 2013) to Revision C | Page | | • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 | | <u>.</u> | Removed Ordering Information table | 1 | | CI | hanges from Revision A (February 2012 ) to Revision B | Page | | • | Added additional feature: bidirectional "MUX/de-MUX" type differential switch | 1 | | • | Added that the device supports XAUI and SGMII | 1 | | • | Changed temperature range from -40°C to 85°C to 0°C to 70°C and deleted "industrial" in Description section | 1 | Submit Documentation Feedback Copyright © 2012–2016, Texas Instruments Incorporated Changed pin description of NC From: Electrically not connected. To: Electrically not connected. May connect to | CI | hanges from Original (January 2012 ) to Revision A | Page | |----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed Differential BW Feature bullet from "7.5GHZ" to "8GHz" | | | • | Changed Dynamic Characteristics Feature sub-bullet from "Isolation" to "Off Isolation" | | | • | Changed Dynamic Characteristics sub-bullet Return Loss from "-9 dB" to "-11 dB" | | | • | Deleted Dynamic Characteristics sub-bullet "Max Intra-Pair (Bit-Bit) Skew" | | | • | Changed ESD, Human body model, MAX voltage from "±2000" to "±4,000" in Absolute Maximum Ratings table | 7 | | • | Changed I <sub>LK</sub> spec (Diff I/O pins) MAX value from "4 μA" to "130 μA" and added [Ports B and C] and [Port A] to Conditions statements. | 7 | | • | Changed t <sub>PD</sub> spec MAX delay from "50" ps to "85" ps in Device Parameters table | 7 | | • | Changed SEL-to-switch T <sub>on</sub> and T <sub>off</sub> spec TYP values from "175" ns to "70" ns; in the Device Parameters table | 8 | | • | Changed T <sub>SKEW_Inter</sub> and T <sub>SKEW_Intra</sub> spec MAX values from "5 ps" and "4 ps" respectively, to "20 ps" and "8 ps" respectively, in Electrical Characteristics table | 8 | | • | Changed $R_L$ spec TYP value from "-25" and "-9" dB to "-28" and "-11" dB for f=0.3 MHz and f=4000 MHz, respectively, in Electrical Characteristics table. | 8 | | • | Changed O <sub>IRR</sub> spec TYP value from "-70" to "-75" dB for f=0.3 MHz, in Electrical Characteristics table | 8 | | • | Changed BW spec TYP value from "7.5" GHz to "8" GHz in Electrical Characteristics table | 8 | | • | Changed graphic image for Figure 3 | 10 | | • | Changed graphic image for Figure 4 | 10 | ### 5 Description continued The HD3SS3412 is a generic 4-CH high-speed MUX/de-MUX type of switch that can be used for routing high-speed signals between two different locations on a circuit board. Although it was designed specifically to address PCI Express Gen III applications, the HD3SS3412 will also support several other high-speed data protocols with a differential amplitude of <1800 mVpp and a common-mode voltage of < 2.0 V, as with USB 3.0 and DisplayPort 1.2. The device's one select input (SEL) pin can easily be controlled by an available GPIO pin within a system or from a microcontroller. # 6 Pin Configuration and Functions **Pin Functions** | | PIN | | | |-------------|-----|-----|------------------------------------------------| | NAME NO. | | 1/0 | DESCRIPTION | | SWITCH PORT | ΓΑ | | | | A0+ | 2 | I/O | Port A, Channel 0, High-Speed Positive Signal | | A0- | 3 | I/O | Port A, Channel 0, High-Speed Negative Signal | | A1+ | 6 | I/O | Port A, Channel 1, High-Speed Positive Signal | | A1- | 7 | I/O | Port A, Channel 1, High-Speed Negative Signal | | A2+ | 11 | I/O | Port A, Channel 2, High-Speed Positive Signal | | A2- | 12 | I/O | Port A, Channel 2, High-Speed Negative Signal | | A3+ | 15 | I/O | Port A, Channel 3, High-Speed Positive Signal | | A3- | 16 | I/O | Port A, Channel 3, High-Speed Negative Signal | | SWITCH PORT | В | | | | B0+ | 38 | I/O | Port B, Channel 0, High-Speed Positive Signal | | B0- | 37 | I/O | IPort B, Channel 0, High-Speed Negative Signal | | B1+ | 36 | I/O | Port B, Channel 1, High-Speed Positive Signal | | B1- | 35 | I/O | Port B, Channel 1, High-Speed Negative Signal | | B2+ | 29 | I/O | Port B, Channel 2, High-Speed Positive Signal | | B2- | 28 | I/O | Port B, Channel 2, High-Speed Negative Signal | | B3+ | 27 | I/O | Port B, Channel 3, High-Speed Positive Signal | | B3- | 26 | I/O | Port B, Channel 3, High-Speed Negative Signal | Copyright © 2012–2016, Texas Instruments Incorporated ### Pin Functions (continued) | | PIN | | | | | | | | |----------|---------------------------------|--------|-----------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | | | SWITCH P | ORT C | | | | | | | | | C0+ | 34 | I/O | Port C, Channel 0, High-Speed Positive Signal | | | | | | | C0- | 33 | I/O | Port C, Channel 0, High-Speed Negative Signal | | | | | | | C1+ | 32 | I/O | ort C, Channel 1, High-Speed Positive Signal | | | | | | | C1- | 31 | I/O | Port C, Channel 1, High-Speed Negative Signal | | | | | | | C2+ | 25 | I/O | Port C, Channel 2, High-Speed Positive Signal | | | | | | | C2- | 24 | I/O | Port C, Channel 2, High-Speed Negative Signal | | | | | | | C3+ | 23 | I/O | Port C, Channel 3, High-Speed Positive Signal | | | | | | | C3- | 22 | I/O | Port C, Channel 3, High-Speed Negative Signal | | | | | | | CONTROL | CONTROL, SUPPLY, AND NO CONNECT | | | | | | | | | | 8 | | | | | | | | | NC | 18 | _ | Electrically not connected. May connect to VDD or GND, or leave unconnected. | | | | | | | | 42 | | | | | | | | | | 1 | | | | | | | | | | 4 | | | | | | | | | | 10 | | | | | | | | | | 14 | | | | | | | | | GND | 17 | Supply | Negative power supply voltage | | | | | | | GND | 19 | Supply | inegative power supply voltage | | | | | | | | 21 | | | | | | | | | | 39 | | | | | | | | | | 41 | | | | | | | | | | Center Pad | | | | | | | | | SEL | 9 | I | Select between port B or port C. Internally tied to GND through a 100-kΩ resistor | | | | | | | | 5 | | | | | | | | | | 13 | | | | | | | | | VDD | 20 | Supply | Positive power supply voltage | | | | | | | | 30 | | | | | | | | | | 40 | | | | | | | | # 7 Specifications ### 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup> | | | MIN | MAX | UNIT | | |---------------------------------------|-----------------------------------------|------|-----------|------|--| | Supply voltage (V <sub>DD</sub> ) | Absolute minimum/maximum supply voltage | -0.5 | 4 | ٧ | | | Voltage | Differential I/O | -0.5 | 4 | \/ | | | Control pin (SEL) | | -0.5 | VDD + 0.5 | V | | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> All voltage values, except differential voltages, are with respect to network ground terminal. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions Typical values for all parameters are at $V_{DD} = 3.3 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ . (Temperature limits are specified by design) | | | | MIN | NOM | MAX | UNIT | |-----------------------|------------------------------------------|--------------------------------|------|-----|-----|------| | $V_{DD}$ | Supply voltage | | 3.0 | 3.3 | 3.6 | V | | $V_{IH}$ | Input high voltage (SEL pin) | | 2.0 | | VDD | V | | $V_{IL}$ | Input low voltage (SEL pin) | | -0.1 | | 0.8 | V | | V <sub>I/O_Diff</sub> | Differential voltage (differential pins) | Switch I/O diff voltage | 0 | | 1.8 | VPP | | V <sub>I/O_CM</sub> | Common voltage (differential pins) | Switch I/O common-mode voltage | 0 | | 2.0 | V | | T <sub>A</sub> | Operating free-air temperature | Ambient temperature | 0 | | 70 | °C | #### 7.4 Thermal Information | | | HD3SS3412 | | | |------------------------|----------------------------------------------|------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | RUA (WQFN) | UNIT | | | | | 42 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 53.8 | °C/W | | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 38.2 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 21.9 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 27.4 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 5.6 | °C/W | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 27.3 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### 7.5 Electrical Characteristics Over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|------|----------| | DEVICE P | ARAMETERS | | | | | | | I <sub>IH</sub> | Input High Voltage (SEL) | $V_{DD} = 3.6 \text{ V}; V_{IN} = VDD$ | | | 95 | μΑ | | I <sub>IL</sub> | Input Low Voltage (SEL) | $V_{DD} = 3.6 \text{ V}; V_{IN} = \text{GND}$ | | | 1 | μA | | I <sub>LK</sub> | Leakage Current (Differential | $V_{DD}$ = 3.6 V; $V_{IN}$ = 0 V; $V_{OUT}$ = 2 V ( $I_{LK}$ On OPEN outputs) [Ports B and C] | | | 130 | μA<br>mA | | | I/O pins) | $V_{DD}$ = 3.6 V, $V_{IN}$ = 2 V; $V_{OUT}$ = 0 V ( $I_{LK}$ On OPEN outputs) [Port A] | | | 4 | | | I <sub>DD</sub> | Supply Current | $V_{DD} = 3.6 \text{ V}$ ; SEL = $V_{DD}$ /GND; Outputs Floating | | 4.7 | 6 | mA | | C <sub>ON</sub> | Outputs ON Capacitance | V <sub>IN</sub> = 0 V; Outputs Open; Switch ON | | 1.5 | | pF | | C <sub>OFF</sub> | Outputs OFF Capacitance | V <sub>IN</sub> = 0 V; Outputs Open, Switch OFF | | 1 | | pF | | R <sub>ON</sub> | Output ON resistance | $V_{DD} = 3.3 \text{ V}; V_{CM} = 0.5 \text{ V to } 1.5 \text{ V}; I_{O} = -8 \text{ mA}$ | | 5 | 8 | Ω | | AD | ON-resistance match between channels | $V_{DD} = 3.3 \text{ V} ; -0.35 \text{ V} \le V_{IN} \le 1.2 \text{ V}; I_{O} = -8 \text{ mA}$ | | | 2 | Ω | | ΔR <sub>ON</sub> | ON-resistance match between pairs of the same channel | $V_{DD} = 3.3 \text{ V}; -0.35 \text{ V} \le V_{IN} \le 1.2 \text{ V}; I_{O} = -8 \text{ mA}$ | | | 0.7 | Ω | | R <sub>FLAT_ON</sub> | ON-resistance flatness<br>(R <sub>ON(MAX)</sub> – R <sub>ON(MAIN)</sub> | $V_{DD} = 3.3 \text{ V}; -0.35 \text{ V} \le V_{IN} \le 1.2 \text{ V}$ | | | 1.15 | Ω | | t <sub>PD</sub> | Switch propagation delay | Rsc and $R_{LOAD} = 50 \Omega$ | | | 85 | ps | Product Folder Links: HD3SS3412 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **Electrical Characteristics (continued)** Over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------------------|--------------------------------|------|------|-----|------| | | SEL-to-switch T <sub>ON</sub> | Doe and D FO O | | 70 | 250 | | | | SEL-to-switch T <sub>OFF</sub> | Rsc and $R_{LOAD} = 50 \Omega$ | | 70 | 250 | ns | | T <sub>SKEW_Inter</sub> | Inter-pair output skew (CH-CH) | Rsc and $R_{LOAD} = 50 \Omega$ | | | 20 | ps | | T <sub>SKEW_Intra</sub> | Intra-pair output skew (bit-bit) | Rsc and $R_{LOAD} = 50 \Omega$ | | | 8 | ps | | | Differential return loss (VCM = | f = 0.3 MHz | | -28 | | | | $R_L$ | 0 V) Also see <i>Typical</i> Characteristics | f = 2500 MHz | | -12 | | dB | | | | f = 4000 MHz | | -11 | | | | | Differential Crosstalk(VCM = 0 V) Also see <i>Typical Characteristics</i> | f = 0.3 MHz | | -90 | | | | X <sub>TALK</sub> | | f = 2500 MHz | | -39 | dB | | | | | f = 4000 MHz | | -35 | | | | | Differential Off-Isolation(VCM | f = 0.3 MHz | | -75 | | | | O <sub>IRR</sub> | = 0 V) | f = 2500 MHz | | -22 | | dB | | | Also see <i>Typical</i> Characteristics | f = 4000 MHz | | -19 | | | | | Differential Insertion Loss | f = 0.3 MHz | -0.5 | | | | | IL | (VCM = 0 V) Also see <i>Typical</i> Characteristics | f = 2500 MHz | | -1.1 | dB | | | | | f = 4000 MHz | | -1.5 | | | | BW | Bandwidth | At -3 dB | | 8 | | GHz | ### 7.6 Dissipation Ratings | | | MIN | MAX | UNIT | |---------|-------------------|------|------|------| | $P_{D}$ | Power Dissipation | 15.5 | 21.6 | mW | Figure 1. Switch ON and OFF Timing Diagram $T_{SKEWInter}$ = Difference between $t_{PD}$ for any two pairs of outputs $T_{SKEWIntra}$ = Difference between $t_{P1}$ and $t_{P2}$ of same pair $v_{\text{out}}$ + 0٧ Figure 2. Propagation Delay Timing Diagram and Test Setup ### 7.7 Typical Characteristics # 8 Parameter Measurement Information Figure 7. Cross Talk Measurement Setup Figure 8. Off Isolation Measurement Setup Copyright © 2012–2016, Texas Instruments Incorporated ## **Parameter Measurement Information (continued)** Figure 9. Source Eye Diagram Test Setup Figure 10. Output Eye Diagram Test Setup ## 9 Detailed Description #### 9.1 Overview The HD3SS3412 is a high-speed passive switch offered in an industry standard 42-pin WQFN package available in a common footprint shared by several other vendors. The device is specified to operate from a single supply voltage of 3.3 V over the commercial temperature range of 0°C to 70°C. The HD3SS3412 is a generic 4-CH high-speed mux/demux type of switch that can be used for routing high-speed signals between two different locations on a circuit board. Although it was designed specifically to address PCI Express Gen III applications, the HD3SS3412 will also support several other high-speed data protocols with a differential amplitude of < 1800 mVpp and a common-mode voltage of < 2.0 V, as with USB 3.0 and DisplayPort 1.2. The device's one select input (SEL) pin can easily be controlled by an available GPIO pin within a system or from a microcontroller. ### 9.2 Functional Block Diagram Copyright © 2012–2016, Texas Instruments Incorporated #### 9.3 Feature Description The HD3SS3412 has a single control line (SEL Pin) which can be used to control the signal path between Port A and either Port B or Port C. The one select input (SEL) pin of the device can easily be controlled by an available GPIO pin within a system or from a microcontroller. The input signal is selected using the SEL pin. Table 1. Mux Pin Connections(1) | PORT A CHANNEL | PORT B OR PORT C CHANNEL CONNECTED TO PORT A CHANNEL | | | | | | |----------------|------------------------------------------------------|---------|--|--|--|--| | | SEL = L | SEL = H | | | | | | A0+ | B0+ | C0+ | | | | | | A0- | B0- | C0- | | | | | | A1+ | B1+ | C1+ | | | | | | A1– | B1- | C1- | | | | | | A2+ | B2+ | C2+ | | | | | | A2- | B2- | C2- | | | | | | A3+ | B3+ | C3+ | | | | | | A3- | B3- | C3- | | | | | <sup>(1)</sup> The HD3SS3412 can tolerate polarity inversions for all differential signals on Ports A, B, and C. Take care to ensure the same polarity is maintained on Port A versus Port B/C. #### 9.4 Device Functional Modes Table 2 lists the functional modes for the HD3SS3412. Table 2. HD3SS3412 Control Logic | CONTROL PIN (SEL) | PORT A TO PORT B<br>CONNECTION STATUS | PORT A TO PORT C<br>CONNECTION STATUS | | | |-------------------|---------------------------------------|---------------------------------------|--|--| | L (Default State) | Connected | Disconnected | | | | Н | Disconnected | Connected | | | # 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information #### 10.1.1 AC Coupling Caps Many interfaces require AC coupling between the transmitter and receiver. The 0402 capacitors are the preferred option to provide AC coupling, and the 0603 size capacitors also work. The 0805 size capacitors and C-packs should be avoided. When placing AC coupling capacitors symmetric placement is best. A capacitor value of 0.1 $\mu$ F is best and the value should be match for the $\pm$ signal pair. The placement should be along the TX pairs on the system board, which are usually routed on the top layer of the board. There are several placement options for the AC coupling capacitors. Because the switch requires a bias voltage, the capacitors must only be placed on one side of the switch. If they are placed on both sides of the switch, a biasing voltage should be provided. A few placement options are shown below. In Figure 11, the coupling capacitors are placed between the switch and endpoint. In this situation, the switch is biased by the system/host controller. Figure 11. AC Coupling Capacitors Between Switch Tx and Endpoint Tx In Figure 12, the coupling capacitors are placed on the host transmit pair and endpoint transmit pair. In this situation, the switch on the top is biased by the endpoint and the lower switch is biased by the host controller. Figure 12. AC Coupling Capacitors on Host Tx and Endpoint Tx ### **Application Information (continued)** If the common-mode voltage in the system is higher than 2 V, the coupling capacitors are placed on both sides of the switch (shown in Figure 13). A biasing voltage of less than 2 V is required in this case. Figure 13. AC Coupling Capacitors on Both Sides of Switch ### 10.2 Typical Application Figure 14. Typical Application Block Diagram ### **Typical Application (continued)** #### 10.2.1 Design Requirements Table 3 lists the design parameters of this example. **Table 3. Design Parameters** | DESIGN PARAMETERS | EXAMPLE VALUE | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | Input voltage range | 3.3 V | | Decoupling capacitors | 0.1 μF | | AC capacitors | 75 nF – 200 nF (100 nF shown) USBAA TX p and n lines require AC capacitors. Alternate mode signals may or may not require AC capacitors | ### 10.2.2 Detailed Design Procedure - Connect VDD and GND pins to the power and ground planes of the printed circuit board, with 0.1-uF bypass capacitor - Use +3.3-V TTL/CMOS logic level at SEL - · Use controlled-impedance transmission media for all the differential signals - Ensure the received complimentary signals are with a differential amplitude of <1800 mVpp and a commonmode voltage of <2 V</li> ### 10.2.3 Application Curves ## 11 Power Supply Recommendations The HD3SS3412 requires +3.3-V digital power sources. VDD 3.3 supply must have 0.1-µF bypass capacitors to VSS (ground) in order for proper operation. The recommendation is one capacitor for each power terminal. Place the capacitor as close as possible to the terminal on the device and keep trace length to a minimum. Smaller value capacitors like 0.01-µF are also recommended on the digital supply terminals. ### 12 Layout ### 12.1 Layout Guidelines - Decoupling caps should be placed next to each power terminal on the HD3SS3412. Take care to minimize the stub length of the race connecting the capacitor to the power pin. - · Avoid sharing vias between multiple decoupling caps - · Place vias as close as possible to the decoupling cop solder pad - Widen VDD/GND planes to reduce effect if static and dynamic IR drop - The VBUS traces/planes must be wide enough to carry maximum of 2-A current ### 12.2 Layout Example Figure 17. Layout Example # 13 Device and Documentation Support #### 13.1 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 13.2 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2012–2016, Texas Instruments Incorporated ### PACKAGE OPTION ADDENDUM 20-Feb-2016 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------| | HD3SS3412RUAR | ACTIVE | WQFN | RUA | 42 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | HD3SS3412 | Samples | | HD3SS3412RUAT | ACTIVE | WQFN | RUA | 42 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | XHD3SS3412<br>HD3SS3412 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 20-Feb-2016 | n no event shall TI's liabili | ty arising out of such information | n exceed the total purchase | price of the TI part( | <li>s) at issue in this document sold b</li> | y TI to Customer on an annual basis. | |-------------------------------|------------------------------------|-----------------------------|-----------------------|----------------------------------------------|--------------------------------------| | | | | | | | # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2016 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | HD3SS3412RUAR | WQFN | RUA | 42 | 3000 | 330.0 | 16.4 | 3.8 | 9.3 | 1.0 | 8.0 | 16.0 | Q1 | | HD3SS3412RUAT | WQFN | RUA | 42 | 250 | 180.0 | 16.4 | 3.8 | 9.3 | 1.0 | 8.0 | 16.0 | Q1 | www.ti.com 5-Jan-2016 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | HD3SS3412RUAR | WQFN | RUA | 42 | 3000 | 367.0 | 367.0 | 38.0 | | HD3SS3412RUAT | WQFN | RUA | 42 | 250 | 210.0 | 185.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. # RUA (R-PWQFN-N42) # PLASTIC QUAD FLATPACK NO-LEAD ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters # RUA (R-PWQFN-N42) # PLASTIC QUAD FLATPACK NO-LEAD #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>