## FM25CL64B ### 64Kb Serial 3V F-RAM Memory #### **Features** #### 64K bit Ferroelectric Nonvolatile RAM - Organized as 8,192 x 8 bits - High Endurance 100 Trillion (10<sup>14</sup>) Read/Writes - 38 Year Data Retention (@ +75°C) - NoDelav<sup>TM</sup> Writes - Advanced High-Reliability Ferroelectric Process ### Very Fast Serial Peripheral Interface - SPI - Up to 20 MHz Frequency - Direct Hardware Replacement for EEPROM - SPI Mode 0 & 3 (CPOL, CPHA=0,0 & 1,1) #### Sophisticated Write Protection Scheme - Hardware Protection - Software Protection #### **Low Power Consumption** - Low Voltage Operation 2.7-3.65V - 200 µA Active Current (1 MHz) - 3 μA (typ.) Standby Current #### **Industry Standard Configuration** - Industrial Temperature -40°C to +85°C - 8-pin "Green"/RoHS SOIC and TDFN Packages ### **Description** The FM25CL64B is a 64-kilobit nonvolatile memory employing an advanced ferroelectric process. A ferroelectric random access memory or F-RAM is nonvolatile and performs reads and writes like a RAM. It provides reliable data retention for 38 years while eliminating the complexities, overhead, and system level reliability problems caused by EEPROM and other nonvolatile memories. The FM25CL64B performs write operations at bus speed. No write delays are incurred. Data is written to the memory array immediately after each byte has been successfully transferred to the device. The next bus cycle may commence immediately without the need for data polling. In addition, the product offers substantial write endurance compared with other nonvolatile memories. The FM25CL64B is capable of supporting 10<sup>14</sup> read/write cycles, or 100 million times more write cycles than EEPROM. These capabilities make the FM25CL64B ideal for nonvolatile memory applications requiring frequent or rapid writes. Examples range from data collection, where the number of write cycles may be critical, to demanding industrial controls where the long write time of EEPROM can cause data loss. The FM25CL64B provides substantial benefits to users of serial EEPROM as a hardware drop-in replacement. The FM25CL64B uses the high-speed SPI bus, which enhances the high-speed write of technology. capability F-RAM specifications are guaranteed over an industrial temperature range of -40°C to +85°C. ## **Pin Configuration** ## Top View | Pin Name | Function | |----------|--------------------| | /CS | Chip Select | | /WP | Write Protect | | /HOLD | Hold | | SCK | Serial Clock | | SI | Serial Data Input | | SO | Serial Data Output | | VDD | Supply Voltage | | VSS | Ground | | Ordering Informatio | n | |---------------------|--------------------------| | FM25CL64B-G | "Green" 8-pin SOIC | | FM25CL64B-GTR | "Green" 8-pin SOIC, | | | Tape & Reel | | FM25CL64B-DG | "Green"/RoHS 8-pin TDFN | | FM25CL64B-DGTR | "Green"/RoHS 8-pin TDFN, | | | Tape & Reel | Revised May 29, 2013 This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status. Figure 1. Block Diagram ### **Pin Descriptions** | Pin Name | I/O | Description | | | | | |----------|--------|-------------------------------------------------------------------------------------------|--|--|--|--| | /CS | Input | Chip Select: This active low input activates the device. When high, the device enters | | | | | | | | low-power standby mode, ignores other inputs, and all outputs are tri-stated. When | | | | | | | | w, the device internally activates the SCK signal. A falling edge on /CS must occur | | | | | | | | prior to every op-code. | | | | | | SCK | Input | Serial Clock: All I/O activity is synchronized to the serial clock. Inputs are latched on | | | | | | | | the rising edge and outputs occur on the falling edge. Since the device is static, the | | | | | | | | clock frequency may be any value between 0 and 20 MHz and may be interrupted at | | | | | | | | any time. | | | | | | /HOLD | Input | Hold: The /HOLD pin is used when the host CPU must interrupt a memory operation | | | | | | | | for another task. When /HOLD is low, the current operation is suspended. The device | | | | | | | | ignores any transition on SCK or /CS. All transitions on /HOLD must occur while | | | | | | | | SCK is low. | | | | | | /WP | Input | Write Protect: This active low pin prevents write operations to the Status Register. | | | | | | | | This is critical since other write protection features are controlled through the Status | | | | | | | | Register. A complete explanation of write protection is provided on pages 6 & 7. | | | | | | SI | Input | Serial Input: All data is input to the device on this pin. The pin is sampled on the | | | | | | | | rising edge of SCK and is ignored at other times. It should always be driven to a valid | | | | | | | | logic level to meet IDD specifications. | | | | | | | | * SI may be connected to SO for a single pin data interface. | | | | | | SO | Output | Serial Output: This is the data output pin. It is driven during a read and remains tri- | | | | | | | | stated at all other times including when /HOLD is low. Data transitions are driven on | | | | | | | | the falling edge of the serial clock. | | | | | | | | * SO may be connected to SI for a single pin data interface. | | | | | | VDD | Supply | Power Supply (2.7V to 3.65V) | | | | | | VSS | Supply | Ground | | | | | #### Overview The FM25CL64B is a serial F-RAM memory. The memory array is logically organized as 8,192 x 8 and is accessed using an industry standard Serial Peripheral Interface or SPI bus. Functional operation of the F-RAM is similar to serial EEPROMs. The major difference between the FM25CL64B and a serial EEPROM with the same pinout is the F-RAM's superior write performance. ### **Memory Architecture** When accessing the FM25CL64B, the user addresses 8,192 locations of 8 data bits each. These data bits are shifted serially. The addresses are accessed using the SPI protocol, which includes a chip select (to permit multiple devices on the bus), an op-code, and a two-byte address. The upper 3 bits of the address range are 'don't care' values. The complete address of 13-bits specifies each byte address uniquely. Most functions of the FM25CL64B either are controlled by the SPI interface or are handled automatically by on-board circuitry. The access time for memory operation is essentially zero, beyond the time needed for the serial protocol. That is, the memory is read or written at the speed of the SPI bus. Unlike an EEPROM, it is not necessary to poll the device for a ready condition since writes occur at bus speed. So, by the time a new bus transaction can be shifted into the device, a write operation will be complete. This is explained in more detail in the interface section. Users expect several obvious system benefits from the FM25CL64B due to its fast write cycle and high endurance as compared with EEPROM. In addition there are less obvious benefits as well. For example in a high noise environment, the fast-write operation is less susceptible to corruption than an EEPROM since it is completed quickly. By contrast, an EEPROM requiring milliseconds to write is vulnerable to noise during much of the cycle. Note: The FM25CL64B contains no power management circuits other than a simple internal power-on reset circuit. It is the user's responsibility to ensure that $V_{DD}$ is within datasheet tolerances to prevent incorrect operation. It is recommended that the part is not powered down with chip enable active. #### Serial Peripheral Interface – SPI Bus The FM25CL64B employs a Serial Peripheral Interface (SPI) bus. It is specified to operate at speeds up to 20 MHz. This high-speed serial bus provides high performance serial communication to a host microcontroller. Many common microcontrollers have hardware SPI ports allowing a direct interface. It is quite simple to emulate the port using ordinary port pins for microcontrollers that do not. The FM25CL64B operates in SPI Mode 0 and 3. The SPI interface uses a total of four pins: clock, data-in, data-out, and chip select. A typical system configuration uses one or more FM25CL64B devices with a microcontroller that has a dedicated SPI port, as Figure 2 illustrates. Note that the clock, data-in, and data-out pins are common among all devices. The Chip Select and Hold pins must be driven separately for each FM25CL64B device. For a microcontroller that has no dedicated SPI bus, a general purpose port may be used. To reduce hardware resources on the controller, it is possible to connect the two data pins (SI, SO) together and tie off (high) the /HOLD pin. Figure 3 shows a configuration that uses only three pins. #### **Protocol Overview** The SPI interface is a synchronous serial interface using clock and data pins. It is intended to support multiple devices on the bus. Each device is activated using a chip select. Once chip select is activated by the bus master, the FM25CL64B will begin monitoring the clock and data lines. The relationship between the falling edge of /CS, the clock and data is dictated by the SPI mode. The device will make a determination of the SPI mode on the falling edge of each chip select. While there are four such modes, the FM25CL64B supports Modes 0 and 3. Figure 4 shows the required signal relationships for Modes 0 For both modes, data is clocked into the FM25CL64B on the rising edge of SCK and data is expected on the first rising edge after /CS goes active. If the clock begins from a high state, it will fall prior to beginning data transfer in order to create the first rising edge. The SPI protocol is controlled by op-codes. These op-codes specify the commands to the device. After /CS is activated the first byte transferred from the bus master is the op-code. Following the op-code, any addresses and data are then transferred. Note that the WREN and WRDI op-codes are commands with no subsequent data transfer. Important: The /CS pin must go inactive after an operation is complete and before a new op-code can be issued. There is one valid op-code only per active chip select. Figure 2. System Configuration with SPI port Figure 3. System Configuration without SPI port ### SPI Mode 0: CPOL=0, CPHA=0 ### SPI Mode 3: CPOL=1, CPHA=1 Figure 4. SPI Modes 0 & 3 #### **Data Transfer** All data transfers to and from the FM25CL64B occur in 8-bit groups. They are synchronized to the clock signal (SCK), and they transfer most significant bit (MSB) first. Serial inputs are registered on the rising edge of SCK. Outputs are driven from the falling edge of SCK. #### **Command Structure** There are six commands called op-codes that can be issued by the bus master to the FM25CL64B. They are listed in the table below. These op-codes control the functions performed by the memory. They can be divided into three categories. First, there are commands that have no subsequent operations. They perform a single function such as to enable a write operation. Second are commands followed by one byte, either in or out. They operate on the Status Register. The third group includes commands for memory transactions followed by address and one or more bytes of data. **Table 1. Op-code Commands** | Name | Description | Op-code | |-------|------------------------|------------| | WREN | Set Write Enable Latch | 0000 0110b | | WRDI | Write Disable | 0000 0100b | | RDSR | Read Status Register | 0000 0101b | | WRSR | Write Status Register | 0000 0001b | | READ | Read Memory Data | 0000 0011b | | WRITE | Write Memory Data | 0000 0010b | #### WREN - Set Write Enable Latch The FM25CL64B will power up with writes disabled. The WREN command must be issued prior to any write operation. Sending the WREN op-code will allow the user to issue subsequent op-codes for write operations. These include writing the Status Register (WRSR) and writing the memory (WRITE). Sending the WREN op-code causes the internal Write Enable Latch to be set. A flag bit in the Status Register, called WEL, indicates the state of the latch. WEL=1 indicates that writes are permitted. Attempting to write the WEL bit in the Status Register has no effect on the state of this bit — only the WREN op-code can set this bit. The WEL bit will be automatically cleared on the rising edge of /S following a WRDI, a WRSR, or a WRITE operation. This prevents further writes to the Status Register or the F-RAM array without another WREN command. Figure 5 below illustrates the WREN command bus configuration. #### **WRDI - Write Disable** The WRDI command disables all write activity by clearing the Write Enable Latch. The user can verify that writes are disabled by reading the WEL bit in the Status Register and verifying that WEL=0. Figure 6 illustrates the WRDI command bus configuration. Figure 5. WREN Bus Configuration Figure 6. WRDI Bus Configuration #### **RDSR - Read Status Register** The RDSR command allows the bus master to verify the contents of the Status Register. Reading Status provides information about the current state of the write protection features. Following the RDSR opcode, the FM25CL64B will return one byte with the contents of the Status Register. The Status Register is described in detail in a later section. #### WRSR – Write Status Register The WRSR command allows the user to select certain write protection features by writing a byte to the Status Register. Prior to issuing a WRSR command, the /WP pin must be high or inactive. Note that on the FM25CL64B, /WP only prevents writing to the Status Register, not the memory array. Prior to sending the WRSR command, the user must send a WREN command to enable writes. Note that executing a WRSR command is a write operation and therefore clears the Write Enable Latch. Figure 7. RDSR Bus Configuration Figure 8. WRSR Bus Configuration (WREN not shown) ### **Status Register & Write Protection** The write protection features of the FM25CL64B are multi-tiered. First, a WREN op-code must be issued prior to any write operation. Assuming that writes are enabled using WREN, writes to memory are controlled by the Status Register. As described above, writes to the Status Register are performed using the WRSR command and subject to the /WP pin. The Status Register is organized as follows. Table 2. Status Register | | . 2000 | 8- | | | | | | | |------|--------|----|---|---|-----|-----|-----|---| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | WPEN | 0 | 0 | 0 | BP1 | BP0 | WEL | 0 | Bits 0 and 4-6 are fixed at 0 and cannot be modified. Note that bit 0 ("Ready" in EEPROMs) is unnecessary as the F-RAM writes in real-time and is never busy. The WPEN, BP1 and BP0 control write protection features. They are nonvolatile (shaded yellow). The WEL flag indicates the state of the Write Enable Latch. Attempting to directly write the WEL bit in the Status Register has no effect on its state. This bit is internally set and cleared via the WREN and WRDI commands, respectively. BP1 and BP0 are memory block write protection bits. They specify portions of memory that are write-protected as shown in the following table. **Table 3. Block Memory Write Protection** | BP1 | BP0 | Protected Address Range | |-----|-----|-----------------------------------------------------| | 0 | 0 | None | | 0 | 1 | 1800h to 1FFFh (upper <sup>1</sup> / <sub>4</sub> ) | | 1 | 0 | 1000h to 1FFFh (upper ½) | | 1 | 1 | 0000h to 1FFFh (all) | The BP1 and BP0 bits and the Write Enable Latch are the only mechanisms that protect the memory from writes. The remaining write protection features protect inadvertent changes to the block protect bits. The WPEN bit controls the effect of the hardware /WP pin. When WPEN is low, the /WP pin is ignored. When WPEN is high, the /WP pin controls write access to the Status Register. Thus the Status Register is write protected if WPEN=1 and /WP=0. This scheme provides a write protection mechanism, which can prevent software from writing the memory under any circumstances. This occurs if the BP1 and BP0 are set to 1, the WPEN bit is set to 1, and /WP is set to 0. This occurs because the block protect bits prevent writing memory and the /WP signal in hardware prevents altering the block protect bits (if WPEN is high). Therefore in this condition, hardware must be involved in allowing a write operation. The following table summarizes the write protection conditions. **Table 4. Write Protection** | WEL | WPEN | /WP | Protected Blocks | <b>Unprotected Blocks</b> | Status Register | |-----|------|-----|------------------|---------------------------|-----------------| | 0 | X | X | Protected | Protected | Protected | | 1 | 0 | X | Protected | Unprotected | Unprotected | | 1 | 1 | 0 | Protected | Unprotected | Protected | | 1 | 1 | 1 | Protected | Unprotected | Unprotected | ## **Memory Operation** The SPI interface, which is capable of a relatively high clock frequency, highlights the fast write capability of the F-RAM technology. Unlike SPI-bus EEPROMs, the FM25CL64B can perform sequential writes at bus speed. No page register is needed and any number of sequential writes may be performed. ### Write Operation All writes to the memory begin with a WREN opcode with /CS being asserted and deasserted. The next op-code is WRITE. The WRITE op-code is followed by a two-byte address value. The upper 3-bits of the address are ignored. In total, the 13-bits specify the address of the first data byte of the write operation. This is the starting address of the first data byte of the write operation. Subsequent bytes are data bytes, which are written sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks and keeps /CS low. If the last address of 1FFFh is reached, the counter will roll over to 0000h. Data is written MSB first. The rising edge of /CS terminates a WRITE operation. A write operation is shown in Figure 9. EEPROMs use page buffers to increase their write throughput. This compensates for the technology's inherently slow write operations. F-RAM memories do not have page buffers because each byte is written to the F-RAM array immediately after it is clocked in (after the 8<sup>th</sup> clock). This allows any number of bytes to be written without page buffer delays. ### **Read Operation** After the falling edge of /CS, the bus master can issue a READ op-code. Following the READ command is a two-byte address value. The upper 3-bits of the address are ignored. In total, the 13-bits specify the address of the first byte of the read operation. This is the starting address of the first byte of the read operation. After the op-code and address are issued, the device drives out the read data on the next 8 clocks. The SI input is ignored during read data bytes. Subsequent bytes are data bytes, which are read out sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks and /CS is low. If the last address of 1FFFh is reached, the counter will roll over to 0000h. Data is read MSB first. The rising edge of /CS terminates a READ operation. A read operation is shown in Figure 10. #### Hold The /HOLD pin can be used to interrupt a serial operation without aborting it. If the bus master pulls the /HOLD pin low while SCK is low, the current operation will pause. Taking the /HOLD pin high while SCK is low will resume an operation. The transitions of /HOLD must occur while SCK is low, but the SCK pin can toggle during a hold state. Figure 9. Memory Write (WREN not shown) Figure 10. Memory Read #### **Endurance** The FM25CL64B devices are capable of being accessed at least 10<sup>14</sup> times, reads or writes. An F-RAM memory operates with a read and restore mechanism. Therefore, an endurance cycle is applied on a row basis for each access (read or write) to the memory array. The F-RAM architecture is based on an array of rows and columns. Rows are defined by A12-A3 and column addresses by A2-A0. See Block Diagram (pg 2) which shows the array as 1K rows of 64-bits each. The entire row is internally accessed once whether a single byte or all eight bytes are read or written. Each byte in the row is counted only once in an endurance calculation. The table below shows endurance calculations for 64-byte repeating loop, which includes an op-code, a starting address, and a sequential 64-byte data stream. This causes each byte to experience one endurance cycle through the loop. F-RAM read and write endurance is virtually unlimited even at 20MHz clock rate. Table 5. Time to Reach Endurance Limit for Repeating 64-byte Loop | SCK Freq<br>(MHz) | Endurance<br>Cycles/sec. | Endurance<br>Cycles/year | Years to Reach<br>Limit | |-------------------|--------------------------|--------------------------|-------------------------| | 20 | 37,310 | $1.18 \times 10^{12}$ | 85.1 | | 10 | 18,660 | 5.88 x 10 <sup>11</sup> | 170.2 | | 5 | 9,330 | 2.94 x 10 <sup>11</sup> | 340.3 | ## **Electrical Specifications** **Absolute Maximum Ratings** | Symbol | Description | Ratings | |--------------------|------------------------------------------------------|------------------------------| | $V_{DD}$ | Power Supply Voltage with respect to V <sub>SS</sub> | -1.0V to +5.0V | | $V_{\rm IN}$ | Voltage on any pin with respect to V <sub>SS</sub> | -1.0V to +5.0V | | | | and $V_{IN} < V_{DD} + 1.0V$ | | $T_{STG}$ | Storage Temperature | -55°C to + 125°C | | $T_{LEAD}$ | Lead Temperature (Soldering, 10 seconds) | 260° C | | $V_{\mathrm{ESD}}$ | Electrostatic Discharge Voltage | | | | - Human Body Model (AEC-Q100-002 Rev. E) | 4kV | | | - Charged Device Model (AEC-Q100-011 Rev. B) | 1.25kV | | | - Machine Model (AEC-Q100-003 Rev. E) | 300V | | | Package Moisture Sensitivity Level | MSL-1 | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, and the functional operation of the device at these or any other conditions above those listed in the operational section of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. **DC Operating Conditions** ( $T_A = -40^{\circ} \text{ C to} + 85^{\circ} \text{ C}, V_{DD} = 2.7 \text{ V to } 3.65 \text{ V unless otherwise specified}$ ) | Symbol | Parameter | Min | Тур | Max | Units | Notes | |-------------------|----------------------------|------------------------|-----|----------------|-------|-------| | $V_{\mathrm{DD}}$ | Power Supply Voltage | 2.7 | 3.3 | 3.65 | V | | | $I_{DD}$ | VDD Supply Current | | | | | 1 | | | @ SCK = 1.0 MHz | | - | 0.2 | mA | | | | @ $SCK = 20.0 \text{ MHz}$ | | - | 3.0 | mA | | | $I_{SB}$ | Standby Current | - | 3 | 6 | μΑ | 2 | | $I_{LI}$ | Input Leakage Current | - | | ±1 | μΑ | 3 | | $I_{LO}$ | Output Leakage Current | - | | ±1 | μΑ | 3 | | $V_{IH}$ | Input High Voltage | $0.7 V_{DD}$ | | $V_{DD} + 0.3$ | V | | | $V_{\rm IL}$ | Input Low Voltage | -0.3 | | $0.3 V_{DD}$ | V | | | $V_{OH}$ | Output High Voltage | $V_{\rm DD} - 0.8$ | | - | V | | | | @ $I_{OH} = -2 \text{ mA}$ | | | | | | | $V_{OL}$ | Output Low Voltage | - | | 0.4 | V | | | | $@ I_{OL} = 2 \text{ mA}$ | | | | | | | V <sub>HYS</sub> | Input Hysteresis | $0.05~\mathrm{V_{DD}}$ | | - | V | 4 | #### **Notes** - 1. SCK toggling between $V_{DD}$ -0.3V and $V_{SS}$ , other inputs $V_{SS}$ or $V_{DD}$ -0.3V. - 2. $SCK = SI = /CS = V_{DD}$ . All inputs $V_{SS}$ or $V_{DD}$ . - $3. \quad V_{SS} \leq V_{IN} \leq V_{DD} \text{ and } V_{SS} \leq V_{OUT} \leq V_{DD}.$ - 4. Characterized but not 100% tested in production. Applies only to /CS and SCK pins. AC Parameters ( $T_A = -40^{\circ} \text{ C}$ to $+85^{\circ} \text{ C}$ , $C_L = 30 \text{pF}$ , $V_{DD} = 2.7 \text{V}$ to 3.65 V unless otherwise specified) | Symbol | Parameter | Min | Max | Units | Notes | |-------------------|---------------------------|-----|-----|-------|-------| | $f_{CK}$ | SCK Clock Frequency | 0 | 20 | MHz | | | $t_{CH}$ | Clock High Time | 22 | | ns | 1 | | $t_{\rm CL}$ | Clock Low Time | 22 | | ns | 1 | | $t_{CSU}$ | Chip Select Setup | 10 | | ns | | | $t_{CSH}$ | Chip Select Hold | 10 | | ns | | | $t_{\mathrm{OD}}$ | Output Disable Time | | 20 | ns | 2 | | $t_{ m ODV}$ | Output Data Valid Time | | 20 | ns | | | t <sub>OH</sub> | Output Hold Time | 0 | | ns | | | $t_{\rm D}$ | Deselect Time | 60 | | ns | | | $t_R$ | Data In Rise Time | | 50 | ns | 2,3 | | $t_{\rm F}$ | Data In Fall Time | | 50 | ns | 2,3 | | $t_{ m SU}$ | Data Setup Time | 5 | | ns | | | $t_{\rm H}$ | Data Hold Time | 5 | | ns | | | t <sub>HS</sub> | /HOLD Setup Time | 10 | | ns | | | t <sub>HH</sub> | /HOLD Hold Time | 10 | | ns | | | t <sub>HZ</sub> | /HOLD Low to Hi-Z | | 20 | ns | 2 | | $t_{LZ}$ | /HOLD High to Data Active | | 20 | ns | 2 | #### Notes - 1. $t_{CH} + t_{CL} = 1/f_{CK}$ . - 2. Characterized but not 100% tested in production. - 3. Rise and fall times measured between 10% and 90% of waveform. ### Capacitance $(T_A = 25^{\circ} C, f=1.0 MHz, V_{DD} = 3.3V)$ | Symbol | Parameter | Min | Max | Units | Notes | |---------|-------------------------|-----|-----|-------|-------| | Co | Output Capacitance (SO) | - | 8 | pF | 1 | | $C_{I}$ | Input Capacitance | - | 6 | pF | 1 | ### Notes 1. This parameter is periodically sampled and not 100% tested. #### **AC Test Conditions** Input Pulse Levels \$10%\$ and 90% of $V_{DD}$ $\begin{array}{lll} \text{Input rise and fall times} & 5 \text{ ns} \\ \text{Input and output timing levels} & 0.5 \text{ V}_{DD} \\ \text{Output Load Capacitance} & 30 \text{ pF} \\ \end{array}$ #### **Data Retention** | Symbol | Parameter | Min | Max | Units | Notes | |----------|-----------|-----|-----|-------|-------| | $T_{DR}$ | @ +85°C | 10 | - | Years | | | | @ +80°C | 19 | - | Years | | | | @ +75°C | 38 | - | Years | | #### **Serial Data Bus Timing** ### /Hold Timing ## **Power Cycle Timing** **Power Cycle Timing** $(T_A = -40^{\circ} \text{ C to} + 85^{\circ} \text{ C}, V_{DD} = 2.7 \text{ V to } 3.65 \text{ V unless otherwise specified})$ | Symbol | Parameter | Min | Max | Units | Notes | |-------------------|-----------------------------------------------|-----|-----|-------|-------| | $t_{\mathrm{PU}}$ | V <sub>DD</sub> (min) to First Access Start | 1 | - | ms | | | $t_{PD}$ | Last Access Complete to V <sub>DD</sub> (min) | 0 | - | μs | | | $t_{VR}$ | V <sub>DD</sub> Rise Time | 30 | - | μs/V | 1 | | t <sub>VF</sub> | V <sub>DD</sub> Fall Time | 30 | - | us/V | 1 | #### Notes 1. Slope measured at any point on $V_{\text{DD}}$ waveform. ## **Mechanical Drawing** ### 8-pin SOIC (JEDEC MS-012 variation AA) Refer to JEDEC MS-012 for complete dimensions and notes. All dimensions in <u>millimeters</u>. ### 8-pin TDFN (4.0mm x 4.5mm body, 0.95mm pitch) Note: All dimensions in millimeters. The exposed pad should be left floating. # **Revision History** | Revision | Date | Summary | |----------|------------|--------------------------------------------------------------------------------------------------| | 1.0 | 11/15/2010 | Initial Release | | 1.1 | 12/15/2010 | Added 4x4.5mm DFN package. Fixed endurance section on pg 8. | | 1.2 | 2/15/2011 | Added ESD ratings. Updated DFN package marking. Changed $t_{PU}$ and $t_{VF}$ timing parameters. | | 3.0 | 1/6/2012 | Changed to Production status. Changed t <sub>VF</sub> spec. | ## Appendix A - Errata for FM25CL64B Errata Number 001 **Date** March 10, 2011 (Updated Jan. 2012) **Product** FM25CL64B Recent testing has uncovered a problem with the FM25CL64B at cold temperatures. These parts meet the current datasheet specifications with the following exceptions: - 1. All datasheet parameters are as specified provided the operating temperature is $\geq$ -15°C. - 2. If -25°C minimum operating temperature is required, then you must comply with a minimum VDD Fall Time (tVF) of 200µs/V. There is a design change in process to improve the cold temperature performance. An update will be issued when the design change has been verified. UPDATE: Ramtron has implemented a cold test (-40C) such that all devices comply with the datasheet specifications without exception over the full industrial temperature range -40C to +85C. Therefore the above errata no longer applies. The starting date code for errata-free devices is 1148. (YY=11, WW=48) # **Document History** Document Title: FM25CL64B 64Kb Serial 3V F-RAM Memory Document Number: 001-84477 | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|-----------------------------------------------------| | ** | 3902952 | GVCH | 02/25/2013 | New Spec | | *A | 3924523 | GVCH | 03/07/2013 | Changed t <sub>PU</sub> spec value from 10ms to 1ms | | *B | 4014247 | GVCH | 05/29/2013 | Updated SOIC package marking scheme | | | | | | Added Appendix A - Errata for FM25CL64B | ## Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/usb ## PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 ## **Cypress Developer Community** Community | Forums | Blogs | Video | Training ## **Technical Support** cypress.com/go/support RAMTRON is a registered trademark and NoDelay™ is a trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are the property of their respective owners. © Cypress Semiconductor Corporation, 2011-2013. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. This Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-84477 Rev. \*B