# **ON Semiconductor** # Is Now To learn more about onsemi™, please visit our website at www.onsemi.com onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, # **MOSFET** - Dual N-Channel, Asymmetric, POWERTRENCH® Power Clip 25 V # **FDPC8016S** #### **General Description** This device includes two specialized N-Channel MOSFETs in a dual package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous SyncFET<sup>TM</sup> (Q2) have been designed to provide optimal power efficiency. #### **Features** Q1: N-Channel - Max $R_{DS(on)} = 3.8 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 20 \text{ A}$ - Max $R_{DS(on)} = 4.7 \text{ m}\Omega$ at $V_{GS} = 4.5 \text{ V}$ , $I_D = 18 \text{ A}$ Q2: N-Channel - Max $R_{DS(on)} = 1.4 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 35 \text{ A}$ - Max $R_{DS(on)} = 1.7 \text{ m}\Omega$ at $V_{GS} = 4.5 \text{ V}$ , $I_D = 32 \text{ A}$ - Low Inductance Packaging Shortens Rise/Fall Times, Resulting in Lower Switching Losses - MOSFET Integration Enables Optimum Layout for Lower Circuit Inductance and Reduced Switch Node Ringing - These Devices are Pb-Free and are RoHS Compliant #### **Applications** - Computing - Communications - General Purpose Point of Load #### ON Semiconductor® www.onsemi.com #### **ELECTRICAL CONNECTION** **N-Channel MOSFET** PIN1 Top View **Bottom View** Power Clip 56 (PQFN8 5x6) CASE 483AR #### **PIN ASSIGNMENT** | HSG | 1] | $\square$ | | [ 8 | LSG | |-----|-----|-----------|--------|----------|-----| | GR | 2] | | (LSS | 7 | SW | | V+ | 3 | * | PAC | [6] | SW | | V+ | 4] | i.j | 0 | <u> </u> | SW | | | *PA | D10 | ) V+(I | HSD) | l | #### **MARKING DIAGRAM** \$Y&Z&3&K 05OD 15OD \$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code 05OD 15OD = Specific Device Code #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 2 of this data sheet. #### PINOUT DESCRIPTION | Pin | Name | Description | Pin | Name | Description | Pin | Name | Description | |-----|------|----------------|----------|---------|-----------------------------------|-----|----------|-----------------| | 1 | HSG | High Side Gate | 3. 4, 10 | V+(HSD) | High Side Drain | 8 | LSG | Low Side Gate | | 2 | GR | Gate Return | 5, 6, 7 | SW | Switching Node,<br>Low Side Drain | 9 | GND(LSS) | Low Side Source | # **MOSFET MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ , Unless otherwise specified) | Symbol | Parameter | Q1 | Q2 | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|------| | $V_{DS}$ | Drain to Source Voltage | 25 (Note 5) | 25 (Note 5) | V | | $V_{GS}$ | Gate to Source Voltage | ±12 | ±12 | V | | Ι <sub>D</sub> | Drain Current Continuous ( $T_C = 25^{\circ}C$ ) Continuous ( $T_A = 25^{\circ}C$ ) Pulsed ( $T_A = 25^{\circ}C$ ) (Note 4) | 60<br>20 (Note 1a)<br>75 | 100<br>35 (Note 1b)<br>140 | А | | E <sub>AS</sub> | Single Pulsed Avalanche Energy (Note 3) | 73 | 216 | mJ | | P <sub>D</sub> | Power Dissipation for Single Operation $(T_C = 25^{\circ}C)$ $(T_A = 25^{\circ}C)$ | 21<br>2.1 (Note 1a) | 42<br>2.3 (Note 1b) | W | | $T_J$ , $T_{STG}$ | Operating and Storage Junction Temperature Range | −55 to +150 | | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### THERMAL CHARACTERISTICS | Symbol | Parameter | Q1 | Q2 | Unit | |----------------|-----------------------------------------|---------------|---------------|------| | $R_{ heta JC}$ | Thermal Resistance, Junction to Case | 6.0 | 3.0 | °C/W | | $R_{ hetaJA}$ | Thermal Resistance, Junction to Ambient | 60 (Note 1a) | 55 (Note 1b) | °C/W | | $R_{\thetaJA}$ | Thermal Resistance, Junction to Ambient | 130 (Note 1c) | 120 (Note 1d) | °C/W | #### PACKAGE MARKING AND ORDERING INFORMATION | Device Marking | Device | Package | Reel Size | Tape Width | Quantity | |----------------|-----------|---------------|-----------|------------|-------------| | 05OD/15OD | FDPC8016S | Power Clip 56 | 13″ | 12 mm | 3,000 Units | #### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Conditions | Type | Min | Тур | Max | Unit | |--------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------|------------|------------|--------------|----------| | OFF CHARACT | ERISTICS | | • | | | | • | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$<br>$I_D = 1 mA, V_{GS} = 0 V$ | Q1<br>Q2 | 25<br>25 | _<br>_ | -<br>- | V | | $\Delta BV_{DSS}/\Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C $I_D$ = 10 mA, referenced to 25°C | Q1<br>Q2 | - | 24<br>28 | -<br>- | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V<br>V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V | Q1<br>Q2 | -<br>- | -<br>- | 1<br>500 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current, Forward | $V_{GS} = 12 \text{ V} / -8 \text{ V}, V_{DS} = 0 \text{ V}$<br>$V_{GS} = 12 \text{ V} / -8 \text{ V}, V_{DS} = 0 \text{ V}$ | Q1<br>Q2 | -<br>- | -<br>- | ±100<br>±100 | nA<br>nA | | ON CHARACTE | ERISTICS | | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu\text{A} \ V_{GS} = V_{DS}, I_D = 1 \text{mA}$ | Q1<br>Q2 | 0.8<br>1.0 | 1.3<br>1.5 | 2.5<br>2.5 | V | | $\Delta V_{GS(th)}/\Delta T_J$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C $I_D$ = 10 mA, referenced to 25°C | Q1<br>Q2 | - | -4<br>-3 | _<br>_ | mV/°C | # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Symbol | Parameter | Test Conditions | Туре | Min | Тур | Max | Unit | |---------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------------|-------------------|------| | ON CHARACT | TERISTICS | • | • | | | | _ | | R <sub>DS(on)</sub> | Drain to Source On Resistance | $V_{GS} = 10 \text{ V}, I_D = 20 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 18 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 20 \text{ A},$<br>$T_J = 125^{\circ}\text{C}$ | Q1 | -<br>-<br>- | 2.8<br>3.4<br>3.9 | 3.8<br>4.7<br>5.3 | mΩ | | | | $\begin{aligned} &V_{GS} = 10 \text{ V}, I_D = 35 \text{ A} \\ &V_{GS} = 4.5 \text{ V}, I_D = 32 \text{ A} \\ &V_{GS} = 10 \text{ V}, I_D = 35 \text{ A} , \\ &T_J = 125^{\circ}\text{C} \end{aligned}$ | Q2 | -<br>-<br>- | 1.1<br>1.3<br>1.5 | 1.4<br>1.7<br>1.9 | | | 9FS | Forward Transconductance | $V_{DS} = 5 \text{ V}, I_{D} = 20 \text{ A}$<br>$V_{DS} = 5 \text{ V}, I_{D} = 35 \text{ A}$ | Q1<br>Q2 | -<br>- | 182<br>241 | -<br>- | S | | DYNAMIC CH | ARACTERISTICS | | | | | | | | C <sub>iss</sub> | Input Capacitance | Q1:<br>V <sub>DS</sub> = 13 V, V <sub>GS</sub> = 0 V,<br>f = 1 MHZ | Q1<br>Q2 | 1 1 | 1695<br>4715 | 2375<br>6600 | pF | | C <sub>oss</sub> | Output Capacitance | Q2:<br>V <sub>DS</sub> = 13 V, V <sub>GS</sub> = 0 V, | Q1<br>Q2 | 1 1 | 495<br>1195 | 710<br>1675 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | f = 1 MHZ | Q1<br>Q2 | 1 1 | 54<br>159 | 100<br>290 | pF | | $R_g$ | Gate Resistance | | Q1<br>Q2 | 0.1<br>0.1 | 0.4<br>0.5 | 1.2<br>1.5 | Ω | | WITCHING C | CHARACTERISTICS | | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | Q1:<br>V <sub>DD</sub> = 13 V, I <sub>D</sub> = 20 A, | Q1<br>Q2 | -<br>- | 8<br>13 | 16<br>24 | ns | | t <sub>r</sub> | Rise Time | $R_{GEN} = 6 \Omega$ Q2: $V_{DD} = 13 V, I_{D} = 35 A,$ | Q1<br>Q2 | -<br>- | 2<br>4 | 10<br>10 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | $R_{GEN} = 6 \Omega$ | Q1<br>Q2 | -<br>- | 24<br>38 | 38<br>61 | ns | | t <sub>f</sub> | Fall Time | | Q1<br>Q2 | - | 2<br>3 | 10<br>10 | ns | | Qg | Total Gate Charge | V <sub>GS</sub> = 0 V to 10 V<br>Q1: V <sub>DD</sub> = 13 V, I <sub>D</sub> = 20 A<br>Q2: V <sub>DD</sub> = 13 V, I <sub>D</sub> = 35 A | Q1<br>Q2 | - | 25<br>67 | 35<br>94 | nC | | Qg | Total Gate Charge | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}$<br>Q1: $V_{DD} = 13 \text{ V}$ , $I_{D} = 20 \text{ A}$<br>Q2: $V_{DD} = 13 \text{ V}$ , $I_{D} = 35 \text{ A}$ | Q1<br>Q2 | 1-1 | 11<br>31 | 16<br>44 | nC | | $Q_{gs}$ | Gate to Source Gate Charge | Q1: V <sub>DD</sub> = 13 V, I <sub>D</sub> = 20 A<br>Q2: V <sub>DD</sub> = 13 V, I <sub>D</sub> = 35 A | Q1<br>Q2 | | 3.4<br>10 | - | nC | | $Q_{gd}$ | Gate to Drain "Miller" Charge | Q1: V <sub>DD</sub> = 13 V, I <sub>D</sub> = 20 A<br>Q2: V <sub>DD</sub> = 13 V, I <sub>D</sub> = 35 A | Q1<br>Q2 | 1 1 | 2.2<br>6.3 | 1 - | nC | | DRAIN-SOUR | CE DIODE CHARACTERISTICS | | | | | | | | $V_{SD}$ | Source to Drain Diode Forward<br>Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 20 A<br>V <sub>GS</sub> = 0 V, I <sub>S</sub> = 35 A (Note 2) | Q1<br>Q2 | - | 0.8<br>0.8 | 1.2<br>1.2 | V | | t <sub>rr</sub> | Reverse Recovery Time | Q1:<br>I <sub>F</sub> = 20 A, di/dt = 100 A/μs | Q1<br>Q2 | - | 25<br>33 | 40<br>53 | ns | | $Q_{rr}$ | Reverse Recovery Charge | Q2:<br>I <sub>F</sub> = 35 A, di/dt = 200 A/μs | Q1<br>Q2 | - | 10<br>31 | 20<br>50 | nC | | | • | • | • | | - | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### NOTES: 1. $R_{\theta JA}$ is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 $\times$ 1.5 in. board of FR-4 material. $R_{\theta CA}$ is determined by the user's board design. a) 60°C/W when mounted on a 1 $in^2$ pad of 2 oz copper. b) 55°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper. SS SG P c) 130°C/W when mounted on a minimum pad of 2 oz copper. d) 120°C/W when mounted on a minimum pad of 2 oz copper. - 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%. - 3. Q1: $E_{AS}$ of 73 mJ is based on starting $T_J$ = 25 °C; N-ch: L = 3 mH, $I_{AS}$ = 7 A, $V_{DD}$ = 30 V, $V_{GS}$ = 10 V, 100% tested at L = 0.1 mH, $I_{AS}$ = 24 A. Q2: E<sub>AS</sub> of 216 mJ is based on starting T<sub>J</sub> = 25°C; N-ch: L = 3 mH, I<sub>AS</sub> = 12 A, V<sub>DD</sub> = 25 V, V<sub>GS</sub> = 10 V, 100% tested at L = 0.1 mH, I<sub>AS</sub> = 39 A. Pulsed Id limited by junction temperature, td <=10 μs. Please refer to SOA curve for more details.</li> - 5. The continuous V<sub>DS</sub> rating is 25 V; However, a pulse of 30 V peak voltage for no longer than 100 ns duration at 600 KHz frequency can be applied. #### **TYPICAL CHARACTERISTICS (Q1 N-Channel)** (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On-Region Characteristics Figure 3. Normalized On-Resistance vs. Junction Temperature Figure 5. Transfer Characteristics Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage Figure 4. On-Resistance vs. Gate to Source Voltage Figure 6. Source to Drain Diode Forward Voltage vs. Source Current #### **TYPICAL CHARACTERISTICS (Q1 N-Channel)** Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs. Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs. Case Temperature Figure 12. Single Pulse Maximum Power Dissipation # **TYPICAL CHARACTERISTICS (Q1 N-Channel)** Figure 13. Junction-to-Case Transient Thermal Response Curve #### **TYPICAL CHARACTERISTICS (Q2 N-Channel)** Figure 14. On-Region Characteristics Figure 16. Normalized On-Resistance vs. Junction Temperature Figure 18. Transfer Characteristics Figure 15. Normalized On-Resistance vs. Drain Current and Gate Voltage Figure 17. On-Resistance vs. Gate to Source Voltage Figure 19. Source to Drain Diode Forward Voltage vs. Source Current #### **TYPICAL CHARACTERISTICS (Q2 N-Channel)** Figure 20. Gate Charge Characteristics Figure 21. Capacitance vs. Drain to Source Voltage Figure 22. Unclamped Inductive Switching Capability Figure 23. Maximum Continuous Drain Current vs. Case Temperature Figure 24. Forward Bias Safe Operating Area Figure 25. Single Pulse Maximum Power Dissipation # **TYPICAL CHARACTERISTICS (Q2 N-Channel)** Figure 26. Junction-to-Case Transient Thermal Response Curve #### TYPICAL CHARACTERISTICS (continued) #### **SyncFET Schottky Body Diode Characteristics** ON's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 27 shows the reverse recovery characteristic of the FDPC8016S. Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device. Figure 27. FDPC8016S SyncFET Body Diode Reverse Recovery Characteristic Figure 28. SyncFET Body Diode Reverse Leakage vs. Drain-Source Voltage POWERTRENCH is a registered trademark and SyncFET is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.