# **FDG6332C** # 20V N & P-Channel PowerTrench® MOSFETs ### **General Description** The N & P-Channel MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance. These devices have been designed to offer exceptional power dissipation in a very small footprint for applications where the bigger more expensive TSSOP-8 and SSOP-6 packages are impractical. ## **Applications** - DC/DC converter - Load switch - · LCD display inverter #### **Features** • Q1 0.7 A, 20V. $R_{DS(ON)} = 300 \text{ m}\Omega @ V_{GS} = 4.5 \text{ V}$ $R_{DS(ON)} = 400 \text{ m}\Omega @ V_{GS} = 2.5 \text{ V}$ • **Q2** -0.6 A, -20V. $R_{DS(ON)} = 420$ m $\Omega$ @ $V_{GS} = -4.5$ V $R_{DS(ON)} = 630$ m $\Omega$ @ $V_{GS} = -2.5$ V • Low gate charge - High performance trench technology for extremely low R<sub>DS(ON)</sub> - SC70-6 package: small footprint (51% smaller than SSOT-6); low profile (1mm thick) ### Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted | Symbol | Symbol Parameter | | | Q2 | Units | |-----------------------------------|--------------------------------------------------------------|----------|-----|------|-------| | $V_{DSS}$ | Drain-Source Voltage | | 20 | -20 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | ±12 | ±12 | V | | I <sub>D</sub> | Drain Current - Continuous | (Note 1) | 0.7 | -0.6 | Α | | | - Pulsed | | 2.1 | -2 | | | P <sub>D</sub> | Power Dissipation for Single Operation (Note 1) | | 0.3 | | W | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range -55 to +150 | | | +150 | °C | ### **Thermal Characteristics** R<sub>BJA</sub> Thermal Resistance, Junction-to-Ambient (Note 1) 415 °C/W ## Package Marking and Ordering Information | Device Marking | Device | Reel Size | Tape width | Quantity | |----------------|----------|-----------|------------|------------| | .32 | FDG6332C | 7" | 8mm | 3000 units | | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | | | | |---------------------------------------------|------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------|-----------|-------|------------|-------|--| | Off Char | acteristics | | | | I. | | I. | I. | | | BV <sub>DSS</sub> | Drain-Source Breakdown Volta | ge | $V_{GS} = 0 \text{ V}, \qquad I_D = 250 \mu\text{A} \ V_{GS} = 0 \text{ V}, \qquad I_D = -250 \mu\text{A}$ | Q1<br>Q2 | 20<br>-20 | | | V | | | <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperatur Coefficient | re | $I_D = 250 \mu\text{A}, \text{Ref. to } 25^{\circ}\text{C}$<br>$I_D = -250 \mu\text{A}, \text{Ref. to } 25^{\circ}\text{C}$ | | 14<br>–14 | | mV/°C | | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Currer | ero Gate Voltage Drain Current | | | | | 1<br>–1 | μΑ | | | I <sub>GSSF</sub> /I <sub>GSSR</sub> | Gate–Body Leakage, Forward | | $V_{GS} = \pm 12 \text{ V}, V_{DS} = 0 \text{ V}$ | | | | ±100 | nA | | | I <sub>GSSF</sub> /I <sub>GSSR</sub> | Gate–Body Leakage, Reverse | | $V_{GS} = \pm 12V$ , $V_{DS} = 0 V$ | | | | ±100 | nA | | | On Char | acteristics (Note 2) | | | | | | | | | | $V_{GS(th)}$ | Gate Threshold Voltage | Q1 | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$ | 0.6 | 1.1 | 1.5 | V | | | | , | _ | Q2 | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$ | -0.6 | -1.2 | -1.5 | | | | | $\Delta V_{GS(th)}$ | Gate Threshold Voltage | Q1 | $I_D = 250 \mu\text{A}, \text{Ref. To } 25^{\circ}\text{C}$ | | | -2.8 | | mV/°C | | | $\Delta T_J$ | Temperature Coefficient | Q2 | $I_D = -250 \mu\text{A}, \text{Ref. to } 25^{\circ}\text{C}$ | | | 3 | | , \ | | | R <sub>DS(on)</sub> | Static Drain-Source | | | | | 180 | 300 | mΩ | | | 50(011) | On–Resistance | | $V_{GS} = 2.5 \text{ V}, I_{D} = 0.6 \text{ A}$ | | 293 | 400 | | | | | | | | $V_{GS} = 4.5 \text{ V}, I_D = 0.7 \text{A}, T_J = 12$ | 25°C | | 247 | 442 | | | | | | Q2 | $V_{GS} = -4.5 \text{ V}, I_D = -0.6 \text{ A}$ | | | 300 | 420 | | | | | | | $V_{GS} = -2.5 \text{ V}, I_D = -0.5 \text{ A}$<br>$V_{GS} = -4.5 \text{ V}, I_D = -0.6 \text{ A}, T_J = 1$ | 25°€ | | 470 | 630<br>700 | | | | ~ | Farmer I Transcription | | $V_{DS} = 5 \text{ V}$ $I_D = 0.7 \text{ A}$ | | | | 700 | | | | <b>G</b> FS | Forward Transconductance | Q1 | | | | 2.8 | | S | | | | Q2 | | $V_{DS} = -5 \text{ V}$ $I_{D} = -0.6 \text{A}$ | | | 1.8 | | - | | | I <sub>D(on)</sub> On- | On–State Drain Current Q | | $V_{GS} = 4.5 \text{ V}, V_{DS} = 5 \text{ V}$ | | 1 | | | A | | | | | Q2 | $V_{GS} = -4.5 \text{ V}, \ V_{DS} = -5 \text{ V}$ | | -2 | | | | | | Dynamic | : Characteristics | | | | | | | | | | C <sub>iss</sub> Input Capacitance | | Q1 | V <sub>DS</sub> =10 V, V <sub>GS</sub> = 0 V, f=1.0M | Hz | | 113 | | pF | | | 0155 | | Q2 | V <sub>DS</sub> =-10 V, V <sub>GS</sub> = 0 V, f=1.0 | | | 114 | | ' | | | Coss | Output Capacitance Q | | V <sub>DS</sub> =10 V, V <sub>GS</sub> = 0 V, f=1.0M | | | 34 | | pF | | | | | Q2 | V <sub>DS</sub> =-10 V, V <sub>GS</sub> = 0 V, f=1.0 | | | 24 | | ۴. | | | C <sub>rss</sub> | Reverse Transfer Capacitance | Q1 | | | | | | pF | | | Orss | Neverse Transfer Capacitance | Q2 | $V_{DS}$ =-10 V, V $_{GS}$ = 0 V, f=1.0N | | 9 | | Pi | | | | | | Q2 | VDS- 10 V, V GS- 0 V, I-1.01 | VII IZ | | 9 | | | | | Switchin | g Characteristics (Note 2) | 1 | 1 | | П | 1 | П | | | | $t_{d(on)}$ | Turn-On Delay Time | Q1 | For <b>Q1</b> : | | | 5 | 10 | ns | | | | | Q2 | $V_{DS} = 10 \text{ V}, I_{D} = 1 \text{ A}$ | | | 5.5 | 11 | | | | t <sub>r</sub> | Turn-On Rise Time | Q1 | $V_{GS}$ = 4.5 V, $R_{GEN}$ = 6 $\Omega$ | | | 7 | 15 | ns | | | | | Q2 | For <b>Q2</b> : | | | 14 | 25 | | | | $t_{d(off)}$ | Turn-Off Delay Time | Q1 | $V_{DS} = -10 \text{ V}, I_{D} = -1 \text{ A}$ | | | 9 | 18 | ns | | | | | Q2 | $V_{GS}$ = -4.5 V, $R_{GEN}$ = 6 $\Omega$ | | | 6 | 12 | | | | t <sub>f</sub> | Turn-Off Fall Time | Q1 | _ | | | 1.5 | 3 | ns | | | | | Q2 | | | | 1.7 | 3.4 | | | | $Q_g$ | Total Gate Charge | Q1 | For <b>Q1</b> : | | | 1.1 | 1.5 | nC | | | | | Q2 | $V_{DS} = 10 \text{ V}, I_{D} = 0.7 \text{ A}$ | | 1.4 | 2 | nC | | | | $Q_{gs}$ | Gate-Source Charge | Q1 | $V_{GS}$ = 4.5 V, $R_{GEN}$ = 6 $\Omega$ | | | 0.24 | | | | | | | Q2 | For <b>Q2</b> :<br>V <sub>DS</sub> =-10 V, I <sub>D</sub> = -0.6 A | | 0.3 | | | | | | $Q_{gd}$ | Gate-Drain Charge | Q1 | $V_{GS} = -4.5 \text{ V}, R_{GEN} = 6 \Omega$ | | | 0.3 | | nC | | | | | Q2 | . 32 | | | 0.4 | | | | #### **Electrical Characteristics** T<sub>A</sub> = 25°C unless otherwise noted **Symbol Parameter Test Conditions** Min Тур Max Units **Drain-Source Diode Characteristics and Maximum Ratings** Maximum Continuous Drain-Source Diode Forward Current Q1 0.25 Α $I_S$ Q2 -0.25 $V_{GS} = 0 \text{ V}, I_{S} = 0.25 \text{ A}$ $V_{\text{SD}} \\$ Drain-Source Diode Forward (Note 2) 0.74 1.2 $V_{GS} = 0 \text{ V}, I_{S} = -0.25 \text{ A}$ (Note 2) -0.77 -1.2 #### Notes: 2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0% <sup>1.</sup> R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0JC</sub> is guaranteed by design while R<sub>0JA</sub> is determined by the user's board design. R<sub>0JA</sub> = 415°C/W when mounted on a minimum pad of FR-4 PCB in a still air environment. # **Typical Characteristics: N-Channel** 1.8 OBANALIZED O Figure 1. On-Region Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 3. On-Resistance Variation with Temperature. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 5. Transfer Characteristics. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. # **Typical Characteristics: N-Channel** Figure 7. Gate Charge Characteristics. Figure 8. Capacitance Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. # **Typical Characteristics: P-Channel** Figure 11. On-Region Characteristics. Figure 13. On-Resistance Variation with Temperature. Figure 15. Transfer Characteristics. Figure 12. On-Resistance Variation with Drain Current and Gate Voltage. Figure 14. On-Resistance Variation with Gate-to-Source Voltage. Figure 16. Body Diode Forward Voltage Variation with Source Current and Temperature. # **Typical Characteristics: P-Channel** Figure 17. Gate Charge Characteristics. Figure 18. Capacitance Characteristics. Figure 19. Maximum Safe Operating Area. Figure 21. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1. Transient thermal response will change depending on the circuit board design. ### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. FACT Quiet Series™ LittleFET™ ACEx™ Power247™ SuperSOT™-6 MICROCOUPLER™ PowerTrench® ActiveArray™ SuperSOT™-8 FAST® Bottomless™ MicroFET™ **OFET®** SvncFET™ FASTr™ CoolFET™ QSTM TinyLogic<sup>®</sup> $\mathsf{FRFET}^\mathsf{TM}$ MicroPak™ CROSSVOLT™ MICROWIRE™ QT Optoelectronics™ TINYOPTO™ GlobalOptoisolator™ TruTranslation™ DOME™ $\mathsf{GTO^{\mathsf{TM}}}$ Quiet Series™ MSX™ UHC™ EcoSPARK™ RapidConfigure™ HiSeC™ MSXPro™ UltraFET® E<sup>2</sup>CMOS<sup>TM</sup> I2CTM $OCX^{TM}$ RapidConnect™ EnSigna™ SILENT SWITCHER® $VCX^{TM}$ ImpliedDisconnect<sup>™</sup> OCXPro<sup>™</sup> FACT™ OPTOLOGIC® SMART START™ ISOPLANAR™ SPM™ Across the board. Around the world.™ OPTOPLANAR™ Stealth™ PACMAN™ The Power Franchise™ РОРТМ SuperSOT™-3 #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY Programmable Active Droop™ FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |