# Product Preview # Half-Bridge Gate Driver, 600 V, 3 A #### Description The FAD6263 is a high voltage half bridge gate driver IC providing 2 complementary outputs for driving power MOSFETs or IGBTs in a half-bridge configuration. It uses the bootstrap technique to ensure a proper drive of the high-side power switch. The driver works with a single input. #### **Features** - Complementary High and Low Drive Outputs - Shoot-Through Protection with adjustable Dead-Time - High Voltage Range: Up to 600 V - DV/dt Immunity ±50 V/ns - Matched Propagation Delay 100 ns - Gate Drive Supply Range from 10 V to 22 V - Output Source / Sink Current Capability 3 A / 3 A - 3.3 V and 5 V Input Logic Pins - Extended Allowable Negative Bridge Pin Voltage Swing to −10 V for Signal Propagation - Under Voltage LockOut (UVLO) for Both Channels - Shutdown Pin with Latched Fault State - AEC-Q100 Qualified and PPAP Capable - This Device is Pb-Free, Halogen Free and is RoHS Compliant #### **Applications** - Automotive - Motor Control (fans, pumps, compressors) - MOSFET and IGBT driver applications #### ON Semiconductor® www.onsemi.com SOIC-16 CASE 751B #### MARKING DIAGRAM FAD6263 = Specific Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week #### **PIN CONNECTIONS** #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------|----------------------|------------------------| | FAD6263M1X | SOIC-16<br>(Pb-Free) | 2,500 /<br>Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Figure 1. Application Schematic - SOIC16 Figure 2. Simplified Block Diagram Figure 3. Pin Connection (Top View) **Table 1. PIN FUNCTION DESCRIPTION** | Pin Number | Pin Name | Description | |------------|----------|--------------------------------------------------------------| | 1 | IN | Logic Input for Complementary Outputs | | 2 | SD | Logic Input Shutdown (Active Low) | | 3 | SR | Shutdown Reset | | 4 | DT | Dead-Time Control with External Resistor (referenced to VSS) | | 5 | VSS | Logic Ground | | 6 | СОМ | Power Ground, Low-Side Driver Return | | 7 | VDD | Low-Side and Logic Power Supply Voltage | | 8 | LOP | Low-Side Driver Output (Pull Up) | | 9 | LON | Low-Side Driver Output (Pull Down) | | 10 | NC | No Electrical Connection (Note 1) | | 11 | NC | No Electrical Connection (Note 1) | | 12 | NC | No Electrical Connection (Note 1) | | 13 | VS | High-Side Floating Supply Return | | 14 | HON | High-Side Driver Output (Pull Down) | | 15 | HOP | High-Side Driver Output (Pull Up) | | 16 | VB | High-Side Floating Supply | <sup>1.</sup> The lead and the silicon die are not electrically connected. Printed circuit board traces are allowable. **Table 2. MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------|---------------------|-------------------------------------|------| | High-Side Floating Supply Voltage | V <sub>B</sub> | -0.3 to 625 | V | | High-Side Floating Offset Voltage | V <sub>S</sub> | $(V_B - 25)$ to $(V_B + 0.3)$ | V | | High-Side Floating Output Voltage | V <sub>HO</sub> | $(V_S - 0.3)$ to $(V_B + 0.3)$ | V | | Low-Side and Logic-Fixed Supply Voltage | V <sub>DD</sub> | -0.3 to 25 | V | | Logic Input Voltage (IN, SD, SR) | V <sub>IN</sub> | -0.3 to (V <sub>DD</sub> + 0.3) | V | | Programmable Dead-Time Pin Voltage | DT | -0.3 to (V <sub>DD</sub> + 0.3) | V | | Low-Side Output Voltage | V <sub>LO</sub> | $(COM - 0.3)$ to $(V_{DD} + 0.3)$ | V | | Power Ground | COM | $(V_{DD} - 25)$ to $(V_{DD} + 0.3)$ | V | | Allowable Offset Voltage Slew Rate | dV <sub>S</sub> /dt | 50 | V/ns | | Power Dissipation (Note 2) | P <sub>D</sub> | 0.86 | W | | Thermal Resistance, Junction-to-Ambient (Do not exceed PD under any circumstances Note 3) | θ <sub>JA</sub> | 145 | °C/W | | Maximum Junction Temperature | T <sub>J(max)</sub> | 150 | °C | | Storage Temperature Range | TSTG | -55 to 150 | °C | | ESD Capability, Human Body Model (Note 4) | ESDHBM | 2 | kV | | ESD Capability, Charged Device Model (Note 4) | ESDCDM | 2 | kV | | Moisture Sensitivity Level | MSL | 1 | _ | | Lead Temperature Soldering Reflow (SMD Styles Only),<br>Pb-Free Versions (Note 5) | T <sub>SLD</sub> | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 2. Do not exceed P<sub>D</sub> under any circumstances. - 3. Refer to the following standards: - JESD51-2: Integral circuits thermal test method environmental conditions natural convection - JESD51-3: Low effective thermal conductivity test board for leaded surface mount packages - This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per ANSI/ESDA/JEDEC JS-001-2012 - ESD Charged Device Model tested per JESD22-C101 - 5. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **Table 3. RECOMMENDED OPERATING RANGES** | Rating | Symbol | Min | Max | Unit | |------------------------------------------------------------------|--------------------|----------------------|-----------------|------| | High-Side V <sub>s</sub> Floating Supply Offset Voltage (Note 6) | Vs | 5 – V <sub>BS</sub> | 600 | V | | High-side V <sub>BS</sub> Bootstrap Voltage | V <sub>BS</sub> | V <sub>BSUV+</sub> | 22 | V | | High-Side Output Voltage | V <sub>HO</sub> | Vs | V <sub>B</sub> | V | | Low-Side and Logic Supply Voltage | V <sub>DD</sub> | V <sub>DDUV+</sub> | 22 | V | | Low-Side Output Voltage | $V_{LO}$ | СОМ | $V_{DD}$ | V | | Logic Input Voltage (IN, SD, SR) | V <sub>IN</sub> | V <sub>SS</sub> | $V_{DD}$ | V | | Programmable Dead-Time Pin Voltage | DT | V <sub>SS</sub> | $V_{DD}$ | V | | Power Ground | СОМ | V <sub>DD</sub> – 22 | V <sub>DD</sub> | V | | Ambient Temperature (Note 7) | T <sub>A</sub> | -40 | 125 | °C | | External Shutdown Input Pull-Up Resistance (Note 8) | R <sub>SDext</sub> | 3.1 | 12.4 | kΩ | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. - 6. Recommended based on min 5 V on VB, for proper operation of the level shifter circuit and ensure proper propagation of the signal from the input to the output. - 7. Power and thermal impedance should be determined with case so T<sub>J</sub> does not exceed 150°C. - 8. Pulled up to 5 V. #### **Table 4. ELECTRICAL CHARACTERISTICS** $V_{BIAS}$ ( $V_{DD}$ , $V_{BS}$ ) = 15 V, $V_{SS}$ = COM = 0 V, DT = $V_{SS}$ and $T_A$ = $-40^{\circ}C$ to 125°C unless otherwise noted.) | Parameter | Test Condition | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------|-----|------|------|------| | POWER SUPPLY SECTION (V <sub>DD</sub> and V <sub>BS</sub> ) | | | | | | | | V <sub>DD</sub> and V <sub>BS</sub> Supply Under–Voltage<br>Positive–going Threshold | | $V_{DDUV+} \ V_{BSUV+}$ | 7.3 | 8.3 | 9.3 | V | | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage<br>Negative-going Threshold | | V <sub>DDUV</sub> _<br>V <sub>BSUV</sub> _ | 6.7 | 7.8 | 8.6 | | | V <sub>DD</sub> and V <sub>BS</sub> Supply Under–Voltage Lockout<br>Hysteresis Voltage | | V <sub>DDUVH</sub><br>V <sub>BSUVH</sub> | | 0.5 | | | | Offset Supply Leakage Current | V <sub>B</sub> = V <sub>S</sub> = 600 V | I <sub>LK</sub> | | | 50 | μΑ | | Quiescent V <sub>DD</sub> Supply Current | V <sub>IN</sub> = 0 V or 5 V | I <sub>QDD</sub> | | 355 | 550 | | | Quiescent V <sub>BS</sub> Supply Current | V <sub>IN</sub> = 0 V or 5 V | I <sub>QBS</sub> | | 45 | 110 | | | Operating V <sub>DD</sub> Supply Current | $V_{IN} = 0 \text{ V or 5V};$<br>$f_{SW} = 20 \text{ kHz}; C_L = 1 \text{ nF}$ | I <sub>PDD</sub> | | 1000 | 2000 | | | Operating V <sub>BS</sub> Supply Current | V <sub>IN</sub> = 0 V or 5 V;<br>f <sub>SW</sub> = 20 kHz; C <sub>L</sub> = 1 nF | I <sub>PBS</sub> | | 700 | 1400 | | | LOGIC INPUT SECTION | | | | • | | | | Logic "1" Input Voltage for IN, SD, SR<br>Threshold (Note 9) | | V <sub>IH</sub> | | 2.1 | 2.5 | V | | Logic "0" Input Voltage for IN, \$\overline{SD}\$, \$R Threshold (Note 9) | | V <sub>IL</sub> | 0.8 | 1.6 | | | | Logic Input High Bias Current | V <sub>IN</sub> = 5 V | I <sub>IN+</sub> | | 20 | 40 | μΑ | | Logic Input Low Bias Current | V <sub>IN</sub> = 0 V | I <sub>IN-</sub> | | | 3 | | | SD High Bias Current | <u>SD</u> = 5 V | I <sub>SD+</sub> | -11 | -6 | | μΑ | | SD Low Output Voltage (Note 10) | 10 k $\Omega$ external pull up to 5 V | $V_{SD-}$ | | | 0.8 | V | | Logic Input Pull-Down/Up Resistance | | R <sub>IN</sub> | 125 | 250 | | kΩ | | Shutdown Input Pull-Up Resistance | | R <sub>SD</sub> | 125 | 250 | | kΩ | | Shutdown Reset Pull-Down Resistance | | R <sub>SRES</sub> | 125 | 250 | | kΩ | | GATE DRIVER OUTPUT SECTION | | | | | | | | High–Level Output Voltage (VB – VOH) for High Side and (VDD – VOL) for Low Side | $V_{IN}$ = 5 V for High Side,<br>$V_{IN}$ = 0 V for Low Side,<br>No Load (I <sub>O</sub> = 0 A) | V <sub>OH</sub> | | | 10 | mV | | Low-Level Output Voltage ( $V_{OH}$ - $V_{S}$ ) for High Side and ( $V_{OL}$ - COM) for Low Side | $V_{IN}$ = 0 V for High Side,<br>$V_{IN}$ = 5 V for Low Side,<br>No Load (I <sub>O</sub> = 0 A) | V <sub>OL</sub> | | | 10 | mV | | Source Peak Pulsed Current | V <sub>OH</sub> = 0 V,<br>Pulse Width ≤10 μs | I <sub>O+</sub> | 2 | 3.3 | | Α | | Sink Peak Pulsed Current | V <sub>OH</sub> = 15 V,<br>Pulse Width ≤10 μs | I <sub>O-</sub> | 2 | 3.3 | | | | Allowable Negative $V_{S}$ Pin Voltage, with signal Propagation capability from IN to HO | V <sub>BS</sub> = 15 V | Vs | -10 | | | V | | Allowable Transient Negative $V_{S}$ Pin Voltage, no signal propagation capability from IN to HO (Note 12) | V <sub>BS</sub> = 15 V | V <sub>S</sub> | -15 | | | V | | Allowable COM-V <sub>SS</sub> Power/Signal Grounds Offset | V <sub>DD</sub> = 15 V, V <sub>SS</sub> = 0 V | COM-V <sub>SS</sub> | -8 | | | V | #### **Table 4. ELECTRICAL CHARACTERISTICS** $V_{BIAS}$ ( $V_{DD}$ , $V_{BS}$ ) = 15 V, $V_{SS}$ = COM = 0 V, DT = $V_{SS}$ and $T_A$ = $-40^{\circ}C$ to 125°C unless otherwise noted.) | Parameter | Test Condition | Symbol | Min | Тур | Max | Unit | | |-------------------------------------------|------------------------------------------------------|--------------------|-----|-----|-----|------|--| | DYNAMIC SECTION | | | | | | | | | Turn-On Propagation Delay (Note 10) | $V_S$ = 0 V, $R_{DT}$ = 0 $\Omega$ , $C_L$ = 1000 pF | t <sub>ON</sub> | | 155 | 230 | ns | | | Turn-Off Propagation Delay (Note 11) | V <sub>S</sub> = 0 V, C <sub>L</sub> = 1000 pF | t <sub>OFF</sub> | | 55 | 90 | ns | | | Delay Matching HO and LO Turn-On | | Mt <sub>ON</sub> | | | 25 | ns | | | Delay Matching HO and LO Turn-Off | | Mt <sub>OFF</sub> | | | 20 | ns | | | Turn-On Rise Time | V <sub>S</sub> = 0 V, C <sub>L</sub> = 1000 pF | t <sub>R</sub> | | 10 | 23 | ns | | | Turn-Off Fall Time | | t <sub>F</sub> | | 10 | 20 | ns | | | Dead-Time:<br>LO Turn-Off to HO Turn-On, | $R_{DT} = 0 \Omega$ | DT | 85 | 120 | 160 | ns | | | HO Turn-Off to LO Turn-On | R <sub>DT</sub> = 200 kΩ | | 0.7 | 1 | 1.5 | μs | | | Dead-Time Matching: | R <sub>DT</sub> = 0 Ω | MDT | | 10 | | ns | | | DT <sub>LO-HO</sub> – DT <sub>HO-LO</sub> | R <sub>DT</sub> = 200 kΩ | 7 | | 75 | | ns | | | Shutdown Minimum Pulse Width | | t <sub>SDMIN</sub> | 270 | 310 | 450 | ns | | | Shutdown Reset Minimum Pulse Width | | t <sub>SRMIN</sub> | 1 | 1.6 | 2.4 | μs | | | UVLO Response Time (Note 12) | | | | 15 | | μs | | | POR Settling Time after Vdd Ramp Up | | t <sub>POR</sub> | | 50 | | μs | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>9.</sup> SR Logic Input Voltage guaranteed by design. 10. The turn-on propagation delay includes the dead time. 11. Turn-off propagation applies to SD pin. See Figure 37 for timing definitions. <sup>12.</sup> Guaranteed by design. #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. Turn-On Propagation Delay vs. Temperature Figure 5. Turn-Off Propagation Delay vs. Temperature Figure 6. Turn-On Rise Time vs. Temperature Figure 7. Turn-Off Fall Time vs. Temperature Figure 8. Dead Time ( $R_{DT}$ = 0 $\Omega$ ) vs. Temperature Figure 9. Dead Time Matching (R<sub>DT</sub> = 0 $\Omega$ ) vs. Temperature #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) Figure 10. Dead Time (R<sub>DT</sub> = 200 k $\Omega$ ) vs. Temperature Figure 11. Dead Time Matching (R<sub>DT</sub> = 200 k $\Omega$ ) vs. Temperature Figure 12. Turn-On Delay Matching vs. Temperature Figure 13. Turn-Off Delay Matching vs. Temperature Figure 14. Dead Time vs. R<sub>DT</sub> Figure 15. Quiescent V<sub>DD</sub> Supply Current vs. Temperature #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) Figure 16. Operating V<sub>DD</sub> Supply Current vs. Temperature Figure 17. Quiescent V<sub>BS</sub> Supply Current vs. Temperature Figure 18. Operating V<sub>BS</sub> Supply Current vs. Temperature Figure 19. $V_{DD}$ UVLO+ vs. Temperature Figure 20. V<sub>DD</sub> UVLO- vs. Temperature Figure 21. $V_{BS}$ UVLO+ vs. Temperature #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) Figure 22. V<sub>BS</sub> UVLO- vs. Temperature Figure 23. High-Level Output Voltage vs. Temperature Figure 24. Low-Level Output Voltage vs. Temperature Figure 25. Logic HIGH Input Voltage vs. Temperature Figure 26. Logic LOW Input Voltage vs. Temperature Figure 27. Logic Input HIGH Bias Current vs. Temperature VIL(V) #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) Figure 28. Allowable Negative $V_{\mbox{\scriptsize S}}$ Voltage vs. Temperature Figure 29. Turn-on Propagation Delay vs. Supply Voltage Figure 30. Turn-off Propagation Delay vs. Supply Voltage Figure 31. Turn-on Rise Time vs. Supply Voltage Figure 32. Turn-off Rise Time vs. Supply Voltage #### **SWITCHING TIME DEFINITIONS** Figure 33. Switching Time and Dead-Time Waveform Definition Figure 34. Delay Matching Waveform Definition #### **APPLICATIONS DESCRIPTION** #### Power On Reset (POR) Sequence The purpose of the POR sequence is to ensure that the logic circuitry has reached a stable state after Vdd has ramped up before the gate driver can be operated: - 1. Ramp up V<sub>DD</sub> to the target operating voltage. - 2. Wait during $t_{\mbox{POR}}$ for the internal logic to settle. - Apply a SR pulse to ensure the LO output is activated. - 4. Wait sufficient time for the bootstrap capacitor to charge. - 5. Operate the device as intended. It is recommended to keep IN low until the bootstrap capacitor is properly charged. The POR sequence is illustrated in Figure 35. Figure 35. POR Sequence #### **Shut Down and Reset Signal** This section describes how to use the $\overline{SD}$ and the SR pins to shutdown the driver outputs, ie pull down all outputs independently from the input signal, and to reactivate them. When the SR pin is pulled down, the $\overline{SD}$ pin is used to trigger a shutdown of the driver outputs and the SR pin is then used to reactivate the outputs. The sequence with the SR pin pulled down: - To shutdown the outputs, pull down the SD pin for a minimum duration of t<sub>SDMIN</sub>. - After being pulled down externally, the $\overline{SD}$ pin is kept low/latched by the internal pull down transistor. The equivalent Rdson resistance of the internal pull down transistor in latch mode is around 300 $\Omega$ . - The output of the driver remains shutdown as long as the $\overline{SD}$ pin is kept pulled down. - The SD pin is released and the outputs are reactivated by pulling up the SR pin for a duration of t<sub>SRMIN</sub>. Refer to Figure 36. Figure 36. Shutdown with SR Pin Pulled Down – Timing Waveform Definition #### **Operating and Reset Signal** Important note: once pulled down, the pin should not be pulled up externally otherwise: - The HO and LO will be reactivated for the duration that <del>SD</del> is forced high. - Additional current drawn by the SD pin through its internal pull down circuit will add needlessly to the total power dissipation of the IC. With equivalent Rdson resistance of 300 Ω, the internal pull down transistor in latch mode can dissipate additional 83 mW if the SD pin is forced externally to 5 V. To prevent this situation after $\overline{SD}$ is latch to low, it is recommended to not force externally any state to $\overline{SD}$ to avoid any conflict with the internal logic of the driver. The $\overline{SD}$ must have the possibility to be pulled up by the external pull up resistor Rsdext after a pulse is given on the SR pin. To do so, the $\overline{SD}$ could be driven by a pull up open drain circuit. # Alternate Operating Mode with SR Pin Pulled Up and SD Pin Used as Enable When the SR pin is kept pulled up, the pin operates similar to an Enable. With the SR pin pulled up: - When the pin is pulled down, all outputs are pulled down independently from the input pin. - When the pin is pulled up, the outputs are activated and respond to the input pin. Note: as long as the SR pin is pulled up, the pin does not draw any current through its internal pull down transistor. The internal pull down transistor remains open with SR pin being pulled up. Refer to Figure 37. Figure 37. Shutdown with SR Pin Pulled Down SR Pin Pulled Up #### Adjustable Dead time The dead time between turn off and turn on of the opposite outputs can be adjusted with an external resistor. The relation between the resistor value and the dead time is defined in the Figure 14. A floating DT pin would not allow any output to turn on. This pin must be connected to ground with a proper resistor. #### **UVLO** Two independent Under Voltage Lock Out circuitries monitor the Vbs voltage and the Vdd to Vss voltage. - If the Vbs voltage drops below the negative going threshold voltage, then the output of the high side is pulled down. - If the Vdd voltage drops below the negative going threshold voltage, then the output of the low side as well as the output of the high side is pulled down. In both cases, the outputs will be reactivated at the next positive edge at the input after the Vbs/Vdd voltages reach again the positive going threshold voltage. Note that an under voltage lockout event has no impact to the Shutdown functionality and it does not need a signal on the SR pin to reactivate the output. #### **Pull Up and Pull Down Outputs** The turn on and turn off speed can be defined separately without the need for a diode in the gate resistance path. HOP and LOP are the pull up output stages that command the turn on of the power switch to drive. The value of R1 and R3 consequently impacts the turn on speed. HON and LON are the pull down output stages that command the turn off of the power switch to drive. The value of R2 and R4 consequently impacts the turn off speed. # **MECHANICAL CASE OUTLINE** **DATE 29 DEC 2006** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - PHOI HUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | | 2.<br>3. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE EMITTER BASE EMITTER BASE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | CATHODE<br>ANODE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #2 COLLECTOR, #3 | STYLE 4: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COLLECTOR, DYN<br>COLLECTOR, #1<br>COLLECTOR, #2<br>COLLECTOR, #3<br>COLLECTOR, #3<br>COLLECTOR, #4<br>COLLECTOR, #4<br>BASE, #4<br>EMITTER, #4<br>BASE, #3<br>EMITTER, #3<br>BASE, #2 | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------| | 14. | COLLECTOR | | NO CONNECTION | 14. | | 14. | | SOLDERING | FOOTPRINT | | 15. | EMITTER | | ANODE | 15. | | 15. | BASE, #1 | 8 | X | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | ^<br>40 <del></del> | | | | | | | , | | , | | 6X 1.12 | | STYLE 5: | DDAIN DVE #4 | STYLE 6: | OATHODE | STYLE 7: | COURCE N OU | | | ' | 0.1.12 | | PIN 1. | DRAIN, DYE #1 | PIN 1. | | PIN 1. | SOURCE N-CH | Τ\ | | <u></u> | 16 | | 2. | DRAIN, #1 | 2.<br>3. | CATHODE<br>CATHODE | 2. | COMMON DRAIN (OUTPU | | | ↓ └── | 10 | | 3.<br>4. | DRAIN, #2<br>DRAIN, #2 | 3.<br>4. | CATHODE | 3.<br>4. | COMMON DRAIN (OUTPU'<br>GATE P-CH | 1) | | <u>*</u> | | | 4.<br>5. | DRAIN, #2<br>DRAIN, #3 | 4.<br>5. | CATHODE | 4.<br>5. | COMMON DRAIN (OUTPU | Τ\ | | | | | 5.<br>6. | DRAIN, #3 | 5.<br>6. | CATHODE | 6. | COMMON DRAIN (OUTPU | | 1 | .58 <b>∱</b> | | | 7. | DRAIN, #4 | 7. | | 7. | COMMON DRAIN (OUTPU | | U. | .58 | | | 8. | DRAIN, #4 | 8. | CATHODE | 8. | SOURCE P-CH | ., | | | | | 9. | GATE, #4 | 9. | ANODE | 9. | SOURCE P-CH | | | | | | 10. | SOURCE, #4 | 10. | ANODE | 10. | COMMON DRAIN (OUTPU | T) | | | | | 11. | , | 11. | | 11. | COMMON DRAIN (OUTPU | | | | | | 12. | SOURCE, #3 | 12. | ANODE | 12. | COMMON DRAIN (OUTPU | T) | | | | | 13. | GATE, #2 | 13. | ANODE | 13. | GATE N-CH | | | | | | 14. | SOURCE, #2 | 14. | ANODE | 14. | COMMON DRAIN (OUTPU | T) | | | —— ↓ PITCH | | 15. | GATE, #1 | 15. | ANODE | 15. | COMMON DRAIN (OUTPU | T) | | | <u>+-+</u> - | | 16. | SOURCE, #1 | 16. | ANODE | 16. | SOURCE N-CH | | | | | | | | | | | | | | 8 | 9 ++ 7 | | | | | | | | | | , | DIMENSIONS: MILLIMETERS | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | DESCRIPTION: | SOIC-16 | | PAGE 1 OF 1 | | | | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative