www.ti.com # 12-/14-/16-Bit, Octal-Channel, Ultra-Low Glitch, Voltage Output DIGITAL-TO-ANALOG CONVERTERS with 2.5V, 2ppm/°C Internal Reference #### **FEATURES** - Relative Accuracy: - DAC7568 (12-Bit): 0.3 LSB INL - DAC8168 (14-Bit): 1 LSB INL - DAC8568 (16-Bit): 4 LSB INL - Glitch Energy: 0.1nV-s - Internal Reference: - 2.5V Reference Voltage (disabled by default) - 0.004% Initial Accuracy (typ) - 2ppm/°C Temperature Drift (typ) - 5ppm/°C Temperature Drift (max) - 20mA Sink/Source Capability - Power-On Reset to Zero Scale or Midscale - Ultra-Low Power Operation: 1.25mA at 5V Including Internal Reference Current - Wide Power-Supply Range: +2.7V to +5.5V - Monotonic Over Entire Temperature Range - Low-Power Serial Interface with Schmitt-Triggered Inputs: Up to 50MHz - On-Chip Output Buffer Amplifier with Rail-to-Rail Operation - Temperature Range: –40°C to +125°C #### **APPLICATIONS** - Portable Instrumentation - Closed-Loop Servo-Control/Process Control - Data Acquisition Systems - Programmable Attenuation, Digital Gain, and Offset Adjustment - Programmable Voltage and Current Sources #### DESCRIPTION The DAC7568, DAC8168, and DAC8568 are low-power, voltage-output, eight-channel, 12-, 14-, and 16-bit digital-to-analog converters (DACs), respectively. These devices include a 2.5V, 2ppm/°C internal reference (disabled by default), giving a full-scale output voltage range of 2.5V or 5V. The internal reference has an initial accuracy of 0.004% and can source up to 20mA at the V<sub>REF</sub>IN/V<sub>REF</sub>OUT pin. These devices are monotonic, providing excellent linearity and minimizing undesired code-to-code transient voltages (glitch). They use a versatile 3-wire serial interface that operates at clock rates up to 50MHz. The interface is compatible with standard SPI™, QSPI™, Microwire™, and digital signal processor (DSP) interfaces. The DAC7568, DAC8168, and DAC8568 incorporate a power-on-reset circuit that ensures the DAC output powers up at either zero scale or midscale until a valid code is written to the device. These devices contain a power-down feature, accessed over the serial interface, that reduces current consumption to typically 0.18 $\mu$ A at 5V. Power consumption (including internal reference) is typically 2.9mW at 3V, reducing to less than 1 $\mu$ W in power-down mode. The low power consumption, internal reference, and small footprint make these devices ideal for portable, battery-operated equipment. The DAC7568, DAC8168, and DAC8568 are drop-in and function-compatible with each other, and are available in TSSOP-16 and TSSOP-14 packages. | DEVICE COMPARISON | 12-BIT | 14-BIT | 16-BIT | ĺ | |------------------------------|---------|---------|---------|---| | Pin- and Function-Compatible | DAC7568 | DAC8168 | DAC8568 | Ì | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPI, QSPI are trademarks of Motorola, Inc. Microwire is a trademark of National Semiconductor. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION(1) | PRODUCT | MAXIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | MAXIMUM<br>REFERENCE<br>DRIFT<br>(ppm/°C) | OUTPUT<br>VOLTAGE<br>FULL-SCALE<br>RANGE | RESET TO | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | |----------|------------------------------------------|--------------------------------------------------|-------------------------------------------|------------------------------------------|----------|------------------|-----------------------|-----------------------------------|--------------------| | DAC8568A | ±12 | ±1 | 25 | 2.5V | Zero | TSSOP-16 | PW | -40°C to +125°C | DA8568A | | DAC8568B | ±12 | ±1 | 25 | 2.5V | Midscale | TSSOP-16 | PW | -40°C to +125°C | DA8568B | | DAC8568C | ±12 | ±1 | 5 | 5V | Zero | TSSOP-16 | PW | -40°C to +125°C | DA8568C | | DAC8568D | ±12 | ±1 | 5 | 5V | Midscale | TSSOP-16 | PW | -40°C to +125°C | DA8568D | | DAC8168A | ±4 | ±0.5 | 25 | 2.5V | Zero | TSSOP-14 | PW | -40°C to +125°C | DA8168A | | DAC8168C | ±4 | ±0.5 | 5 | 5V | Zero | TSSOP-16 | PW | -40°C to +125°C | DA8168C | | DAC7568A | ±1 | ±0.25 | 25 | 2.5V | Zero | TSSOP-14 | PW | -40°C to +125°C | DA7568A | | DAC7568C | ±1 | ±0.25 | 5 | 5V | Zero | TSSOP-16 | PW | -40°C to +125°C | DA7568C | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. ## ABSOLUTE MAXIMUM RATINGS(1) Over operating free-air temperature range (unless otherwise noted). | PARAMETER | DAC7568/DAC8168/DAC8568 | UNIT | |-------------------------------------------------|---------------------------------|------| | AV <sub>DD</sub> to GND | -0.3 to +6 | V | | Digital input voltage to GND | -0.3 to +AV <sub>DD</sub> + 0.3 | V | | V <sub>OUT</sub> to GND | -0.3 to +AV <sub>DD</sub> + 0.3 | V | | V <sub>REF</sub> to GND | -0.3 to +AV <sub>DD</sub> + 0.3 | V | | Operating temperature range | -40 to +125 | °C | | Storage temperature range | -65 to +150 | °C | | Junction temperature range (T <sub>J</sub> max) | +150 | °C | | Power dissipation | $(T_J \max - T_A)/\theta_{JA}$ | W | | Thermal impedance, $\theta_{JA}$ | +118 | °C/W | | Thermal impedance, $\theta_{JC}$ | +29 | °C/W | <sup>(1)</sup> Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** At $AV_{DD}$ = 2.7V to 5.5V and over -40°C to +125°C (unless otherwise noted). | | | | DAC7568/D | AC8168/DA | C8568 | | |----------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------|-----------|-----------|------------------|------------------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | STATIC PER | RFORMANCE <sup>(1)</sup> | | | | , | | | | Resolution | | 16 | | | Bits | | DAC8568 | Relative accuracy | Measured by the line passing through codes 485 and 64714 | | ±4 | ±12 | LSB | | | Differential nonlinearity | 16-bit monotonic | | ±0.2 | ±1 | LSB | | | Resolution | | 14 | | | Bits | | DAC8168 | Relative accuracy | Measured by the line passing through codes 120 and 16200 | | ±1 | ±4 | LSB | | | Differential nonlinearity | 14-bit monotonic | | ±0.1 | ±0.5 | LSB | | | Resolution | | 12 | | | Bits | | DAC7568 | Relative accuracy | Measured by the line passing through codes 30 and 4050 | | ±0.3 | ±1 | LSB | | | Differential nonlinearity | 12-bit monotonic | | ±0.05 | ±0.25 | LSB | | Offset error | | Extrapolated from two-point line <sup>(1)</sup> , unloaded | | ±1 | ±4 | mV | | Offset error d | lrift | | | ±0.5 | | μV/°C | | Full-scale err | or | DAC register loaded with all '1's | | ±0.03 | ±0.2 | % of FSR | | Zero-code er | ror | DAC register loaded with all '0's | | 1 | 4 | mV | | Zero-code er | ror drift | | | ±2 | | μV/°C | | Gain error | | Extrapolated from two-point line <sup>(1)</sup> , unloaded | | ±0.01 | ±0.15 | % of FSR | | Gain tempera | ature coefficient | | | ±1 | | ppm of<br>FSR/°C | | OUTPUT CH | ARACTERISTICS (2) | | | | | | | Output voltae | vo rongo | AV <sub>DD</sub> ≥ 2.7V; grades A and B: maximum output voltage 2.5V when using internal reference | 0 | | ۸١/ | V | | Output voltag | ge range | $\text{AV}_{\text{DD}} \geq 5\text{V};$ grades C and D: maximum output voltage 5V when using internal reference | O | | AV <sub>DD</sub> | V | | Output valtas | ge settling time | DACs unloaded; 1/4 scale to 3/4 scale to ±0.024% | | 5 | 10 | | | Output voltag | ge settiing time | $R_L = 1M\Omega$ | | 10 | | μs | | Slew rate | | | | 0.75 | | V/μs | | Connecitive le | ad atability | R <sub>L</sub> = ∞ | | 1000 | | n.E | | Capacitive lo | ad Stability | $R_L = 2k\Omega$ | | 3000 | | pF | | Code change | glitch impulse | 1LSB change around major carry | | 0.1 | | nV-s | | Digital feedth | rough | SCLK toggling, SYNC high | | 0.1 | | nV-s | | Dawar on alit | iah immulaa | $R_L = 2k\Omega, C_L = 470pF, AV_{DD} = 5.5V$ | | 10 | | mV | | Power-on glit | ch impuise | $R_L = 2k\Omega$ , $C_L = 470pF$ , $AV_{DD} = 2.7V$ | | 6 | | mV | | Channel-to-cl | hannel dc crosstalk | Full-scale swing on adjacent channel | | 0.1 | | LSB | | Channel-to-cl | hannel ac crosstalk | $R_L = 2k\Omega, C_L = 420pF, 1kHz$ full-scale sine wave, outputs unloaded | | -109 | | dB | | DC output im | pedance | At mid-code input | | 4 | | Ω | | Short-circuit | current | DAC outputs at full-scale, DAC outputs shorted to GND | | 11 | | mA | | Power-up tim | ne, including settling time | Coming out of power-down mode | | 50 | | μs | <sup>(1) 16-</sup>bit: codes 485 and 64714; 14-bit: codes 120 and 16200; 12-bit: codes 30 and 4050 <sup>(2)</sup> Specified by design or characterization; not production tested. # **ELECTRICAL CHARACTERISTICS (continued)** At $AV_{DD}$ = 2.7V to 5.5V and over -40°C to +125°C (unless otherwise noted). | | | DAC7568/D | AC8168/DA | AC8568 | | |-----------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------|-----------|---------------------|--------------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | AC PERFORMANCE <sup>(3)</sup> | | | | | | | SNR | | | 83 | | dB | | THD | $T_A = +25$ °C, BW = 20kHz, AV <sub>DD</sub> = 5V, $f_{OUT} = 1$ kHz, | | -63 | | dB | | SFDR | first 19 harmonics removed for SNR calculation, at 16-bit level | | 63 | | dB | | SINAD | | | 62 | | dB | | DAC output noise density | T <sub>A</sub> = +25°C, at zero-code input, f <sub>OUT</sub> = 1kHz | | 90 | | nV/√ <del>Hz</del> | | DAC output noise | T <sub>A</sub> = +25°C, at mid-code input, 0.1Hz to 10Hz | | 2.6 | | $\mu V_{PP}$ | | REFERENCE | | 1 | | | | | | $AV_{DD} = 5.5V$ | | 360 | | μΑ | | Internal reference current consumption | $AV_{DD} = 3.6V$ | | 348 | | μΑ | | External reference current | External V <sub>REF</sub> = 2.5V (when internal reference is disabled), all eight channels active | | 80 | | μА | | | Grades A/B, AV <sub>DD</sub> = 2.7V to 5.5V | 0 | | AV <sub>DD</sub> | V | | V <sub>REF</sub> IN Reference input range | Grades C/D, AV <sub>DD</sub> = 5.0V to 5.5V | 0 | | AV <sub>DD</sub> /2 | V | | Reference input impedance | | | 8 | | kΩ | | REFERENCE OUTPUT | | | | | | | Output voltage | T <sub>A</sub> = +25°C; all grades | 2.4995 | 2.5 | 2.5005 | V | | Initial accuracy | T <sub>A</sub> = +25°C, all grades | -0.02 | ±0.004 | 0.02 | % | | | DAC7568/DAC8168/DAC8568 <sup>(4)</sup> ,grades A/B | | 5 | 25 | | | Output voltage temperature drift | DAC7568/DAC8168/DAC8568 <sup>(5)</sup> , grades C/D | | 2 | 5 | ppm/°C | | Output voltage noise | f = 0.1Hz to 10Hz | | 12 | | $\mu V_{PP}$ | | | $T_A = +25^{\circ}C$ , $f = 1MHz$ , $C_L = 0\mu F$ | | 50 | | | | Output voltage noise density (high-frequency noise) | $T_A = +25^{\circ}C$ , $f = 1MHz$ , $C_L = 1\mu F$ | | 20 | | nV/√ <del>Hz</del> | | (High-frequency floise) | $T_A = +25^{\circ}C$ , $f = 1MHz$ , $C_L = 4\mu F$ | | 16 | | | | Load regulation, sourcing <sup>(6)</sup> | T <sub>A</sub> = +25°C | | 30 | | μV/mA | | Load regulation, sinking <sup>(6)</sup> | T <sub>A</sub> = +25°C | | 15 | | μV/mA | | Output current load capability <sup>(3)</sup> | | | ±20 | | mA | | Line regulation | T <sub>A</sub> = +25°C | | 10 | | μV/V | | Long-term stability/drift (aging) <sup>(6)</sup> | $T_A = +25$ °C, time = 0 to 1900 hours | | 50 | | ppm | | | First cycle | | 100 | | | | Thermal hysteresis (6) | Additional cycles | | 25 | | ppm | | LOGIC INPUTS <sup>(3)</sup> | , | -1 | | I | | | Input current | | | ±1 | | μΑ | | V <sub>IN</sub> L Logic input LOW voltage | 2.7V ≤ AV <sub>DD</sub> ≤ 5.5V | | | 0.8 | V | | V <sub>IN</sub> H Logic input HIGH voltage | 2.7V ≤ AV <sub>DD</sub> ≤ 5.5V | 1.8 | | | V | | Pin capacitance | | | | 3 | pF | <sup>(3)</sup> Specified by design or characterization; not production tested. (4) Reference is trimmed and tested at room temperature, and is characterized from -40°C to +125°C. Reference is trimmed and tested at two temperatures (+25°C and +105°C), and is characterized from -40°C to +125°C. Explained in more detail in the *Application Information* section of this data sheet. # **ELECTRICAL CHARACTERISTICS (continued)** At $AV_{DD} = 2.7V$ to 5.5V and over $-40^{\circ}C$ to $+125^{\circ}C$ (unless otherwise noted). | | | | DAC7568/D/ | AC8168/DAG | C8568 | | |--------------------------------|------------------------|-----------------------------------------------------------------------------|------------|------------|-------|-------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | POWER REQI | UIREMENTS | | | | | | | AV <sub>DD</sub> | | | 2.7 | | 5.5 | V | | | Normal mode, internal | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.95 | 1.4 | mA | | | reference switched off | $AV_{DD} = 2.7V$ to 3.6V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.81 | 1.3 | MA | | I <sub>DD</sub> <sup>(7)</sup> | Normal mode, internal | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 1.25 | 2.0 | mA | | IDD` ′ | reference switched on | $AV_{DD} = 2.7V$ to 3.6V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 1.1 | 1.9 | IIIA | | | All power-down modes | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.18 | 3 | μА | | | All power-down modes | $AV_{DD}$ = 2.7V to 3.6V<br>$V_{IN}H$ = $AV_{DD}$ and $V_{IN}L$ = $AV_{DD}$ | | 0.10 | 2.5 | μΑ | | | Normal mode, internal | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 3.4 | 7.7 | mW | | | reference switched off | $AV_{DD} = 2.7V$ to 3.6V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 2.2 | 4.7 | IIIVV | | Power | Normal mode, internal | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 4.5 | 11 | mW | | dissipation <sup>(7)</sup> | reference switched on | $AV_{DD} = 2.7V$ to 3.6V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 2.9 | 6.8 | IIIVV | | | All power down modes | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.6 | 16 | \^/ | | | All power-down modes | $AV_{DD} = 2.7V$ to 3.6V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.3 | 9 | μW | | <b>TEMPERATUI</b> | RE RANGE | | | | | | | Specified perfo | ormance | | -40 | | +125 | °C | <sup>(7)</sup> Input code = midscale, no load. #### PIN CONFIGURATIONS ## **PIN DESCRIPTIONS** | 16-PIN | 14-PIN | NAME | DESCRIPTION | |--------|--------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | _ | LDAC | Load DACs. | | 2 | 1 | SYNC | Level-triggered control input (active low). This input is the frame synchronization signal for the input data. When \$\overline{SYNC}\$ goes low, it enables the input shift register, and data are sampled on subsequent falling clock edges. The DAC output updates following the 32nd clock. If \$\overline{SYNC}\$ is taken high before the 31st clock edge, the rising edge of \$\overline{SYNC}\$ acts as an interrupt, and the write sequence is ignored by the DAC7568/DAC8168/DAC8568. Schmitt-Trigger logic input. | | 3 | 2 | $AV_DD$ | Power-supply input, 2.7V to 5.5V | | 4 | 3 | $V_{OUT}A$ | Analog output voltage from DAC A | | 5 | 4 | $V_{OUT}C$ | Analog output voltage from DAC C | | 6 | 5 | $V_{OUT}E$ | Analog output voltage from DAC E | | 7 | 6 | V <sub>OUT</sub> G | Analog output voltage from DAC G | | 8 | 7 | V <sub>REF</sub> IN/<br>V <sub>REF</sub> OUT | Positive reference input / reference output 2.5V if internal reference used. (1) | | 9 | _ | CLR | Asynchronous clear input. | | 10 | 8 | $V_{OUT}H$ | Analog output voltage from DAC H | | 11 | 9 | $V_{OUT}F$ | Analog output voltage from DAC F | | 12 | 10 | V <sub>OUT</sub> D | Analog output voltage from DAC D | | 13 | 11 | V <sub>OUT</sub> B | Analog output voltage from DAC B | | 14 | 12 | GND | Ground reference point for all circuitry on the device | | 15 | 13 | D <sub>IN</sub> | Serial data input. Data are clocked into the 32-bit input shift register on each falling edge of the serial clock input. Schmitt-Trigger logic input. | | 16 | 14 | SCLK | Serial clock input. Data can be transferred at rates up to 50MHz. Schmitt-Trigger logic input. | <sup>(1)</sup> Grades A and B, external $V_{REF}IN$ (max) $\leq AV_{DD}$ ; grades C and D, external $V_{REF}IN$ (max) $\leq AV_{DD}/2$ . ## **TIMING DIAGRAM** - (1) Asynchronous LDAC update mode. For more information and details, see the LDAC Functionality section. - Synchronous LDAC update mode. For more information and details, see the LDAC Functionality section. Figure 1. Serial Write Operation ## TIMING REQUIREMENTS(1)(2) At $AV_{DD} = 2.7V$ to 5.5V and over $-40^{\circ}$ C to $+125^{\circ}$ C (unless otherwise noted). | | | | DAC7568/D | AC8168/DA | C8568 | | |--------------------|----------------------------------------------------------------------------|-----------------------------------|--------------------|-----------|-------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | t <sub>1</sub> | SCLK falling edge to SYNC falling edge (for successful write operation) | AV <sub>DD</sub> = 2.7V to 5.5V | 10 | | | ns | | t <sub>2</sub> (3) | SCLK cycle time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 20 | | | ns | | t <sub>3</sub> | SYNC rising edge to 31st SCLK falling edge (for successful SYNC interrupt) | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 13 | | | ns | | t <sub>4</sub> | Minimum SYNC HIGH time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 80 | | | ns | | t <sub>5</sub> | SYNC to SCLK falling edge setup time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 13 | | | ns | | t <sub>6</sub> | SCLK LOW time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 8 | | | ns | | t <sub>7</sub> | SCLK HIGH time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 8 | | | ns | | t <sub>8</sub> | SCLK falling edge to SYNC rising edge | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 10 | | | ns | | t <sub>9</sub> | Data setup time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 6 | | | ns | | t <sub>10</sub> | Data hold time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 4 | | | ns | | t <sub>11</sub> | SCLK falling edge to LDAC falling edge for asynchronous LDAC update mode | AV <sub>DD</sub> = 2.7V to 5.5V | 40 | | | ns | | t <sub>12</sub> | LDAC pulse width LOW time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 80 | | | ns | | t <sub>13</sub> | LDAC falling edge to SCLK falling edge for synchronous LDAC update mode | AV <sub>DD</sub> = 2.7V to 5.5V | 4 × t <sub>1</sub> | | | ns | | t <sub>14</sub> | 32nd SCLK falling edge to LDAC rising edge | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 40 | | | ns | | t <sub>15</sub> | CLR pulse width LOW time | $AV_{DD} = 2.7V \text{ to } 5.5V$ | 80 | | | ns | - All input signals are specified with $t_R$ = $t_F$ = 3ns (10% to 90% of AV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2. See the *Serial Write Operation* timing diagram. - Maximum SCLK frequency is 50MHz at $AV_{DD} = 2.7V$ to 5.5V. # **INSTRUMENTS** #### TYPICAL CHARACTERISTICS: Internal Reference At $T_A = +25$ °C, unless otherwise noted. Figure 2. REFERENCE OUTPUT TEMPERATURE DRIFT REFERENCE OUTPUT TEMPERATURE DRIFT (-40°C to +125°, Grades A and B) Figure 3. REFERENCE OUTPUT TEMPERATURE DRIFT (0°C to +125°C, Grades C and D) Figure 4. Figure 7. See the Application Information section of this data sheet for more details. (1) ## TYPICAL CHARACTERISTICS: Internal Reference (continued) At $T_A = +25$ °C, unless otherwise noted. Figure 9. vs SUPPLY VOLTAGE (Grades A and B) 2.503 +125°C 2.502 2.501 S +25°C 2 500 2.499 -40°C 2.498 3.0 3.5 5.0 5.5 $\mathsf{AV}_\mathsf{DD}\left(\mathsf{V}\right)$ Figure 13. #### TYPICAL CHARACTERISTICS: DAC at $AV_{DD} = 5.5V$ Channel-specific information provided as examples. At T<sub>A</sub> = +25°C, external reference used, DAC output not loaded, and all DAC codes in straight binary data format, unless otherwise noted. Figure 14. Figure 16. LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE (-40°C) Figure 15. #### LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE (-40°C) Figure 17. #### LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE (+25°C) Figure 19. -1.0 0 8192 # TYPICAL CHARACTERISTICS: DAC at $AV_{DD} = 5.5V$ (continued) Channel-specific information provided as examples. At $T_A = +25$ °C, external reference used, DAC output not loaded, and all DAC codes in straight binary data format, unless otherwise noted. 16384 24576 32768 40960 49152 57344 65536 Figure 25. Channel-specific information provided as examples. At $T_A = +25$ °C, external reference used, DAC output not loaded, and all DAC codes in straight binary data format, unless otherwise noted. Submit Documentation Feedback 35 50 Temperature (°C) Figure 30. 35 50 Temperature (°C) Figure 31. -0.035 -0.045 -40 -25 -10 -40 -25 -10 Channel-specific information provided as examples. At $T_A = +25$ °C, external reference used, DAC output not loaded, and all DAC codes in straight binary data format, unless otherwise noted. Figure 32. Figure 33. 5 6 SOURCE CURRENT AT POSITIVE RAIL (Grades C and D) I<sub>SOURCE</sub> (mA) **Figure 36.** 8 9 10 $AV_{DD} = 5.5V$ Internal Reference Enabled DAC Loaded with FFFFh 2.5 2.0 0 Figure 38. Figure 39. POWER-SUPPLY CURRENT vs POWER-SUPPLY VOLTAGE 1300 $AV_{DD} = 2.7V \text{ to } 5.5V$ Internal Reference Enabled POWER-DOWN CURRENT vs POWER-SUPPLY VOLTAGE 0.20 $AV_{DD} = 2.7V \text{ to } 5.5V$ Power-Down Current (µA) 0.15 0.10 0.05 0 3.1 3.5 4.3 5.5 2.7 5.1 $AV_{DD}(V)$ Figure 42. Figure 44. POWER-SUPPLY CURRENT Figure 46. Figure 47. THIRD HARMONIC DISTORTION FULL-SCALE SETTLING TIME: 5V RISING EDGE Figure 52. TOTAL HARMONIC DISTORTION vs OUTPUT FREQUENCY FULL-SCALE SETTLING TIME: 5V FALLING EDGE Figure 53. Channel-specific information provided as examples. At $T_A = +25$ °C, external reference used, DAC output not loaded, and all DAC codes in straight binary data format, unless otherwise noted. # HALF-SCALE SETTLING TIME: 5V RISING EDGE Time (2µs/div) Figure 54. #### **CLOCK FEEDTHROUGH** 2MHz, MIDSCALE Figure 56. # POWER-ON GLITCH RESET TO MIDSCALE Figure 58. # HALF-SCALE SETTLING TIME: 5V FALLING EDGE Time (2µs/div) Figure 55. #### **POWER-ON GLITCH RESET TO ZERO SCALE** Time (4ms/div) Figure 57. #### POWER-OFF GLITCH Figure 59. ## TYPICAL CHARACTERISTICS: DAC at $AV_{DD} = 5.5V$ (continued) Channel-specific information provided as examples. At $T_A = +25$ °C, external reference used, DAC output not loaded, and all DAC codes in straight binary data format, unless otherwise noted. # GLITCH ENERGY: 5V, 1LSB STEP, RISING EDGE AV<sub>DD</sub> = 5.5V From Code:7FFFh Figure 60. **GLITCH ENERGY: 5V, 4LSB STEP, RISING EDGE** Figure 62. GLITCH ENERGY: 5V, 16LSB STEP, RISING EDGE Figure 64. # GLITCH ENERGY: 5V, 1LSB STEP, FALLING EDGE Figure 61. #### **GLITCH ENERGY: 5V, 4LSB STEP, FALLING EDGE** Time (5µs/div) Figure 63. # GLITCH ENERGY: 5V, 16LSB STEP, FALLING EDGE Figure 65. Channel-specific information provided as examples. At $T_A = +25$ °C, external reference used, DAC output not loaded, and all DAC codes in straight binary data format, unless otherwise noted. Figure 67. (1) See the Application Information section of this data sheet for more details. ## TYPICAL CHARACTERISTICS: DAC at $AV_{DD} = 3.6V$ Figure 68. Figure 69. Figure 70. Figure 71. Figure 73. 6 4 ## TYPICAL CHARACTERISTICS: DAC at $AV_{DD} = 2.7V$ Channel-specific information provided as examples. At $T_A = +25$ °C, internal reference used, and DAC output not loaded, all DAC codes in straight binary data format, unless otherwise noted Figure 78. LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE (-40°C) Figure 77. #### LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE (-40°C) Figure 79. #### LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE (+25°C) Figure 81. Figure 100. Figure 101. POWER-SUPPLY CURRENT HISTOGRAM POWER-SUPPLY CURRENT vs LOGIC INPUT VOLTAGE **POWER-SUPPLY CURRENT** rigure 105. Channel-specific information provided as examples. At T<sub>A</sub> = +25°C, internal reference used, and DAC output not loaded, all DAC codes in straight binary data format, unless otherwise noted # FULL-SCALE SETTLING TIME: 2.7V RISING EDGE Figure 106. #### HALF-SCALE SETTLING TIME: 2.7V RISING EDGE Time (2µs/div) Figure 108. # FULL-SCALE SETTLING TIME: 2.7V FALLING EDGE Time (2µs/div) Figure 107. #### **HALF-SCALE SETTLING TIME:** 2.7V FALLING EDGE Figure 109. # POWER-ON GLITCH RESET TO ZERO SCALE Figure 111. Channel-specific information provided as examples. At $T_A = +25$ °C, internal reference used, and DAC output not loaded, all DAC codes in straight binary data format, unless otherwise noted Figure 112. GLITCH ENERGY: 2.7V, 1LSB STEP, RISING EDGE Figure 114. GLITCH ENERGY: 2.7V, 4LSB STEP, RISING EDGE POWER-OFF GLITCH Figure 113. #### GLITCH ENERGY: 2.7V, 1LSB STEP, FALLING EDGE Time (5µs/div) Figure 115. #### GLITCH ENERGY: 2.7V, 4LSB STEP, FALLING EDGE Figure 117. Channel-specific information provided as examples. At $T_A = +25$ °C, internal reference used, and DAC output not loaded, all DAC codes in straight binary data format, unless otherwise noted # GLITCH ENERGY: 2.7V, 16LSB STEP, RISING EDGE AV\_DD = 2.7V From Code:7FF0h To Code: 8000h Channel B as Example Glitch Impulse -0.2nV-s LDAC/Clock Feedthrough Time (5µs/div) Figure 118. Figure 119. #### THEORY OF OPERATION ## **DIGITAL-TO-ANALOG CONVERTER (DAC)** The DAC7568, DAC8168, and DAC8568 architecture consists of eight string DACs each followed by an output buffer amplifier. The devices include an internal 2.5V reference with 2ppm/°C temperature drift performance, and offer either 5V or 2.5V full scale output voltage. Figure 120 shows a principal block diagram of the DAC architecture. Figure 120. Device Architecture The input coding to the DAC7568, DAC8168, and DAC8568 is straight binary, so the ideal output voltage is given by Equation 1: $$V_{OUT} = \left(\frac{D_{IN}}{2^n}\right) \times V_{REF} \times Gain$$ (1) #### Where: $D_{\text{IN}}$ = decimal equivalent of the binary code that is loaded to the DAC register. It can range from 0 to 4095 for DAC7568 (12 bit), 0 to 16,383 for DAC8168 (14 bit), and 0 to 65535 for DAC8568 (16 bit). n = resolution in bits; either 12 (DAC7568), 14 (DAC8168) or 16 (DAC8568) Gain = 1 for A/B grades or 2 for C/D grades. #### **RESISTOR STRING** The resistor string section is shown in Figure 121. It is simply a string of resistors, each of value *R*. The code loaded into the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier by closing one of the switches connecting the string to the amplifier. It is monotonic because it is a string of resistors. Figure 121. Resistor String #### **OUTPUT AMPLIFIER** The output buffer amplifier is capable of generating rail-to-rail voltages on its output, giving a maximum output range of 0V to $\text{AV}_{\text{DD}}.$ It is capable of driving a load of $2k\Omega$ in parallel with 3000pF to GND. The source and sink capabilities of the output amplifier can be seen in the Typical Characteristics. The typical slew rate is $0.75\text{V}/\mu\text{s},$ with a typical full-scale settling time of $5\mu\text{s}$ with the output unloaded. #### INTERNAL REFERENCE The DAC7568, DAC8168, and DAC8568 include a 2.5V internal reference that is disabled by default. The internal reference is externally available at the $V_{REF}IN/V_{REF}OUT$ pin. A minimum 100nF capacitor is recommended between the reference output and GND for noise filtering. The internal reference of the DAC7568, DAC8168, and DAC8568 is a bipolar, transistor-based, precision bandgap voltage reference. Figure 122 shows the basic bandgap topology. Transistors Q<sub>1</sub> and Q<sub>2</sub> are biased such that the current density of Q<sub>1</sub> is greater than that of Q2. The difference of the two base-emitter voltages (V<sub>BE1</sub> - V<sub>BE2</sub>) has a positive temperature coefficient and is forced across resistor R<sub>1</sub>. This voltage is gained up and added to the base-emitter voltage of Q2, which has a negative temperature coefficient. The resulting output voltage independent of temperature. The is virtually short-circuit current is limited by design to approximately 100mA. Figure 122. Bandgap Reference Simplified Schematic #### **Enable/Disable Internal Reference** The internal reference in the DAC7568, DAC8168, and DAC8568 is disabled by default for debugging, evaluation purposes, or when using an external reference. The internal reference can be powered up and powered down using a serial command that requires a 32-bit write sequence (see the Serial Interface section), as shown in Table 1 and Table 3. During the time that the internal reference is disabled, the DAC functions normally using an external reference. At this point, the internal reference is disconnected from the $V_{REF}IN/V_{REF}OUT$ pin (3-state output). Do not attempt to drive the $V_{REF}IN/V_{REF}OUT$ pin externally and internally at the same time indefinitely. There are two modes that allow communication with the internal reference: Static and Flexible. In Flexible mode, DB19 must be set to '1'. #### Static Mode (see Table 1 and Table 2) #### **Enabling Internal Reference:** To enable the internal reference, write the 32-bit serial command shown in Table 1. When performing a power cycle to reset the device, the internal reference is switched off (default mode). In the default mode, the internal reference is powered down until a valid write sequence is applied to power up the internal reference. If the internal reference is powered up, it automatically powers down when all DACs power down in any of the power-down modes (see the *Power Down Modes* section). The internal reference automatically powers up when any DAC is powered up. #### **Disabling Internal Reference:** To disable the internal reference, write the 32-bit serial command shown in Table 2. When performing a power cycle to reset the device, the internal reference is put back into its default mode and switched off (default mode). Table 1. Write Sequence for Enabling Internal Reference (Static Mode) (Internal Reference Powered On—08000001h) | DB | 31 | | | DB2 | 7 | | - 1 | DB23 | 3 | | I | DB19 | 9 | | | | | | | | | | | | | | DB4 | ļ | | [ | DB0 | |-----------------------------------------|-------|-------|---|-----|------|-------|------|------|------|-------|-----|------|-----|-----|-----|-----|----|----|------|------|----|----|----|----|---|----|-----|----|------|-------|-----| | 0 X X X 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | | | | | | | | | | | | D14 | D13 | D12 | D11 | D10 | 60 | D8 | D7 | 90 | D5 | 42 | D3 | D2 | 5 | 00 | F3 | F2 | Ξ | F0 | | | 0 | Χ | Χ | Χ | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | 1 | | | Prefi | x Bit | s | - C | ontr | ol Bi | ts - | A | ddre | ss Bi | its | | | | | | | | Data | Bits | | | | | | | | F | eatu | re Bi | ts | Table 2. Write Sequence for Disabling Internal Reference (Static Mode) (Internal Reference Powered On—08000000h) | DB | 31 | | | DB2 | 7 | | ı | DB2 | 3 | | I | DB19 | 9 | | | | | | | | | | | | | | DB4 | | | [ | DB0 | |----|-------|--------|---|-----|------|-------|------|-----|------|------|-----|------|-----|-----|-----|-----|-----|----|------|--------|----|----|---|----|----|----|-----|----|-------|-------|-----| | 0 | Х | Х | Х | C3 | C2 | C1 | CO | A3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D3 | D8 | D7 | 9Q | D5 | 4 | D3 | D2 | 10 | D0 | F3 | F2 | F1 | F0 | | 0 | Χ | Χ | Χ | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | 0 | | | Prefi | x Bits | s | - C | ontr | ol Bi | ts - | A | ddre | ss B | its | | | | | | | | Data | a Bits | ; | | | | | | | F | eatui | re Bi | its | ## Flexible Mode (see Table 3, Table 4, and Table 5) #### **Enabling Internal Reference:** **Method 1)** To enable the internal reference, write the 32-bit serial command shown in Table 3. When performing a power cycle to reset the device, the internal reference is switched off (default mode). In the default mode, the internal reference is powered down until a valid write sequence is applied to power up the internal reference. If the internal reference is powered up, it automatically powers down when all DACs power down in any of the power-down modes (see the *Power Down Modes* section). The internal reference powers up automatically when any DAC is powered up. **Method 2)** To always enable the internal reference, write the 32-bit serial command shown in Table 4. When the internal reference is always enabled, any power-down command to the DAC channels does not change the internal reference operating mode. When performing a power cycle to reset the device, the internal reference is switched off (default mode). In the default mode, the internal reference is powered down until a valid write sequence is applied to power up the internal reference. When the internal reference is powered up, it remains powered up, regardless of the state of the DACs. ### **Disabling Internal Reference:** To disable the internal reference, write the 32-bit serial command shown in Table 5. When performing a power cycle to reset the device, the internal reference is switched off (default mode). When the internal reference is operated in Flexible mode, Static mode is disabled and does not work. To switch from Flexible mode to Static mode, use the command shown in Table 6. Table 3. Write Sequence for Enabling Internal Reference (Flexible Mode) (Internal Reference Powered On—09080000h) | DB | 31 | | | DB2 | 7 | | . 1 | DB2 | 3 | | | DB19 | 9 | | | | | | | | | | | | | | DB4 | | | | DB0 | |----|--------|--------|---|-----|------|-------|------|-----|------|------|-----|------|-----|-----|-----|-----|-----|----|------|------|----|----|----|----|----|----|-----|----|------|-------|-----| | 0 | Х | Х | Х | C3 | C2 | C1 | CO | A3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | 9Q | D5 | D4 | D3 | D2 | D1 | D0 | F3 | F2 | F1 | F0 | | 0 | Χ | Χ | Χ | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 1 | 0 | 0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | Prefix | x Bits | s | - C | ontr | ol Bi | ts - | A | ddre | ss B | its | | | | | | | | Data | Bits | · | | | | | | | F | eatu | re Bi | ts | # Table 4. Write Sequence for Enabling Internal Reference (Flexible Mode) (Internal Reference Always Powered On—090A0000h) | DB | 31 | | . | DB2 | 7 | | . 1 | DB2 | 3 | | | DB19 | 9 | | | | 5. | | | | 5. | | | | | | DB4 | | | | DB0 | |----|-------|--------|---|-----|------|-------|------|-----|------|------|-----|------|-----|-----|-----|-----|-----|----|------|--------|----|----|----|----|----|----|-----|----|-------|-------|-----| | 0 | Х | Х | Х | C3 | C2 | C1 | CO | A3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | 9Q | D5 | D4 | D3 | D2 | D1 | D0 | F3 | F2 | F1 | F0 | | 0 | Χ | Χ | Χ | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 1 | 0 | 1 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | | | Prefi | x Bits | s | - C | ontr | ol Bi | ts - | A | ddre | ss B | its | | | | | | | | Data | a Bits | ; | | | | | | | F | eatui | re Bi | ts | # Table 5. Write Sequence for Disabling Internal Reference (Flexible Mode) (Internal Reference Always Powered Down—090C0000h) | DB | 31 | | | DB2 | 7 | | ı | DB2 | 3 | | I | DB19 | 9 | | | | | | | | | | | | | | DB4 | | | | DB0 | |----|--------|--------|---|-----|------|-------|------|-----|------|-------|-----|------|-----|-----|-----|-----|-----|----|------|------|----|----|---|----|----|----|-----|----|-------|-------|-----| | 0 | Х | Х | Х | C3 | C2 | C1 | CO | A3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D3 | D8 | D7 | D6 | D5 | 4 | D3 | D2 | D1 | 00 | F3 | F2 | F1 | F0 | | 0 | Χ | Χ | Χ | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 1 | 1 | 0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | | | Prefix | x Bits | s | - C | ontr | ol Bi | ts - | ΙA | ddre | ss Bi | its | | | | | | | | Data | Bits | ; | | | | | | | F | eatui | re Bi | ts | # Table 6. Write Sequence for Switching from Flexible Mode to Static Mode for Internal Reference (Internal Reference Always Powered Down—09000000h) | DB | 31 | | | DB2 | 7 | | ı | DB2 | 3 | | ı | DB19 | 9 | | | | | | | | | | | | | | DB4 | | | | DB0 | |----|-------|--------|---|-----|------|-------|------|-----|------|------|-----|------|-----|-----|-----|-----|-----|----|------|------|----|----|---|----|----|----|-----|----|------|-------|-----| | 0 | Х | Х | Х | C3 | C2 | C1 | CO | A3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D3 | D8 | D7 | D6 | D5 | 4 | D3 | D2 | 10 | D0 | F3 | F2 | F1 | F0 | | 0 | | | | | | | | | | | | | | | | Χ | Х | | | | | | | | | | | | | | | | | Prefi | x Bits | s | - C | ontr | ol Bi | ts - | A | ddre | ss B | its | | | | | | | | Data | Bits | ; | | | | | | | F | eatu | re Bi | ts | Submit Documentation Feedback #### SERIAL INTERFACE The DAC7568, DAC8168, and DAC8568 have a 3-wire serial interface ( $\overline{SYNC}$ , SCLK, and $D_{IN}$ ; see the Pin Configurations) compatible with SPI, QSPI, and Microwire interface standards, as well as most DSPs. See the Serial Write Operation timing diagram (Figure 1) for an example of a typical write sequence. The DAC7568, DAC8168, and DAC8568 input shift register is 32-bits wide, consisting of four prefix bits (DB31 to DB28), four control bits (DB27 to DB24), 16 data bits (DB23 to DB4), and four feature bits. The 16 data bits comprise the 16-, 14-, or 12-bit input code. When writing to the DAC register (data transfer), bits DB0 to DB3 (for 16-bit operation), DB0 to DB5 (for 14-bit operation), and DB0 to DB7 (for 12-bit operation) are ignored by the DAC and should be treated as don't care bits (see Table 7 to Table 9). All 32 bits of data are loaded into the DAC under the control of the serial clock input, SCLK. DB31 (MSB) is the first bit that is loaded into the DAC shift register and must be always set to '0'. It is followed by the rest of the 32-bit word pattern, left-aligned. This configuration means that the first 32 bits of data are latched into the shift register and any further clocking of data is ignored. When the DAC registers are being written to, the DAC7568, DAC8168, and DAC8568 receive all 32 bits of data, ignore DB31 to DB28, and decode the second set of four bits (DB27 to DB24) in order to determine the DAC operating/control mode (see Table 10). Bits DB23 to DB20 are used to address selected DAC channels. The next 16/14/12 bits of data that follow are decoded by the DAC to determine the equivalent analog output. The last four data bits (DB0 to DB3 for DAC8568), last data six bits (DB0 to DB5 for DAC8168), or last eight data bits (DB0 to DB7 for DAC7568) are ignored in this case. For more details on these and other commands (such as write to LDAC register, power down DACs, etc.), see Table 10. The data format is straight binary with all '0's corresponding to 0V output and all '1's corresponding to full-scale output. For all documentation purposes, the data format and representation used here is a true 16-bit pattern (that is, FFFFh for data word for full-scale) that the DAC7568, DAC8168, and DAC8568 require. The write sequence begins by bringing the SYNC line low. Data from the $D_{\text{IN}}$ line are clocked into the 32-bit shift register on each falling edge of SCLK. The serial clock frequency can be as high as 50MHz, making the DAC7568, DAC8168, and DAC8568 compatible with high-speed DSPs. On the 32nd falling edge of the serial clock, the last data bit is clocked into the shift register and the shift register locks. Further clocking does not change the shift register data. After receiving the 32nd falling clock edge, the DAC7568, DAC8168, and DAC8568 decode the four control bits and four address bits and 16/14/12 data bits to perform the required function, without waiting for a SYNC rising edge. A new write sequence starts at the next falling edge of SYNC. A rising edge of SYNC before the 31st-bit sequence is complete resets the SPI interface; no data transfer occurs. After the 32nd falling edge of SCLK is received, the SYNC line may be kept low or brought high. In either case, the minimum delay time from the 32nd falling SCLK edge to the next falling SYNC edge must be met in order to properly begin the next cycle; see the Serial Write Operation timing diagram (Figure 1). To assure the lowest power consumption of the device, care should be taken that the levels are as close to each rail as possible. Refer to the 5.5V, 3.6V, and 2.7V Typical Characteristics sections for the Power-Supply Current vs Logic Input Voltage graphs (Figure 43, Figure 44, Figure 70, Figure 72, Figure 102, and Figure 103). #### **INPUT SHIFT REGISTER** The input shift register (SR) of the DAC7568, DAC8168, and DAC8568 is 32 bits wide (as shown in Table 7, Table 8, and Table 9, respectively), and consists of four Prefix bits (DB31 to DB28), four control bits (DB27 to DB24), 16 data bits (DB23 to DB4), and four additional feature bits. The 16 data bits comprise the 16-, 14-, or 12-bit input code. The DAC7568, DAC8168, and DAC8568 support a number of different load commands. The load commands are summarized in Table 10. ### Table 7. DAC8568 Data Input Register Format | DB | 31 | | | DB2 | 7 | | | DB2 | 3 | | I | DB1 | 9 | | | | | | | | | | | | | | DB4 | , | | ı | DB0 | |----|--------|-------|---|-----|-------|---------------|-------|-----|------|------|-----|-----|-----|-----|-----|-----|-----|----|------|------|----|----|---|----|----|----|-----|----|------|------|-----| | 0 | Х | Х | х | C3 | C2 | $\mathcal{C}$ | 00 | A3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | 7 | D3 | D2 | 10 | D0 | F3 | F2 | F1 | F0 | | | Prefix | x Bit | s | - C | Contr | ol Bi | ts -l | ΙA | ddre | ss B | its | | | | | | | | Data | Bits | ; | | | | | | | IF | eatu | re B | its | ## Table 8. DAC8168 Data Input Register Format | DE | 331 | | | [ | DB2 | 7 | | . | DB2 | 3 | | . 1 | DB1 | 9 | | | | | | | | | | | | | | DB4 | | | . [ | DB0 | |----|-----|-------|-----|---|-----|-------|-------|------|-----|------|------|-----|-----|-----|-----|-----|----|----|------|--------|----|----|----|----|----|----|---|-----|----|------|-------|-----| | 0 | Х | × | | Χ | C3 | C2 | C1 | CO | A3 | A2 | A1 | A0 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Х | Х | F3 | F2 | F1 | F0 | | | Pre | fix B | its | | - C | Contr | ol Bi | ts - | A | ddre | ss B | its | | | | | | | Data | a Bits | · | | | | | | | | F | eatu | re Bi | ts | #### Table 9. DAC7568 Data Input Register Format | DB | 31 | | | DB2 | 7 | | I | DB2 | 3 | | | DB1 | 9 | | | | | | | | | | | | | | DB4 | | | - | DB0 | |----|-------|-------|---|-----|-------|-------|------|-----|------|------|-----|-----|-----|----|----|----|------|------|----|----|----|----|----|---|---|---|-----|----|------|------|-----| | 0 | Х | Х | Х | C3 | C2 | C1 | 00 | A3 | A2 | A1 | A0 | D11 | D10 | 60 | D8 | D7 | 90 | D5 | D4 | D3 | D2 | 10 | 00 | Х | х | Х | Х | F3 | F2 | F1 | F0 | | | Prefi | x Bit | s | - C | Contr | ol Bi | ts - | A | ddre | ss B | its | | | | | | Data | Bits | ; | | | | | | | | | F | eatu | re B | its | www.ti.com # Table 10. Control Matrix for the DAC7568, DAC8168, and DAC8568 | Don't | | | | | | | | | | | • | auix | | | | | <i></i> | 0.00 | , u | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|-----------|------|------|------|------|------|------|------|------|------|-------|------|-----|---------|------|-----|-----|-----|-----|-----|-----|---------------------------------------------------| | O | DB31 | | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | | O | 0 | | СЗ | C2 | C1 | CO | А3 | A2 | A1 | Α0 | D16 | D15 | D14 | | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 16-BIT DAC8568 | | 0 Care C3 C2 C1 C5 C5 C5 C5 C5 C5 C5 | 0 | | СЗ | C2 | C1 | CO | А3 | A2 | A1 | Α0 | D14 | D13 | D12 | | D4 | D3 | D2 | D1 | х | х | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 14-BIT DAC8168 | | | 0 | | СЗ | C2 | C1 | CO | А3 | A2 | A1 | A0 | D12 | D11 | D10 | D9-D3 | D2 | D1 | х | х | х | х | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 12-BIT DAC7568 | | Data | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | х | Х | Х | Х | Х | Х | Х | Х | | | Data | Write to | Selected | DAC In | put Regis | ster | | | | | | | | | | | | | | | | | | | | , | | O | 0 | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Write to input register - DAC Channel A | | Data | 0 | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to input register - DAC Channel B | | Data | 0 | Х | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Write to input register - DAC Channel C | | Data | 0 | Х | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to input register - DAC Channel D | | Data | 0 | Х | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Write to input register - DAC Channel E | | Data | 0 | Х | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to input register - DAC Channel F | | Name | 0 | Х | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Write to input register - DAC Channel G | | Description | 0 | Х | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to input register - DAC Channel H | | Update Selected DAC Registers | 0 | Х | 0 | 0 | 0 | 0 | 1 | Х | Х | Х | | | | | Х | | | | | | Х | Х | Х | Х | Invalid code - No DAC channel is updated | | Data X | 0 | Х | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Broadcast mode - Write to all DAC channels | | Data | Update | Selected | DAC Re | gisters | | | | | | | | | | | | | | | | | | | | | | | Deta | 0 | Х | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | Data | | | | | | Х | Χ | Х | Х | Update DAC register - DAC Channel A | | Data X X X X Dydate DAC register - DAC Channel D | 0 | Х | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Update DAC register - DAC Channel B | | Name | 0 | Х | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Update DAC register - DAC Channel C | | Data X X X X V Update DAC register - DAC Channel F | 0 | Х | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Update DAC register - DAC Channel D | | Data X X X X Dydate DAC register - DAC Channel G | 0 | Х | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Update DAC register - DAC Channel E | | Data X X X X Dydate DAC register - DAC Channel H | 0 | Х | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Update DAC register - DAC Channel F | | Name | 0 | Х | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Update DAC register - DAC Channel G | | Data X X X X Broadcast mode - Update all DAC registers | 0 | Х | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Update DAC register - DAC Channel H | | Write to Clear Code Register 0 X 0 1 0 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | 0 | Х | 0 | 0 | 0 | 1 | 1 | Х | Х | Х | | | | | Χ | | | | | | Χ | Х | Х | Х | Invalid code - No DAC channel is updated | | 0 | 0 | Х | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Broadcast mode - Update all DAC registers | | 0 | Write to | Clear Co | ode Regi | ster | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | Х | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Χ | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | Χ | 0 | 0 | Write to clear code register; clear to zero scale | | 0 X 0 1 0 1 X X X X X X X X X X X X X X | 0 | Х | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 1 | Write to clear code register; clear to midscale | | Write to LDAC Register O X O 1 1 0 X X X X X X X X X X X X X X X X X | 0 | Х | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 1 | 0 | Write to clear code register; clear to full-scale | | 0 X 0 1 1 0 X X X X X X X X X X X X X X | 0 | Х | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 1 | 1 | Write to clear code register; ignore CLR pin | | 0 X 0 1 1 0 X X X X X X X X X X X X X X | Write to | LDAC R | egister | | | | | | | | | | | | | | | | | · | | | | | | | | 0 | x | 0 | 1 | 1 | 0 | х | х | х | × | Х | Х | х | х | х | х | | | | | | | | | | | 0 X 0 1 1 1 X X X X X X X X X X X X X X | Softwar | e Reset | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | Х | 0 | 1 | 1 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Software reset (power-on reset) | # Table 10. Control Matrix for the DAC7568, DAC8168, and DAC8568 (continued) | | | | 1 | 1 | ı | | .0 .0. | • | | | O | | <i>31</i> 300 | , –, | | 00, | unu | | ,,,,, | <i>ت</i> , ت | <b>U</b> | | <b>ω</b> , | | |----------|---------------|----------|-----------|----------|----------|----------|----------|---------|------|------|------|------|---------------|------|-----|-----|-----|-----|-------|--------------|----------|-----|------------|------------------------------------------------------------------------------------------| | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | A1 | Α0 | D16 | D15 | D14 | D13-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 16-BIT DAC8568 | | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | A1 | A0 | D14 | D13 | D12 | D11-<br>D5 | D4 | D3 | D2 | D1 | х | х | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 14-BIT DAC8168 | | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | A1 | A0 | D12 | D11 | D10 | D9-D3 | D2 | D1 | х | х | х | х | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 12-BIT DAC7568 | | Write to | Selecte | d DAC In | put Regis | ster and | Update A | II DAC R | egisters | | | | | | | 1 | | 1 | | 1 | | | | | 1 | | | 0 | Х | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Write to DAC input register Ch A and update all DAC registers (SW LDAC) | | 0 | Х | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | | | | Data | | | | | | Х | X | Х | х | Write to DAC Input Register Ch B and update all DAC registers (SW LDAC) | | 0 | Х | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | | | | Data | | | | | | Х | Х | Х | х | Write to DAC Input Register Ch C and update all DAC registers (SW LDAC) | | 0 | Х | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | | | | Data | | | | | | Х | Х | Χ | х | Write to DAC Input Register Ch D and update all DAC registers (SW LDAC) | | 0 | Х | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | | | | Data | | | | | | Х | х | Х | х | Write to DAC Input Register Ch E and update all DAC registers (SW LDAC) | | 0 | Х | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to DAC Input Register Ch F and update all DAC registers (SW LDAC) | | 0 | Х | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | | | | Data | | | | | | Χ | X | Х | х | Write to DAC Input Register Ch G and update all DAC registers (SW LDAC) | | 0 | Х | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to DAC Input Register Ch H and update all DAC registers (SW LDAC) | | 0 | Х | 0 | 0 | 1 | 0 | 1 | X | X | X | | | | | Χ | | | | | | Χ | Х | Х | Х | Invalid code - No DAC Channel is updated | | 0 | Х | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | х | Broadcast mode - Write to all DAC input registers and update all DAC registers (SW LDAC) | | Write to | Selecte | d DAC In | put Regis | ster and | Update R | espectiv | e DAC Re | egister | | | | | | | | | | | | | | | | | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | | | Data | | | | | | Х | Х | Х | х | Write to DAC input register Ch A and update DAC register Ch A | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to DAC Input Register Ch B and update DAC register Ch B | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | | | | Data | | | | | | Х | Х | Х | х | Write to DAC Input Register Ch C and update DAC register Ch C | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | х | Write to DAC Input Register Ch D and update DAC register Ch D | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | | | | Data | | | | | | Χ | X | Х | х | Write to DAC Input Register Ch E and update DAC register Ch E | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to DAC Input Register Ch F and update DAC register Ch F | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | | | | Data | | | | | | Х | Х | Х | Х | Write to DAC Input Register Ch G and update DAC register Ch G | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Write to DAC Input Register Ch H and update DAC register Ch H | | 0 | Х | 0 | 0 | 1 | 1 | 1 | X | Х | Х | | | | | Х | | | | | | Χ | Χ | Х | Х | Invalid code - No DAC channel is updated | | 0 | Х | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | Data | | | | | | Х | Х | Х | Х | Broadcast mode - Write to all DAC input registers and update all DAC registers (SW LDAC) | #### www.ti.com # Table 10. Control Matrix for the DAC7568, DAC8168, and DAC8568 (continued) | | | | | | | | | | | | | | | , – | | | | | | - (- | | indea) | | | | | | | | | | | |----------|---------------|---------|-------|------|------|------|------|------|------|------|------|------|---------------|-----|-----|----------|----------|----------|----------|----------|----------|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | | | | | | | | | | 0 | Don't<br>Care | С3 | C2 | C1 | CO | А3 | A2 | A1 | A0 | D16 | D15 | D14 | D13-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 16-BIT DAC8568 | | | | | | | | | | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | A1 | Α0 | D14 | D13 | D12 | D11-<br>D5 | D4 | D3 | D2 | D1 | х | х | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 14-BIT DAC8168 | | | | | | | | | | 0 | Don't<br>Care | С3 | C2 | C1 | CO | А3 | A2 | A1 | A0 | D12 | D11 | D10 | D9-D3 | D2 | D1 | х | х | х | х | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT FOR 12-BIT DAC7568 | | | | | | | | | | Power-E | Down Co | mmands | | | | | | | | | | | | • | • | • | • | | • | | • | | • | | | | | | | | | | | 0 | Х | 0 | 1 | 0 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | DAC<br>H | DAC<br>G | DAC<br>F | DAC<br>E | DAC<br>D | DAC<br>C | DAC<br>B | DAC<br>A | Power-up DAC A, B, C, D, E, F, G, H by setting respective bit to '1' | | | | | | | | | | 0 | Х | 0 | 1 | 0 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 1 | DAC<br>H | DAC<br>G | DAC<br>F | DAC<br>E | DAC<br>D | DAC<br>C | DAC<br>B | DAC<br>A | Power-down DAC A, B, C, D, E, F, G, H, 1kΩ to GND by setting respective bit to '0' | | | | | | | | | | 0 | Х | 0 | 1 | 0 | 0 | х | Х | Х | Х | Х | Х | Х | Х | 1 | 0 | DAC<br>H | DAC<br>G | DAC<br>F | DAC<br>E | DAC<br>D | DAC<br>C | DAC<br>B | DAC<br>A | Power-down DAC A, B, C, D, E, F, G, H, $100k\Omega$ to GND by setting respective bit to '0' | | | | | | | | | | 0 | Х | 0 | 1 | 0 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | 1 | 1 | DAC<br>H | DAC<br>G | DAC<br>F | DAC<br>E | DAC<br>D | DAC<br>C | DAC<br>B | DAC<br>A | Power-down DAC A, B, C, D, E, F, G, H, High-Z to GND by setting respective bit to '0' | | | | | | | | | | Internal | Reference | ce Comm | nands | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | х | 1 | 0 | 0 | 0 | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | 0 | Power down internal reference - static mode (default), must use external reference to operate device; see Table 2 | | | | | | | | | | 0 | х | 1 | 0 | 0 | 0 | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | 1 | Power up internal reference - static mode; see<br>Table 1 (NOTE: When all DACs power down, the<br>reference powers down; when any DAC powers up,<br>the reference powers up) | | | | | | | | | | 0 | х | 1 | 0 | 0 | 1 | х | х | х | x | 1 | 0 | 0 | x | х | х | х | х | х | х | х | х | х | х | Power up internal reference - flexible mode; see Table 3 (NOTE: When all DACs power down, the reference powers down; when any DAC powers up, the reference powers up) | | | | | | | | | | 0 | Х | 1 | 0 | 0 | 1 | Х | Х | Х | Х | 1 | 0 | 1 | Х | Х | Х | х | х | х | х | Х | х | Х | х | Power up internal reference all the time regardless of state of DACs - flexible mode; see Table 4 | | | | | | | | | | 0 | X | 1 | 0 | 0 | 1 | х | X | Х | х | 1 | 1 | 0 | x | x | х | х | х | x | х | х | x | х | х | Power down internal reference all the time regardless of state of DACs - flexible mode; see Table 5 (NOTE: External reference must be used to operate device) | | | | | | | | | | 0 | Х | 1 | 0 | 0 | 1 | х | Х | Х | Х | 0 | 0 | 0 | Х | х | Х | х | х | х | х | Х | х | х | х | Switching internal reference mode from flexible mode to static mode | | | | | | | | | | Reserve | ed Bits | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | Х | 1 | 0 | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | х | Х | Х | х | Х | Х | Х | Х | Х | Х | Х | Reserved Bit - not valid; device does not perform to specified conditions | | | | | | | | | | 0 | Х | 1 | 0 | 1 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | х | Х | Х | Х | Х | Х | Х | Х | Reserved Bit - not valid; device does not perform to specified conditions | | | | | | | | | | 0 | Х | 1 | 1 | 0 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | х | Х | Х | Х | Х | Х | Х | Х | Reserved Bit - not valid; device does not perform to specified conditions | | | | | | | | | | 0 | Х | 1 | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | х | Х | Х | Х | Х | Х | Х | Х | Reserved Bit - not valid; device does not perform to specified conditions | | | | | | | | | | 0 | Х | 1 | 1 | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | х | Х | Х | Х | Х | Х | Х | Х | Reserved Bit - not valid; device does not perform to specified conditions | | | | | | | | | | 0 | Х | 1 | 1 | 1 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Reserved Bit - not valid; device does not perform specified conditions | | | | | | | | | #### SYNC INTERRUPT In a normal write sequence, the SYNC line stays low for at least 32 falling edges of SCLK and the addressed DAC register updates on the 32nd falling edge. However, if SYNC is brought high before the 31st falling edge, it acts as an interrupt to the write sequence; the shift register resets and the write sequence is discarded. Neither an update of the data buffer contents, DAC register contents, nor a change in the operating mode occurs (as shown in Figure 123). # POWER-ON RESET TO ZERO SCALE OR MIDSCALE The DAC7568, DAC8168, and DAC8568 contain a power-on reset circuit that controls the output voltage during power-up. For device grades A and C on power-up, all DAC registers are filled with zeros and the output voltages of all DAC channels are set to zero scale. For device grades B and D all DAC registers are set to have all DAC channels power up in midscale. All DAC channels remain that way until a valid write sequence and load command are made to the respective DAC channel. The power-on reset is useful in applications where it is important to know the state of the output of each DAC while the device is in the process of powering up. No device pin should be brought high before power is applied to the device. The internal reference is powered off / down by default and remains that way until a valid reference-change command is executed. ### **LDAC FUNCTIONALITY** The DAC7568, DAC8168, and DAC8568 offer both a software and hardware simultaneous update and control function. The DAC double-buffered architecture has been designed so that new data can be entered for each DAC without disturbing the analog outputs. DAC7568, DAC8168, and DAC8568 data updates can be performed either in *synchronous* or in *asynchronous* mode. In *synchronous* mode, data are updated with the falling edge of the 32nd SCLK cycle, which follows a falling edge of SYNC. For such *synchronous* updates, the LDAC pin is not required and it must be connected to GND permanently. In asynchronous mode, the LDAC pin is used as a triggered timing negative edge signal simultaneous DAC updates. Multiple single-channel updates can be done in order to set different channel buffers to desired values and then make a falling edge on LDAC pin to simultaneously update the DAC output registers. Data buffers of all channels must be loaded with desired data before an LDAC falling edge. After a high-to-low LDAC transition, all DACs are simultaneously updated with the last contents of the corresponding data buffers. If the content of a data buffer is not changed, the corresponding DAC output remains unchanged after the LDAC pin is triggered. Alternatively, all DAC outputs can be updated simultaneously using the built-in software function of LDAC. The LDAC register offers additional flexibility and control by allowing the selection of which DAC channel(s) should be updated simultaneously when the LDAC pin is being brought low. The LDAC register is loaded with an 8-bit word (DB0 to DB7) using control bits C3, C2, C1, and C0 (see Table 10). The default value for each bit, and therefore for each DAC channel, is zero. The external LDAC pin operates in normal mode. If the LDAC register bit is set to '1', it overrides the LDAC pin (the LDAC pin is internally tied low for that particular DAC channel) and this DAC channel updates synchronously after the falling edge of the 32nd SCLK cycle. However, if the LDAC register bit is set to '0', the DAC channel is controlled by the LDAC pin. The combination of software and hardware simultaneous update functions is particularly useful in applications when updating only selective DAC channels simultaneously, while keeping the other channels unaffected and updating those channels synchronously; see Table 10 for more information. Figure 123. SYNC Interrupt Facility ### **POWER-DOWN MODES** The DAC7568, DAC8168, and DAC8568 have two separate sets of power-down commands. One set is for the DAC channels and the other set is for the internal reference. For more information on powering down the reference, see the *Enable/Disable Internal Reference* section. #### **DAC Power-Down Commands** The DAC7568, DAC8168, and DAC8568 use four modes of operation. These modes are accessed by setting control bits C3, C2, C1, and C0, and power-down register bits DB8 and DB9. The control bits must be set to '0100'. Once the control bits are set correctly, the four different power down modes are software programmable by setting bits DB8 and DB9 in the control register. Table 10 and Table 11 shows how to control the operating mode with data bits PD0 (DB8), and PD1 (DB9). **Table 11. DAC Operating Modes** | PD1<br>(DB9) | PD0<br>(DB8) | DAC OPERATING MODES | |--------------|--------------|--------------------------------------------| | 0 | 0 | Power up selected DACs | | 0 | 1 | Power down selected DACs $1k\Omega$ to GND | | 1 | 0 | Power down selected DACs 100kΩ to GND | | 1 | 1 | Power down selected DACs High-Z to GND | The DAC7568, DAC8168, and DAC8568 treat the power-down condition as data; all the operational modes are still valid for power-down. It is possible to broadcast a power-down condition to all the DAC8568, DAC8168, DAC7568s in a system. It is also possible to power-down a channel and update data on other channels. Furthermore, it is possible to write to the DAC register/buffer of the DAC channel that is powered down. When the DAC channel is then powered up, it will power up to this new value (see the *Operating Examples* section). When both the PD0 and PD1 bits are set to '0', the device works normally with its typical current consumption of 1.25mA at 5.5V. The reference current is included with the operation of all eight DACs. However, for the three power-down modes, the supply current falls to $0.18\mu A$ at 5.5V ( $0.10\mu A$ at 3.6V). Not only does the supply current fall, but the output stage also switches internally from the output of the amplifier to a resistor network of known values. The advantage of this switching is that the output impedance of the device is known while it is in power-down mode. As described in Table 11, there are three different power-down options. $V_{OUT}$ can be connected internally to GND through a $1k\Omega$ resistor, a $100k\Omega$ resistor, or open circuited (High-Z). The output stage is shown in Figure 124. In other words, DB27, DB26, DB25, and DB24 = '0100' and DB9 and DB8 = '11' represent a power-down condition with High-Z output impedance for a selected channel. DB9 and DB8 = '01' represents a power-down condition with $1k\Omega$ output impedance, and '10' represents a power-down condition with 100k $\Omega$ output impedance. Figure 124. Output Stage During Power-Down All analog channel circuits are shut down when the power-down mode is exercised. However, the contents of the DAC register are unaffected when in power down. By setting both bits, DB8 and DB9, to different values, any combination of DAC channels can be powered down or powered up. If a DAC channel is being powered up from a previously power down situation, this DAC channel powers up to the value in its DAC register. The time required to exit power-down is typically 2.5 $\mu$ s for AV<sub>DD</sub> = 5V, and 4 $\mu$ s for AV<sub>DD</sub> = 3V. See the Typical Characteristics for more information. # TEXAS INSTRUMENTS # **CLEAR CODE REGISTER and CLR PIN** The DAC7568, DAC8168, and DAC8568 contain a clear code register. The clear code register can be accessed via the serial peripheral interface (SPI) and is user-configurable. Bringing the $\overline{\text{CLR}}$ pin low clears the content of all DAC registers and all DAC buffers, and replaces the code with the code determined by the clear code register. The clear code register can be written to by applying the commands showed in Table 12. The control bits must be set as follows to access the clear code register that is programmed via the feature bits, F0 and F1: C3 = '0', C2 = '1', C1 = '0', and C0 = '1'. The default setting of the clear code register sets the output of all DAC channels to 0V when $\overline{CLR}$ pin is brought low. The $\overline{CLR}$ pin is falling-edge triggered; therefore, the device exits clear code mode on the 32nd falling edge of the next write sequence. If CLR pin is brought low during a write sequence, this write sequence is aborted and the DAC registers and DAC buffers are cleared as described previously. When performing a software reset of the device, the clear code register is set back to its default mode (DB1 = DB0 = '0'). Setting the clear code register to $\overline{DB1} = DB0 = '1'$ ignores any activity on the external $\overline{CLR}$ pin. # SOFTWARE RESET FUNCTION The DAC7568, DAC8168, and DAC8568 contain a software reset feature. If the software reset feature is executed, all registers inside the device are reset to default settings; that is, all DAC channels are reset to the power-on reset code (power on reset to zero scale for grades A and C; power on reset to midscale for grades B and D). Table 12. Clear Code Register | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------------| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT | | 0 | Х | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | Clear all DAC outputs to zero scale (default mode) | | 0 | Х | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | 0 | 1 | Clear all DAC outputs to midscale | | 0 | Χ | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | 1 | 0 | Clear all DAC outputs to full-scale | | 0 | Х | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | 1 | 1 | Ignore external CLR pin | #### **Table 13. Software Reset** | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------------------| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | GENERAL DATA FORMAT | | 0 | Х | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Software reset | ### OPERATING EXAMPLES: DAC7568/DAC8168/DAC8568 For the following examples X = don't care; value can be either '0' or '1'. # Example 1: Write to Data Buffer A, B, G, H; Load DAC A, B, G, H Simultaneously # 1st: Write to data buffer A: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | DATA | | | | Χ | Χ | Χ | Χ | # 2nd: Write to data buffer B: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | DATA | | | | Х | Х | Х | Х | #### 3rd: Write to data buffer G: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | DATA | • | | | Х | Χ | Χ | Х | # 4th: Write to data buffer H and simultaneously update all DACs: | | | | | | | | | | • | | | | | | | | | | | | |------|---------------|------|------|------|------|------|------|------------|------|----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | X | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 DATA X X X X | | | | | | | | | | | The DAC A, DAC B, DAC G, and DAC H analog outputs simultaneously settle to the specified values upon completion of the 4th write sequence. (The DAC voltages update simultaneously after the 32nd SCLK falling edge of the fourth write cycle). # Example 2: Load New Data to DAC C, D, E, F Sequentially # 1st: Write to data buffer C and load DAC C: DAC C output settles to specified value upon completion: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | С3 | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | X | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | | | DATA | | | | Χ | Χ | Χ | Χ | # 2nd: Write to data buffer D and load DAC D: DAC D output settles to specified value upon completion: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | DATA | | Χ | Χ | Χ | Х | | | # 3rd: Write to data buffer E and load DAC E: DAC E output settles to specified value upon completion: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | DATA | | | | | | | Х | Χ | Х | Х | # 4th: Write to data buffer F and load DAC F: DAC F output settles to specified value upon completion: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | | | DATA | • | • | • | Х | Χ | Χ | Х | After completion of each write cycle, the DAC analog output settles to the voltage specified. # Example 3: Power-Down DAC A, DAC B and DAC H to 1k $\Omega$ and Power-Down DAC C, DAC D, and DAC F to 100k $\Omega$ 1st: Write power-down command to DAC channel A and DAC channel B: DAC A and DAC B to 1kΩ. | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | # 2nd: Write power-down command to DAC channel H: DAC H to 1kΩ. | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 3rd: Write power-down command to DAC channel C and DAC channel D: DAC C and DAC D to $100k\Omega$ . | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | # 4th: Write power-down command to DAC channel F: DAC F to 100kΩ. | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | The DAC A, DAC B, DAC C, DAC D, DAC F, and DAC H analog outputs power-down to each respective specified mode. # Example 4: Power-Down All Channels Simultaneously while Reference is Always Powered Up 1st: Write sequence for enabling the DAC7568, DAC8168, and DAC8568 internal reference all the time: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16-<br>DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------|------|------|------|------|--------------|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | C3 | C2 | C1 | CO | А3 | A2 | A1 | Α0 | D16 | D15 | D14 | D13-<br>D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 1 | 0 | 0 | 1 | Х | Х | Х | Х | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | ## 2nd: Write sequence to power-down all DACs to high-impedance: | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 0 | 1 | 0 | 0 | Χ | Χ | Х | Χ | Х | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | The DAC A, DAC B, DAC C, DAC D, DAC E, DAC F, DAC G, and DAC H analog outputs simultaneously power-down to high-impedance upon completion of the first and second write sequences, respectively. ### Example 5: Write a Specific Value to All DACs while Reference is Always Powered Down 1st: Write sequence for disabling the DAC7568, DAC8168, and DAC8568 internal reference all the time (after this sequence, these devices require an external reference source to function): | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16-<br>DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |------|---------------|------|------|------|------|------|------|------------|------|------|------|------|--------------|-----|-----|-----|-----|-----|-----|-----| | 0 | Don't<br>Care | СЗ | C2 | C1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16 | D15 | D14 | D13-<br>D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | 0 | Х | 1 | 0 | 0 | 1 | Х | Х | Х | Х | 1 | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | # 2nd: Write sequence to write specified data to all DACs: | | DB31 | DB30-<br>DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19-<br>DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |---|------|---------------|------|------|------------|------|------|------|------------|------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | 0 | Don't<br>Care | СЗ | C2 | <b>C</b> 1 | CO | А3 | A2 | <b>A</b> 1 | Α0 | D16-<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | F3 | F2 | F1 | F0 | | Ī | 0 | Х | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 DATA | | | | | | Χ | Х | Χ | Χ | | The DAC A, DAC B, DAC C, DAC D, DAC E, DAC F, DAC G, and DAC H analog outputs simultaneously settle to the specified values upon completion of the second write sequence. (The DAC voltages update simultaneously after the 32nd SCLK falling edge of the second write cycle). Reference is always powered-down (External reference must be used for proper operation). #### APPLICATION INFORMATION #### INTERNAL REFERENCE The internal reference of the DAC7568, DAC8168, and DAC8568 does not require an external load capacitor for stability because it is stable with any capacitive load. However, for improved noise performance, an external load capacitor of 150nF or larger connected to the $V_{\rm REF}H/V_{\rm REF}OUT$ output is recommended. Figure 125 shows the typical connections required for operation of the DAC7568, DAC8168, and DAC8568 internal reference. A supply bypass capacitor at the AV\_DD input is also recommended. Figure 125. Typical Connections for Operating the DAC7568/DAC8168/DAC8568 Internal Reference (16-Pin Version Shown) # **Supply Voltage** The internal reference features an extremely low dropout voltage. It can be operated with a supply of only 5mV above the reference output voltage in an unloaded condition. For loaded conditions, refer to the *Load Regulation* section. The stability of the internal reference with variations in supply voltage (line regulation, dc PSRR) is also exceptional. Within the specified supply voltage range of 2.7V to 5.5V, the variation at $V_{REF}H/V_{REF}OUT$ is less than $10\mu V/V$ ; see the Typical Characteristics. ## **Temperature Drift** The internal reference is designed to exhibit minimal drift error, defined as the change in reference output voltage over varying temperature. The drift is calculated using the *box* method described by Equation 2: Drift Error = $$\left( \frac{V_{REF\_MAX} - V_{REF\_MIN}}{V_{REF} \times T_{RANGE}} \right) \times 10^{6} \text{ (ppm/°C)}$$ (2) # Where: $V_{REF\_MAX}$ = maximum reference voltage observed within temperature range $T_{RANGE}$ . $V_{\text{REF\_MIN}}$ = minimum reference voltage observed within temperature range $T_{\text{RANGE}}$ . $V_{REF}$ = 2.5V, target value for reference output voltage. The internal reference (grade C only) features an exceptional typical drift coefficient of 2ppm/°C from –40°C to +125°C. Characterizing a large number of units, a maximum drift coefficient of 5ppm/°C (grade C only) is observed. Temperature drift results are summarized in the Typical Characteristics. #### **Noise Performance** Typical 0.1Hz to 10Hz voltage noise can be seen in Figure 9, Internal Reference Noise. Additional filtering can be used to improve output noise levels, although care should be taken to ensure the output impedance does not degrade the ac performance. The output noise spectrum at $V_{REF}H/V_{REF}OUT$ without any external components is depicted in Figure 8, Internal Reference Noise Density vs Frequency. A second noise density spectrum is also shown in Figure 8. This spectrum was obtained using a 4.8 $\mu$ F load capacitor at $V_{REF}H/V_{REF}OUT$ for noise filtering. Internal reference noise impacts the DAC output noise; see the DAC Noise Performance section for more details. # TEXAS INSTRUMENTS #### **Load Regulation** Load regulation is defined as the change in reference output voltage as a result of changes in load current. The load regulation of the internal reference is measured using force and sense contacts as shown in Figure 126. The force and sense lines reduce the impact of contact and trace resistance, resulting in accurate measurement of the load regulation contributed solely by the internal reference. Measurement results are summarized in the Typical Characteristics. Force and sense lines should be used for applications that require improved load regulation. Figure 126. Accurate Load Regulation of the DAC7568/DAC8168/DAC8568 Internal Reference ### Long-Term Stability Long-term stability/aging refers to the change of the output voltage of a reference over a period of months or years. This effect lessens as time progresses (see Figure 7, the typical long-term stability curve). The typical drift value for the internal reference is 50ppm from 0 hours to 1900 hours. This parameter is characterized by powering-up 20 units and measuring them at regular intervals for a period of 1900 hours. #### **Thermal Hysteresis** Thermal hysteresis for a reference is defined as the change in output voltage after operating the device at +25°C, cycling the device through the operating temperature range, and returning to +25°C. Hysteresis is expressed by Equation 3: $$V_{HYST} = \left(\frac{|V_{REF\_PRE} - V_{REF\_POST}|}{V_{REF\_NOM}}\right) \times 10^{6} \text{ (ppm/°C)}$$ (3) #### Where: $V_{HYST}$ = thermal hysteresis. V<sub>REF\_PRE</sub> = output voltage measured at +25°C pre-temperature cycling. V<sub>REF\_POST</sub> = output voltage measured after the device cycles through the temperature range of -40°C to +125°C, and returns to +25°C. ### DAC NOISE PERFORMANCE Typical noise performance for the DAC7568, DAC8168, and DAC8568 with the internal reference enabled is shown in Figure 66 to Figure 67. Output noise spectral density at the $V_{OUT}$ pin versus frequency is depicted in Figure 66 for full-scale, midscale, and zero-scale input codes. The typical noise density for midscale code is $120nV/\sqrt{Hz}$ at 1kHz and $100nV/\sqrt{Hz}$ at 1MHz. High-frequency noise can be improved by filtering the reference noise. Integrated output noise between 0.1Hz and 10Hz is close to $6\mu V_{PP}$ (midscale), as shown in Figure 67. # BIPOLAR OPERATION USING THE DAC7568/DAC8168/DAC8568 The DAC7568, DAC8168, and DAC8568 are designed for single-supply operation, but a bipolar output range is also possible using the circuit in either Figure 127 or Figure 128. The circuit shown gives an output voltage range of $\pm V_{REF}$ . Rail-to-rail operation at the amplifier output is achievable using an OPA703 as the output amplifier. The output voltage for any input code can be calculated with Equation 4: $$V_{OUT} = \left[ V_{REF} \times Gain \times \left[ \frac{D_{IN}}{2^{n}} \right] \times \left[ \frac{R_1 + R_2}{R_1} \right] - V_{REF} \times \left[ \frac{R_2}{R_1} \right] \right]$$ (4) Where: $D_{\text{IN}}$ = decimal equivalent of the binary code that is loaded to the DAC register. It can range from 0 to 4095 for DAC7568 (12 bit), 0 to 16,383 for DAC8168 (14 bit), and 0 to 65535 for DAC8568 (16 bit). n = resolution in bits; either 12 (DAC7568), 14 (DAC8168) or 16 (DAC8568) Gain = 1 for A/B grades or 2 for C/D grades. With $V_{REF}IN/V_{REF}OUT = 5V$ , $R_1 = R_2 = 10k\Omega$ , for grades A and B. $$V_{OUT} = \left[\frac{10 \times D_{IN}}{2^n}\right] - 5V \tag{5}$$ This result has an output voltage range of ±5V with 0000h corresponding to a -5V output and FFFFh corresponding to a +5V output for the 16-bit DAC8568, as shown in Figure 127. Similarly, using the internal reference, a ±2.5V output voltage range can be achieved, as Figure 128 shows. Figure 127. Bipolar Output Range Using External Reference at 5V Figure 128. Bipolar Output Range Using Internal Reference # TEXAS INSTRUMENTS #### MICROPROCESSOR INTERFACING #### DAC7568/DAC8168/DAC8568 to an 8051 Interface Figure 129 shows a serial interface between the DAC7568, DAC8168, and DAC8568 and a typical 8051-type microcontroller. The setup for the interface is as follows: TXD of the 8051 drives SCLK of the DAC7568, DAC8168, or DAC8568, while RXD drives the serial data line of the device. The SYNC signal is derived from a bit-programmable pin on the port of the 8051; in this case, port line P3.3 is used. When data are to be transmitted to the DAC7568, DAC8168, and DAC8568, P3.3 is taken low. The 8051 transmits data in 8-bit bytes; thus, only eight falling clock edges occur in the transmit cycle. To load data to the DAC, P3.3 is left low after the first eight bits are transmitted; then, a second write cycle is initiated to transmit the second byte of data. P3.3 is taken high following the completion of the third write cycle. The 8051 outputs the serial data in a format that has the LSB first. The DAC7568, DAC8168, and DAC8568 require the data with the MSB as the first bit received. Therefore, the 8051 transmit routine must take this requirement into account, and mirror the data as needed. Figure 129. DAC7568/DAC8168/DAC8568 to 80C51/80L51 Interface # DAC7568/DAC8168/DAC8568 to Microwire Interface Figure 130 shows an interface between the DAC7568, DAC8168, and DAC8568 and any Microwire-compatible device. Serial data are shifted out on the falling edge of the serial clock and are clocked into the DAC7568, DAC8168, and DAC8568 on the rising edge of the SK signal. Figure 130. DAC7568/DAC8168/DAC8568 to Microwire Interface #### DAC7568/DAC8168/DAC8568 to 68HC11 Interface Figure 131 shows a serial interface between the DAC7568/DAC8168/DAC8568 and the 68HC11 microcontroller. SCK of the 68HC11 drives the SCLK of the DAC7568, DAC8168, and DAC8568, while the MOSI output drives the serial data line of the DAC. The SYNC signal derives from a port line (PC7), similar to the 8051 diagram. Figure 131. DAC7568/DAC8168/DAC8568 to 68HC11 Interface The 68HC11 should be configured so that its CPOL bit is '0' and its CPHA bit is '1'. This configuration causes data appearing on the MOSI output to be valid on the falling edge of SCK. When data are being transmitted to the DAC, the SYNC line is held low (PC7). Serial data from the 68HC11 are transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. (Data are transmitted MSB first.) In order to load data to the DAC7568, DAC8168, and DAC8568, PC7 is left low after the first eight bits are transferred; then, a second and third serial write operation are performed to the DAC. PC7 is taken high at the end of this procedure. www.ti.com #### LAYOUT A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies. The DAC7568, DAC8168, and DAC8568 offer single-supply operation, and are often used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to keep digital noise from appearing at the output. As a result of the single ground pin of the DAC7568, DAC8168, and DAC8568, all return currents (including digital and analog return currents for the DAC) must flow through a single point. Ideally, GND would be connected directly to an analog ground plane. This plane would be separate from the ground connection for the digital components until they were connected at the power-entry point of the system. The power applied to AV<sub>DD</sub> should be well-regulated and low noise. Switching power supplies and dc/dc converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. As with the GND connection, $AV_{DD}$ should be connected to a power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power-entry point. In addition, a $1\mu F$ to $10\mu F$ capacitor and $0.1\mu F$ bypass capacitor are strongly recommended. In some situations, additional bypassing may be required, such as a $100\mu F$ electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the supply and remove the high-frequency noise. #### PARAMETER DEFINITIONS With the increased complexity of many different specifications listed in product data sheets, this section summarizes selected specifications related to digital-to-analog converters. # STATIC PERFORMANCE Static performance parameters are specifications such as differential nonlinearity (DNL) or integral nonlinearity (INL). These are dc specifications and provide information on the accuracy of the DAC. They are most important in applications where the signal changes slowly and accuracy is required. #### Resolution Generally, the DAC resolution can be expressed in different forms. Specifications such as IEC 60748-4 recognize the numerical, analog, and relative resolution. The numerical resolution is defined as the number of digits in the chosen numbering system necessary to express the total number of steps of the transfer characteristic, where a step represents both a digital input code and the corresponding discrete analogue output value. The most commonly-used definition of resolution provided in data sheets is the numerical resolution expressed in bits. # Least Significant Bit (LSB) The least significant bit (LSB) is defined as the smallest value in a binary coded system. The value of the LSB can be calculated by dividing the full-scale output voltage by $2^n$ , where n is the resolution of the converter. ### **Most Significant Bit (MSB)** The most significant bit (MSB) is defined as the largest value in a binary coded system. The value of the MSB can be calculated by dividing the full-scale output voltage by 2. Its value is one-half of full-scale. ### **Relative Accuracy or Integral Nonlinearity (INL)** Relative accuracy or integral nonlinearity (INL) is defined as the maximum deviation between the real transfer function and a straight line passing through the endpoints of the ideal DAC transfer function. DNL is measured in LSBs. ### **Differential Nonlinearity (DNL)** Differential nonlinearity (DNL) is defined as the maximum deviation of the real LSB step from the ideal 1LSB step. Ideally, any two adjacent digital codes correspond to output analog voltages that are exactly one LSB apart. If the DNL is less than 1LSB, the DAC is said to be monotonic. #### **Full-Scale Error** Full-scale error is defined as the deviation of the real full-scale output voltage from the ideal output voltage while the DAC register is loaded with the full-scale code (0xFFFF). Ideally, the output should be $AV_{DD}-1$ LSB. The full-scale error is expressed in percent of full-scale range (%FSR). #### Offset Error The offset error is defined as the difference between actual output voltage and the ideal output voltage in the linear region of the transfer function. This difference is calculated by using a straight line defined by two codes (code 485 and 64714). Since the offset error is defined by a straight line, it can have a negative or positive value. Offset error is measured in mV. #### **Zero-Code Error** The zero-code error is defined as the DAC output voltage, when all '0's are loaded into the DAC register. Zero-scale error is a measure of the difference between actual output voltage and ideal output voltage (0V). It is expressed in mV. It is primarily caused by offsets in the output amplifier. #### **Gain Error** Gain error is defined as the deviation in the slope of the real DAC transfer characteristic from the ideal transfer function. Gain error is expressed as a percentage of full-scale range (%FSR). ### **Full-Scale Error Drift** Full-scale error drift is defined as the change in full-scale error with a change in temperature. Full-scale error drift is expressed in units of %FSR/°C. ## Offset Error Drift Offset error drift is defined as the change in offset error with a change in temperature. Offset error drift is expressed in $\mu V/^{\circ}C$ . # **Zero-Code Error Drift** Zero-code error drift is defined as the change in zero-code error with a change in temperature. Zero-code error drift is expressed in $\mu V/^{\circ}C$ . ## **Gain Temperature Coefficient** The gain temperature coefficient is defined as the change in gain error with changes in temperature. The gain temperature coefficient is expressed in ppm of FSR/°C. # Power-Supply Rejection Ratio (PSRR) Power-supply rejection ratio (PSRR) is defined as the ratio of change in output voltage to a change in supply voltage for a full-scale output of the DAC. The PSRR of a device indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is measured in decibels (dB). # Monotonicity Monotonicity is defined as a slope whose sign does not change. If a DAC is monotonic, the output changes in the same direction or remains at least constant for each step increase (or decrease) in the input code. ### **DYNAMIC PERFORMANCE** Dynamic performance parameters are specifications such as settling time or slew rate, which are important in applications where the signal rapidly changes and/or high frequency signals are present. ### **Slew Rate** The output slew rate (SR) of an amplifier or other electronic circuit is defined as the maximum rate of change of the output voltage for all possible input signals. $$SR = \max \left[ \left| \frac{\Delta V_{OUT}(t)}{\Delta t} \right| \right]$$ Where $\Delta V_{OUT}(t)$ is the output produced by the amplifier as a function of time t. # **Output Voltage Settling Time** Settling time is the total time (including slew time) for the DAC output to settle within an error band around its final value after a change in input. Settling times are specified to within $\pm 0.003\%$ (or whatever value is specified) of full-scale range (FSR). # Code Change/Digital-to-Analog Glitch Energy Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nanovolt-seconds (nV-s), and is measured when the digital input code is changed by 1LSB at the major carry transition. ## **Digital Feedthrough** Digital feedthrough is defined as impulse seen at the output of the DAC from the digital inputs of the DAC. It is measured when the DAC output is not updated. It is specified in nV-s, and measured with a full-scale code change on the data bus; that is, from all '0's to all '1's and vice versa. #### Channel-to-Channel DC Crosstalk Channel-to-channel dc crosstalk is defined as the dc change in the output level of one DAC channel in response to a change in the output of another DAC channel. It is measured with a full-scale output change on one DAC channel while monitoring another DAC channel remains at midscale. It is expressed in LSB. #### Channel-to-Channel AC Crosstalk AC crosstalk in a multi-channel DAC is defined as the amount of ac interference experienced on the output of a channel at a frequency (f) (and its harmonics), when the output of an adjacent channel changes its value at the rate of frequency (f). It is measured with one channel output oscillating with a sine wave of 1kHz frequency, while monitoring the amplitude of 1kHz harmonics on an adjacent DAC channel output (kept at zero scale). It is expressed in dB. ### Signal-to-Noise Ratio (SNR) Signal-to-noise ratio (SNR) is defined as the ratio of the root mean-squared (RMS) value of the output signal divided by the RMS values of the sum of all other spectral components below one-half the output frequency, not including harmonics or dc. SNR is measured in dB. # **Total Harmonic Distortion (THD)** Total harmonic distortion + noise is defined as the ratio of the RMS values of the harmonics and noise to the value of the fundamental frequency. It is expressed in a percentage of the fundamental frequency amplitude at sampling rate f<sub>S</sub>. # Spurious-Free Dynamic Range (SFDR) Spurious-free dynamic range (SFDR) is the usable dynamic range of a DAC before spurious noise interferes or distorts the fundamental signal. SFDR is the measure of the difference in amplitude between the fundamental and the largest harmonically or non-harmonically related spur from dc to the full Nyquist bandwidth (half the DAC sampling rate, or $f_{\rm S}/2$ ). A spur is any frequency bin on a spectrum analyzer, or from a Fourier transform, of the analog output of the DAC. SFDR is specified in decibels relative to the carrier (dBc). # Signal-to-Noise plus Distortion (SINAD) SINAD includes all the harmonic and outstanding spurious components in the definition of output noise power in addition to quantizing any internal random noise power. SINAD is expressed in dB at a specified input frequency and sampling rate, f<sub>S</sub>. # **DAC Output Noise Density** Output noise density is defined as internally-generated random noise. Random noise is characterized as a spectral density (nV/ $\sqrt{\text{Hz}}$ ). It is measured by loading the DAC to midscale and measuring noise at the output. ## **DAC Output Noise** DAC output noise is defined as any voltage deviation of DAC output from the desired value (within a particular frequency band). It is measured with a DAC channel kept at midscale while filtering the output voltage within a band of 0.1Hz to 10Hz and measuring its amplitude peaks. It is expressed in terms of peak-to-peak voltage ( $V_{pp}$ ). # Full-Scale Range (FSR) Full-scale range (FSR) is the difference between the maximum and minimum analog output values that the DAC is specified to provide; typically, the maximum and minimum values are also specified. For an *n*-bit DAC, these values are usually given as the values matching with code 0 and 2<sup>n</sup>. # PACKAGE OPTION ADDENDUM www.ti.com 4-May-2009 ### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|---------------|---------------------------|------------------|------------------------------| | DAC7568IAPW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC7568IAPWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC7568ICPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC7568ICPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8168IAPW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8168IAPWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8168ICPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8168ICPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8568IAPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8568IAPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8568IBPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8568IBPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8568ICPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8568ICPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8568IDPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | DAC8568IDPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. # PACKAGE OPTION ADDENDUM www.ti.com 4-May-2009 (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 20-Jul-2010 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All diffierisions are nominal | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | DAC8168ICPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | DAC8568IAPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | DAC8568IBPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | DAC8568ICPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | DAC8568IDPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 20-Jul-2010 \*All dimensions are nominal | 7 til diffictioloffo die florifitat | | | | | | | | |-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | DAC8168ICPWR | TSSOP | PW | 16 | 2000 | 346.0 | 346.0 | 29.0 | | DAC8568IAPWR | TSSOP | PW | 16 | 2000 | 346.0 | 346.0 | 29.0 | | DAC8568IBPWR | TSSOP | PW | 16 | 2000 | 346.0 | 346.0 | 29.0 | | DAC8568ICPWR | TSSOP | PW | 16 | 2000 | 346.0 | 346.0 | 29.0 | | DAC8568IDPWR | TSSOP | PW | 16 | 2000 | 346.0 | 346.0 | 29.0 | # PW (R-PDSO-G\*\*) # 14 PINS SHOWN # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # PW (R-PDSO-G16) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|------------------------------|-----------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DLP® Products | www.dlp.com | Communications and Telecom | www.ti.com/communications | | DSP | <u>dsp.ti.com</u> | Computers and<br>Peripherals | www.ti.com/computers | | Clocks and Timers | www.ti.com/clocks | Consumer Electronics | www.ti.com/consumer-apps | | Interface | interface.ti.com | Energy | www.ti.com/energy | | Logic | logic.ti.com | Industrial | www.ti.com/industrial | | Power Mgmt | <u>power.ti.com</u> | Medical | www.ti.com/medical | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Space, Avionics & Defense | www.ti.com/space-avionics-defense | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | Video and Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless-apps |