

# HIGH-SPEED CMOS LOGIC 16-CHANNEL ANALOG MULTIPLEXER and DEMULTIPLEXER

Check for Samples: CD74HCT4067-Q1

## **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Test Guidance With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H1A
  - Device CDM ESD Classification Level C2
- Wide Analog Input Voltage Range
- Low ON Resistance
  - 70  $\Omega$  Typical (V<sub>CC</sub> = 4.5 V)
- Fast Switching and Propagation Speeds
- Break-Before-Make Switching
  - 6 ns Typical ( $V_{CC} = 4.5 \text{ V}$ )
- Fanout (Over Temperature Range)
  - Standard Outputs: 10 LSTTL Loads
  - Bus Driver Outputs: 15 LSTTL Loads
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- 4.5-V to 5.5-V Operation
- Direct LSTTL Input Logic Compatibility:  $V_{II} = 0.8$

#### 3 DESCRIPTION

The CD74HCT4067-Q1 device is a digitally controlled analog switch that utilizes silicon-gate CMOS technology to achieve operating speeds similar to LSTTL, with the low power consumption of standard CMOS integrated circuits.

This analog multiplexer and demultiplexer controls analog voltages that may vary across the voltage supply range. It is a bidirectional switch, thus allowing any analog input to be used as an output and vice-versa. The switch has low (on) resistance and low (off) leakages. In addition, the device has an enable control that, when high, disables all switches to their off state.

## ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |              | ORDERABLE PART NUMBER (3) | TOP-SIDE MARKING |
|----------------|------------------------|--------------|---------------------------|------------------|
| -40°C to 125°C | DW-SOIC-M              | Reel of 2000 | CD74HCT4067QM96Q1         | HCT4067I         |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- The suffix 96 denotes tape and reel.

 $V Max, V_{IH} = 2 V Min$ 

CMOS Input Compatibility:  $I_I \le 1 \mu A$  at  $V_{OL}$ ,  $V_{OH}$ 

### **APPLICATIONS**

- Automotive
- **Analog Switch**
- Analog Multiplexer and Demultiplexer







Table 1. FUNCTION TABLE<sup>(1)</sup>

| S0 | S1 | S2 | <b>S</b> 3 | Ē | SELECTED<br>CHANNEL |
|----|----|----|------------|---|---------------------|
| Х  | X  | Х  | Х          | Н | None                |
| L  | L  | L  | L          | L | 0                   |
| Н  | L  | L  | L          | L | 1                   |
| L  | Н  | L  | L          | L | 2                   |
| Н  | Н  | L  | L          | L | 3                   |
| L  | L  | Н  | L          | L | 4                   |
| Н  | L  | Н  | L          | L | 5                   |
| L  | Н  | Н  | L          | L | 6                   |
| Н  | Н  | Н  | L          | L | 7                   |
| L  | L  | L  | Н          | L | 8                   |
| Н  | L  | L  | Н          | L | 9                   |
| L  | Н  | L  | Н          | L | 10                  |
| Н  | Н  | L  | Н          | L | 11                  |
| L  | L  | Н  | Н          | L | 12                  |
| Н  | L  | Н  | Н          | L | 13                  |
| L  | Н  | Н  | Н          | L | 14                  |
| Н  | Н  | Н  | Н          | L | 15                  |

(1) H = High level L = Low level X = Don't care

## **Logic Diagram (Positive Logic)**



Submit Documentation Feedback

Copyright © 2004–2012, Texas Instruments Incorporated



## 3.1 ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                                                           | VALUE   |      | UNIT |
|------------------|-----------------------------------------------------------------------------------------------------------|---------|------|------|
|                  |                                                                                                           | MIN     | UNIT |      |
| $V_{CC}$         | Supply voltage range (2)                                                                                  | -0.5    | 7    | ٧    |
| I <sub>IK</sub>  | Input clamp current ( $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ )                           |         | ±20  | mA   |
| I <sub>OK</sub>  | Output clamp current ( $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ )                          |         | ±20  | mA   |
| Io               | Switch current ( $V_O > -0.5 \text{ V or } V_O < V_{CC} + 0.5 \text{ V}$ )                                |         | ±25  | mA   |
| Io               | Output source or sink current per output pin ( $V_O > -0.5 \text{ V}$ or $V_O < V_{CC} + 0.5 \text{ V}$ ) |         | ±25  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                                                         |         | ±50  | mA   |
| $T_J$            | Maximum junction temperature                                                                              |         | 150  | ů    |
| T <sub>stg</sub> | Storage temperature range                                                                                 | -65     | 150  | ů    |
| ESD              | Human Body Model (HBM) AEC-Q100 classification level H1A                                                  |         | 400  | ٧    |
| Rating           | Charged Device Model (CDM) AEC-Q100 classification level C2                                               |         | 250  | V    |
|                  | Latch-up per JESD78D                                                                                      | Class 1 |      |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 3.2 THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | CD74HCT4067-Q1 | LINUT |
|------------------|----------------------------------------------|----------------|-------|
|                  | I HERMAL METRIC**                            | DW (24 PINS)   | UNIT  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 62.3           |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 30.5           |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 31.8           | °C AM |
| $\Psi_{JT}$      | Junction-to-top characterization parameter   | 7.7            | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter | 31.5           |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A            |       |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

## 3.3 RECOMMENDED OPERATING CONDITIONS(1)

over operating free-air temperature range (unless otherwise noted)

|                |                                       |                         | MIN | MAX      | UNIT |
|----------------|---------------------------------------|-------------------------|-----|----------|------|
| $V_{CC}$       | Supply voltage                        | 4.5                     | 5.5 | V        |      |
| $V_{IH}$       | High-level input voltage              | 2                       |     | V        |      |
| $V_{IL}$       | Low-level input voltage               |                         | 0.8 | V        |      |
| $V_{I}$        | Input voltage                         |                         | 0   | $V_{CC}$ | V    |
| Vo             | Output voltage                        |                         | 0   | $V_{CC}$ | V    |
| t <sub>t</sub> | Input transition (rise and fall) time | V <sub>CC</sub> = 4.5 V | 0   | 500      | ns   |
| T <sub>A</sub> | Operating free-air temperature        |                         | -40 | 125      | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

Product Folder Links: CD74HCT4067-Q1

<sup>(2)</sup> All voltages are referenced to GND, unless otherwise specified.



### 3.4 ELECTRICAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TE                    | ST CONDITIONS                                     | s V <sub>I</sub>       | V <sub>cc</sub> | T <sub>A</sub> = 25°C |     |      | T <sub>A</sub> = -40°C<br>to 125°C |     | UNIT |
|-----------------|-----------------------|---------------------------------------------------|------------------------|-----------------|-----------------------|-----|------|------------------------------------|-----|------|
|                 |                       |                                                   |                        |                 | MIN                   | TYP | MAX  | MIN                                | MAX |      |
| II              | Logic input           |                                                   | V <sub>CC</sub> or GND | 5.5 V           |                       |     | ±0.1 |                                    | ±1  | μΑ   |
| $I_{IZ}$        | $V_{IS} = V_{CC}$ o   | $V_{IS} = V_{CC}$ or GND, $\overline{E} = V_{CC}$ |                        | 5.5 V           |                       |     | ±0.8 |                                    | ±8  | μΑ   |
| _               | I <sub>O</sub> = 1 mA | $V_{IS} = V_{CC}$ or GND                          | V <sub>CC</sub> or GND | 4.5 V           |                       | 70  | 160  |                                    | 200 | 0    |
| r <sub>on</sub> |                       | $V_{IS} = V_{CC}$ to GND                          | V <sub>CC</sub> to GND | 4.5 V           |                       | 90  | 180  |                                    | 225 | Ω    |
| $\Delta r_{on}$ | Between ar            | Between any two switches                          |                        | 4.5 V           |                       | 10  |      |                                    |     | Ω    |
| I <sub>CC</sub> |                       |                                                   | V <sub>CC</sub> or GND | 5.5 V           |                       |     | 8    |                                    | 80  | μΑ   |
| $\Delta I_{CC}$ | Per input pi          | Per input pin: 1 unit load <sup>(1)</sup>         |                        | 4.5 V to 5.5 V  |                       | 100 | 360  |                                    | 450 | μΑ   |
| C <sub>I</sub>  | Control inpu          | uts                                               |                        |                 |                       |     | 10   |                                    | 10  | pF   |

<sup>(1)</sup> For dual-supply systems, theoretical worst-case ( $V_1 = 2.4 \text{ V}$ ,  $V_{CC} = 5.5 \text{ V}$ ) specification is 1.8 mA.

## 3.5 HCT INPUT LOADING

| INPUT       | UNIT LOADS <sup>(1)</sup> |
|-------------|---------------------------|
| $S_0 - S_3$ | 0.5                       |
| Ē           | 0.3                       |

<sup>(1)</sup> Unit load is  $\Delta I_{CC}$  limit specified in the electrical characteristics table, for example, 360  $\mu A$  max at 25°C.

### **SWITCHING CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted) see Figure 5

| PARAMETER        | FROM<br>(INPUT) | TO                 | LOAD<br>CAPACITANCE     | V <sub>cc</sub>        | т     | A = 25°C |     | T <sub>A</sub> = -40°<br>125°0 |     | UNIT |    |
|------------------|-----------------|--------------------|-------------------------|------------------------|-------|----------|-----|--------------------------------|-----|------|----|
|                  | (INPUT)         | (OUTPUT)           | CAPACITANCE             |                        | MIN   | TYP      | MAX | MIN                            | MAX |      |    |
|                  |                 | Common             | $C_L = 15 pF$           | 5 V                    |       | 6        |     |                                |     | no   |    |
| t <sub>pd</sub>  | ı <sub>n</sub>  | I/O                | $C_L = 50 pF$           | 4.5 V                  |       |          | 15  |                                | 19  | ns   |    |
|                  | Ē               | -                  | Common                  | C <sub>L</sub> = 15 pF | 5 V   |          | 25  |                                |     |      |    |
| t <sub>en</sub>  |                 | E I/O              | C <sub>L</sub> = 50 pF  | 4.5 V                  |       |          | 60  |                                | 75  | ns   |    |
|                  | S <sub>n</sub>  | Common             | $C_{L} = 15 \text{ pF}$ | 5 V                    |       | 25       |     |                                |     |      |    |
| t <sub>en</sub>  |                 | I/O                | $C_L = 50 pF$           | 4.5 V                  |       |          | 60  |                                | 75  | ns   |    |
|                  | Ē               | Common             | $C_{L} = 15 \text{ pF}$ | 5 V                    |       | 23       |     |                                |     |      |    |
| t <sub>dis</sub> | E               | E I/O              | C <sub>L</sub> = 50 pF  | 4.5 V                  |       |          | 55  |                                | 69  | ns   |    |
|                  |                 | Common             | C <sub>L</sub> = 15 pF  | 5 V                    |       | 21       |     |                                |     |      |    |
| t <sub>dis</sub> | S <sub>n</sub>  | S <sub>n</sub> I/O | I/O                     | C <sub>L</sub> = 50 pF | 4.5 V |          |     | 58                             |     | 73   | ns |

#### 3.7 OPERATING CHARACTERISTICS

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}, \text{ input } t_r, t_f = 6 \text{ ns}$ 

| PARAMETER                                                    | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------------------------------------------------|-----------------|-----|-----|-----|------|
| C <sub>pd</sub> Power dissipation capacitance <sup>(1)</sup> |                 |     | 96  |     | pF   |

(1)  $C_{pd}$  is used to determine the dynamic power consumption ( $P_D$ ), per package.  $P_D = (C_{pd} \times V_{CC}^2 \times f_I) + \Sigma (C_L + C_S) \times V_{CC}^2 \times f_O$   $f_O = output frequency$ 

f<sub>I</sub> = input frequency

 $\dot{C}_L$  = output load capacitance

C<sub>S</sub> = switch capacitance

 $V_{CC}$  = supply voltage

Submit Documentation Feedback

Copyright © 2004-2012, Texas Instruments Incorporated



#### 3.8 ANALOG CHANNEL CHARACTERISTICS

 $T_A = 25^{\circ}C$ 

|                  | PARAMETER                                    | TEST CONDITIONS                              | V <sub>cc</sub> | TYP   | UNIT |
|------------------|----------------------------------------------|----------------------------------------------|-----------------|-------|------|
| f <sub>max</sub> | Switch frequency response bandwidth at −3 dB | See Figure 1 and Figure 7 <sup>(1)</sup> (2) | 4.5 V           | 89    | MHz  |
|                  | Sine-wave distortion                         | See Figure 2                                 | 4.5 V           | 0.051 | %    |
|                  | Switch OFF signal feedthrough                | See Figure 4 and Figure 8                    | 4.5 V           | -75   | dB   |
| Cs               | Switch input capacitance                     |                                              |                 | 5     | pF   |
| C <sub>COM</sub> | Common capacitance                           |                                              |                 | 50    | pF   |

- (1) Adjust input voltage to obtain 0 dBm at output, f = 1 MHz.
- (2)  $V_{IS}$  is centered at  $V_{CC}$  / 2

## 4 PARAMETER MEASUREMENT INFORMATION



Figure 1. Frequency-Response Test Circuit



Figure 3. Control-to-Switch Feedthrough Noise Test Circuit



Figure 2. Sine-Wave Distortion Test Circuit



Figure 4. Switch OFF Signal Feedthrough Test Circuit



## PARAMETER MEASUREMENT INFORMATION (continued)



| PARA             | METER            | S1     | S2     |
|------------------|------------------|--------|--------|
| t <sub>en</sub>  | <sup>t</sup> PZH | Open   | Closed |
|                  | tPZL             | Closed | Open   |
| talia            | tPHZ             | Open   | Closed |
| <sup>t</sup> dis | tPLZ             | Closed | Open   |
| t <sub>pd</sub>  |                  | Open   | Open   |





VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

VOLTAGE WAVEFORMS
OUTPUT ENABLE AND DISABLE TIMES

NOTES: A.  $C_L$  includes probe and test-fixture capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> = 6 ns, t<sub>f</sub> = 6 ns.
- D. For clock inputs,  $f_{\mbox{max}}$  is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time, with one input transition per measurement.
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G. tpzL and tpzH are the same as ten.
- H. tpLH and tpHL are the same as tpd.

Figure 5. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



## TYPICAL CHARACTERISTICS





Figure 7.





f - Frequency - Hz Figure 8.



## **6 REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision A (April, 2008) to Revision B                                     | Page |
|----|----------------------------------------------------------------------------------------|------|
| •  | Changed H2 to H1A and C3B to C2 throughout document                                    | 1    |
| •  | Added AEC-Q100 info to Features                                                        | 1    |
| •  | Removed from Features: Wide Operating Temperature Range: -40°C to 85°C                 | 1    |
| •  | Added applications                                                                     | 1    |
| •  | Replaced SOIC-M package info in ordering info table with new row for DW-SOIC-M package | 1    |
| •  | Added ESD ratings to Abs Max table                                                     | 3    |
| •  | Added latch-up row in Abs Max table                                                    | 3    |
| •  | Changed max T <sub>A</sub> value from 85°C to 125°C                                    | 3    |
| •  | Changed T <sub>A</sub> = -40°C to 85°C column to T <sub>A</sub> = -40°C to 125°C       | 4    |
| •  | Changed T <sub>A</sub> = -40°C to 85°C column to T <sub>A</sub> = -40°C to 125°C       | 4    |



## PACKAGE OPTION ADDENDUM

15-Oct-2015

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| CD74HCT4067QM96Q1 | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCT4067I       | Samples |
| D24067IM96G4Q1    | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HCT4067I       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

15-Oct-2015

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD74HCT4067-Q1:

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com 22-Jun-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74HCT4067QM96Q1 | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 22-Jun-2016



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| CD74HCT4067QM96Q1 | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |  |

DW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity