# TrueTouch™ Multi-Touch All-Point Touchscreen Controller ## **Features** - TrueTouch™ Capacitive Touchscreen Controller - □ Supports Multi-Touch All-Point Touchscreen Applications - □ Supports up to 37 X/Y Sensor Inputs - □ Supports Screen Sizes 7.3" and Below (Typical) - □ Fast Scan Rates: Typical 120 us per X/Y Crossing - □ High Resolution: Typical 480 x 360 for 3.5" Screen - ☐ Available in 56-Pin QFN Package - Multi-Touch All-Point Addressable Detection - □ Capable of Tracking up to 10 Independent Fingers - □ Allows Development of Customized Multi-Finger Gestures - Lowest Noise TrueTouch Device - Highly Configurable Sensing Circuitry - □ Allows Maximum Design Flexibility - □ Allows Trade-Off Between Scan Time and Noise Performance - Powerful Harvard Architecture Processor - M8C Processor Speeds to 24 MHz - □ Two 8x8 Multiply, 32-Bit Accumulate - □ Low Power at High Speed - □ 3V to 5.25V Operating Voltage - □ Industrial Temperature Range: -40°C to +85°C - □ USB Temperature Range: –10°C to +85°C - Full-Speed USB (12 Mbps) - □ Four Uni-Directional Endpoints - □ One Bi-Directional Control Endpoint - □ USB 2.0 Compliant - □ Dedicated 256 Byte Buffer - □ No External Crystal Required - Flexible On-Chip Memory - □ 16K Flash Program Storage, 50000 Erase/Write Cycles - □ 1K SRAM Data Storage - □ In-System Serial Programming (ISSP) - Partial Flash Updates - ☐ Flexible Protection Modes - □ EEPROM Emulation in Flash - Precision, Programmable Clocking - □ Internal ±4% 24 and 48 MHz Oscillator - □ Internal Oscillator for Watchdog and Sleep - □ 0.25% Accuracy for USB with no External Components - Additional System Resources - □ I<sup>2</sup>C<sup>™</sup> Slave, Master, and Multi-Master to 400 kHz - □ Watchdog and Sleep Timers - □ User-Configurable Low Voltage Detection - □ Integrated Supervisory Circuit - □ On-Chip Precision Voltage Reference - Complete Development Tools - □ Free Development Software (PSoC Designer™) - ☐ TrueTouch Touchscreen Tuner - □ Full-Featured, In-Circuit Emulator and Programmer - □ Full Speed Emulation - □ Complex Breakpoint Structure - □ 128K Bytes Trace Memory - Programmable Pin Configurations - 25 mA Sink, 10 mA Drive on All GPIO - Pull Up, Pull Down, High Z, Strong, or Open Drain Drive Modes on All GPIO #### TrueTouch Functional Overview The TrueTouch family provides the fastest and most efficient way to develop and tune a capacitive touchscreen application. A TrueTouch device includes the configurable TrueTouch block, configurable analog and digital logic, programmable interconnect, and an 8-bit CPU to run custom firmware. This architecture enables the user to create flexible, customized touchscreen configurations to match the requirements of each individual touchscreen application. Various configurations of Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts. The TrueTouch architecture is comprised of four main areas: the Core, Digital System, the TrueTouch Analog System, and System Resources including a full speed USB port. Configurable global busing allows all the device resources to be combined into a complete custom touchscreen system. The CY8CTMA120 device can have up to seven IO ports that connect to the global digital and analog interconnects, providing access to four digital blocks and six analog blocks. Implementation of touchscreen application allows additional digital and analog resources to be used, depending on the touchscreen design. The CY8CTMA120 is offered in a 56-pin QFN package with up to 48 general purpose IO (GPIO), and support of up to 37 X/Y sensors. When designing touchscreen applications, refer to the UM data sheet for performance requirements to meet and detailed design process explanation. #### The TrueTouch Core The core includes a CPU, memory, clocks, and configurable GPIO (General Purpose IO). The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT). Memory encompasses 16K of Flash for program storage, 1K of SRAM for data storage, and up to 2K of EEPROM emulated using the Flash. Program Flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection. The TrueTouch device incorporates flexible internal clock generators, including a 24 MHz IMO (Internal Main Oscillator) accurate to 8% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (Internal Low speed Oscillator) is provided for the sleep timer and WDT. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the TrueTouch device. In USB systems, the IMO self-tunes to $\pm\,0.25\%$ accuracy for USB communication. The GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external inter- facing. Every pin is also capable of generating a system interrupt on high level, low level, and change from last read. ## The Digital System The Digital System is composed of four digital resources. Each block is an 8-bit resource that is used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. Figure 1. Digital System Block Diagram Digital peripheral configurations include those listed below. - Full-Speed USB (12 Mbps) - PWMs (8 to 32 bit) - PWMs with dead band (8 to 24 bit) - Counters (8 to 32 bit) - Timers (8 to 32 bit) - UART 8 bit with selectable parity - SPI master and slave - I2C slave and multi-master - Pseudo Random Sequence Generators (8 to 32 bit) The digital blocks are connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow signal multiplexing and performing logic operations. This configurability frees the designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by TrueTouch device family. This allows optimum choice of system resources for your application. Family characteristics are shown in Table 1 on page 4. ## The Analog System The Analog System is composed of 6 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Implementation of touchscreen application allows additional analog resources to be used, depending on the touchscreen design. Analog peripherals are very flexible and are customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are listed below. - Analog-to-digital converters (up to 2, with 6 to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR) - Filters (2 and 4 pole band-pass, low-pass, and notch) - Amplifiers (up to 2, with selectable gain to 48x) - Instrumentation amplifiers (1 with selectable gain to 93x) - Comparators (up to 2, with 16 selectable thresholds) - DACs (up to 2, with 6- to 9-bit resolution) - Multiplying DACs (up to 2, with 6- to 9-bit resolution) - High current output drivers (two with 30 mA drive as a PSoC Core Resource) - 1.3V reference (as a System Resource) - Modulators - Correlators - Peak Detectors - Many other topologies possible Analog blocks are arranged in a column of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks, as shown in Figure 2. #### The Analog Multiplexer System The Analog Mux Bus connects to every GPIO pin in ports 0-5. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for capacitive sensing with the TrueTouch block comparator. It is split into two sections for simultaneous dual-channel processing. An additional 8:1 analog input multiplexer provides a second path to bring Port 0 pins to the analog array. Switch control logic enables selected pins to switch dynamically under hardware control. This enables capacitive measurement for the touchscreen applications. Other multiplexer applications include: - Chip-wide mux that allows analog input from up to 48 IO pins. - Electrical connection between any IO pin combinations. Figure 2. Analog System Block Diagram ## **Additional System Resources** System Resources, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power on reset. Brief statements describing the merits of each resource follow. - Full-Speed USB (12 Mbps) with five configurable endpoints and 256 bytes of RAM. No external components required except two series resistors. Wider than commercial temperature USB operation (-10°C to +85°C). - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks are routed to both the digital and analog systems. Additional clocks are generated using digital PSoC blocks as clock dividers. - Two multiply accumulates (MACs) provide fast 8-bit multipliers with 32-bit accumulate, to assist in both general math and digital filters. - Decimator provides a custom hardware filter for digital signal processing applications, including creation of Delta Sigma ADCs. - The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, multi-master are supported. - Low Voltage Detection (LVD) interrupts signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - An internal 1.3V reference provides an absolute reference for the analog system, including ADCs and DACs. - Versatile analog multiplexer system. ## **Getting Started** To understand the TrueTouch device, read this data sheet and use the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents general silicon and electrical specifications. For in depth touchscreen application information, including touchscreen specific specifications, read the touchscreen user module data sheet that is supported by this specific device. #### TrueTouch Device Characteristics Depending on the TrueTouch device selected for a touchscreen application, characteristics and capabilities of each device change. Table 1 lists the touchscreen sensing capabilities available for specific TrueTouch devices. The TrueTouch device covered by this data sheet is highlighted in this table. **Table 1. TrueTouch Device Characteristics** | TrueTouch Part<br>Number | Sensor<br>Inputs | Max Screen<br>Size (Inches) | Single-Touch | Multi-Touch<br>Gesture | Multi-Touch<br>All-Point | Scan<br>Speed (ms) <sup>[1]</sup> | Current<br>Consumption <sup>[2]</sup> | Flash Size | SRAM<br>Size | |--------------------------|------------------|-----------------------------|--------------|------------------------|--------------------------|-----------------------------------|---------------------------------------|------------|--------------| | CY8CTST110 | up to<br>24 | 4.3" | Υ | N | N | 0.5 | 3 | 8K | 512<br>Bytes | | CY8CTST120 | up to<br>44 | 8.4" | Υ | N | N | 0.5 | 16 | 16K | 1K | | CY8CTMG110 | up to<br>24 | 4.3" | Υ | Y | N | 0.5 | 3 | 8K | 512<br>Bytes | | CY8CTMG120 | up to<br>44 | 8.4 | Υ | Υ | N | 0.5 | 16 | 16K | 1K | | CY8CTMA120 | up to<br>37 | 7.3" | Υ | Y | Υ | 0.12 | 16 | 16K | 1K | ## **Development Kits** Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, **C** compilers, and all accessories for PSoC development. Go to the Cypress Online Store web site at <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page, and click *PSoC (Programmable System-on-Chip)* to view a current list of available items. #### **Technical Training Modules** Free PSoC technical training modules are available for users new to PSoC. Training modules cover designing, debugging, advanced analog and CapSense. Go to http://www.cypress.com/training. #### Consultants Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Design Support located on the left side of the web page, and select CYPros Consultants. ## **Technical Support** PSoC application engineers take pride in fast and accurate response. They are available with a four hour guaranteed response at http://www.cypress.com/support. #### **Application Notes** A long list of application notes assist you in every aspect of your design effort. To view the PSoC application notes, go to the <a href="http://www.cypress.com">http://www.cypress.com</a> web site and select Application Notes under the Design Resources list located in the center of the web page. Application notes are listed by date as default. #### **Development Tools** PSoC Designer is a Microsoft<sup>®</sup> Windows based, integrated development environment for the Programmable System-on-Chip™ (PSoC) devices. The PSoC Designer IDE and application runs on Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP (see Figure 3 on page 5). PSoC Designer helps to select an operating configuration for the PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs. PSoC Designer also supports a high level C language compiler developed specifically for the devices in the family. #### Notes - 1. Per sensor typical. Depends on touchscreen panel. For MA120 per X/Y crossing Vcc = 3.3V. - 2. Average mA supply current. Based on 8 ms report rate, except for MA120. Figure 3. PSoC Designer Subsystems #### **PSoC Designer Software Subsystems** #### Device Editor The Device Editor subsystem allows the user to select different onboard analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, amplifiers, and filters. The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration allows changing configurations at run time. PSoC Designer sets up power-on initialization tables for selected PSoC block configurations and creates source code for an application framework. The framework contains software to operate the selected components. If the project uses more than one operating configuration, then it contains routines to switch between different sets of PSoC block configurations at run time. PSoC Designer prints out a configuration sheet for a given project configuration for use during application programming in conjunction with the device data sheet. After the framework is generated, the user can add application specific code to flesh out the framework. It is also possible to change the selected components and regenerate the framework. #### Design Browser The Design Browser allows users to select and import preconfigured designs into the project. Users can easily browse a catalog of preconfigured designs to facilitate time-to-design. Examples provided in the tools include a 300-baud modem, LIN Bus master and slave, fan controller, and magnetic card reader. #### Application Editor The Application Editor edits the C language and assembly language source code. It also assembles, compiles, links, and builds **Assembler.** The macro assembler allows the assembly code to be merged seamlessly with C code. The link libraries automatically use absolute addressing or can be compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compiler.** A C language compiler is available that supports the PSoC family of devices. Even if you have never worked in the C language before, the product quickly allows you to create complete C programs for the PSoC family devices. The embedded, optimizing C compiler provides all the features of C tailored to the PSoC architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started. #### **Hardware Tools** #### In-Circuit Emulator A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices. The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation. ## TrueTouch Touchscreen Tuner The TrueTouch tuner is a Microsoft® Windows based graphical user interface allowing developers to set critical parameters and observe changes to the touchscreen application in real time. Optimal configuration from the tuner are immediately applied to the TrueTouch user module settings. Document Number: 001-46901 Rev. \*C Page 5 of 35 ## **Designing with User Modules** The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility. It pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC blocks, have the ability to implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, buses and to the IO pins. Iterative development cycles permit you to adapt the hardware and the software. This substantially lowers the risk of having to select a different part to meet the final design requirements. To speed the development process, the PSoC Designer IDE provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. The standard user module library contains over 50 common peripherals such as ADCs, DACs timers, counters, UARTs, and other not so common peripherals such as DTMF generators and Bi-Quad analog filter sections. Each user module establishes the basic register settings that implement the selected function. It also provides parameters that allows to tailor its precise configuration to a particular application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit to establish the pulse width and duty cycle. User modules also provide tested software to cut development time. The user module application programming interface (API) provides high level functions to control and respond to hardware events at run time. The API also provides optional interrupt service routines that are adapted as needed. The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module. The development process starts when you open a new project and bring up the Device Editor, a graphical user interface (GUI) for configuring the hardware. Pick the user modules you need for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, build signal chains by interconnecting user modules to each other and the IO pins. At this stage, also configure the clock source connections and enter parameter values directly or by selecting values from drop down menus. When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the high level user module API functions. Figure 4. User Module/Source Code Development Flows The next step is to write the main program and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that allows to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double click the error message to view the offending line of source code. When all is correct, the linker builds a HEX file image suitable for programming. The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the ICE where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint, and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events such as monitoring address and data bus values, memory locations, and external signals. ## **Document Conventions** ## **Acronyms Used** The following table lists the acronyms that are used in this document. | Acronym | Description | |---------|-----------------------------------------------------| | AC | alternating current | | ADC | analog-to-digital converter | | API | application programming interface | | CPU | central processing unit | | CT | continuous time | | DAC | digital-to-analog converter | | DC | direct current | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | FSR | full scale range | | GPIO | general purpose IO | | GUI | graphical user interface | | HBM | human body model | | ICE | in-circuit emulator | | ILO | internal low speed oscillator | | IMO | internal main oscillator | | Ю | input/output | | IPOR | imprecise power on reset | | LSb | least-significant bit | | LVD | low voltage detect | | MSb | most-significant bit | | PC | program counter | | PLL | phase-locked loop | | POR | power on reset | | PPOR | precision power on reset | | PSoC® | Programmable System-on-Chip™ | | PWM | pulse width modulator | | SC | switched capacitor | | SRAM | static random access memory | ## **Units of Measure** A units of measure table is located in the Electrical Specifications section. Table 5 on page 12 lists all the abbreviations used to measure the PSoC devices. #### **Numeric Naming** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers are also represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', '0x', or 'b' are decimal. #### **Pinouts** This section describes, lists, and illustrates the CY8CTMA120 TrueTouch family pins and pinout configuration. The CY8CTMA120 TrueTouch device is available in the following packages, all of which are shown on the following pages. Every port pin (labeled "P") is capable of Digital IO. However, Vss, Vdd, and XRES are not capable of Digital IO. #### **56-Pin Part Pinout** Table 2. 56-Pin Part Pinout (QFN) | Pin | Tv | уре | | T | |-----|---------|--------|-------|---------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | IO | I, M | P2[3] | VREF | | 2 | 10 | I, M | P2[1] | SNS OUT(Output of external | | | | 1, 141 | | OP-AMP) | | 3 | 10 | M | P4[7] | | | 4 | 10 | М | P4[5] | | | 5 | 10 | М | P4[3] | | | 6 | 10 | M | P4[1] | | | 7 | 10 | М | P3[7] | | | 8 | 10 | M | P3[5] | | | 9 | 10 | М | P3[3] | | | 10 | Ю | М | P3[1] | | | 11 | 10 | М | P5[7] | | | 12 | Ю | М | P5[5] | | | 13 | Ю | М | P5[3] | 1 | | 14 | Ю | М | P5[1] | 1 | | 15 | Ю | М | P1[7] | phi2 (Control for high precision switches) | | 16 | Ю | М | P1[5] | phi1 (Control for high precision switches). | | 17 | Ю | М | P1[3] | · . | | 18 | Ю | М | P1[1] | I2C Serial Data (SDA), ISSP DATA <sup>[3]</sup> . | | 19 | Po | wer | Vss | Ground. Connect to circuit ground. | | 20 | U' | SB | D+ | 1 | | 21 | U | SB | D- | 1 | | 22 | Po | ower | Vdd | Supply voltage. Bypass to ground with 0.1 uF capacitor. | | 23 | Ю | T . | P7[7] | 1 | | 24 | Ю | | P7[0] | SHDN | | 25 | Ю | М | P1[0] | I2C Serial IRQ (Interrupt), ISSP CLK <sup>[3]</sup> . | | 26 | Ю | М | P1[2] | | | 27 | Ю | М | P1[4] | 1 | | 28 | Ю | М | P1[6] | 1 | | 29 | Ю | М | P5[0] | | | 30 | Ю | M | P5[2] | 1 | | 31 | 10 | М | P5[4] | | Type Pin No. Name Description Digital Analog 44 VREF. 10 M P2[6] 32 10 M P5[6] 45 10 I, M P0[0] Analog column mux input. P3[0] 33 10 М 46 10 I, M P0[2] Analog column mux input. P0[4] 34 10 М P3[2] 47 10 I, M Analog column mux input. 35 10 М P3[4] 48 10 P0[6] Analog column mux input. 36 **XRES** Active high external reset with internal 49 Vdd Supply voltage. Bypass to ground with 0.1 uF Power Input 37 P4[0] 50 0 М Power Vss Ground. Connect to circuit ground. 38 Ю М P4[2] 51 Ю I, M P0[7] Rx. 39 Ю М P4[4] 52 10 IO, M P0[5] 10 М 53 IO IO, M 40 P4[6] P0[3] Analog column mux input and column output. 41 Ю I, M P2[0] Direct switched capacitor block input. 54 Ю I, M P0[1] Analog column mux input. P2[7] 42 Direct switched capacitor block input. 55 10 10 I. M P2[2] М P2[5] 43 10 М P2[4] VREF. 56 10 М Vss ΕP Power Exposed pad is internally connected to ground. Connect to circuit ground LEGEND A = Analog, I = Input, O = Output, and M = Analog Mux Input. Document Number: 001-46901 Rev. \*C Note <sup>3.</sup> These are the ISSP pins, which are not High Z at POR ## **100-Ball VFBGA Part Pinout** The 100-ball VFBGA part is for the CY8CTMA120 device. Table 3. 100-Ball Part Pinout (VFBGA) | Pin<br>No. | Digital | Analog | Name | Description | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|--------|-------|--------------------------------------------|------------|---------|--------|-------|------------------------------------------------| | A1 | Powe | er | Vss | Ground connection. | F1 | | | NC | No connection. | | A2 | Powe | er | Vss | Ground connection. | F2 | Ю | M | P5[7] | | | A3 | | | NC | No connection. | F3 | Ю | M | P3[5] | | | A4 | | | NC | No connection. | F4 | Ю | M | P5[1] | | | A5 | | | NC | No connection. | F5 | Pow | er | Vss | Ground connection. | | A6 | Powe | er | Vdd | Supply voltage. | F6 | Pow | er | Vss | Ground connection. | | A7 | | | NC | No connection. | F7 | Ю | M | P5[0] | | | A8 | | | NC | No connection. | F8 | Ю | M | P3[0] | | | A9 | Powe | er | Vss | Ground connection. | F9 | | | XRES | Active high pin reset with internal pull down. | | | Powe | er | Vss | Ground connection. | F10 | Ю | | P7[1] | | | | Powe | | Vss | Ground connection. | G1 | | | NC | No connection. | | B2 | Powe | er | Vss | Ground connection. | G2 | Ю | M | P5[5] | | | | Ю | I,M | P2[1] | Direct switched capacitor block input. | G3 | Ю | M | P3[3] | | | | Ю | I,M | P0[1] | Analog column mux input. | G4 | Ю | M | P1[7] | I2C Serial Clock (SCL). | | B5 | Ю | I,M | P0[7] | Analog column mux input. | G5 | Ю | M | P1[1] | I2C Serial Clock (SCL), ISSP SCLK. | | B6 | Powe | er | Vdd | Supply voltage. | G6 | Ю | M | P1[0] | I2C Serial Data (SDA), ISSP SDATA. | | B7 | Ю | I,M | P0[2] | Analog column mux input. | G7 | Ю | M | P1[6] | | | B8 | Ю | I,M | P2[2] | Direct switched capacitor block input. | G8 | Ю | M | P3[4] | | | B9 | Powe | er | Vss | Ground connection. | G9 | Ю | M | P5[6] | | | B10 | Powe | er | Vss | Ground connection. | G10 | Ю | | P7[2] | | | C1 | | | NC | No connection. | H1 | | | NC | No connection. | | C2 | Ю | M | P4[1] | | H2 | Ю | M | P5[3] | | | C3 | Ю | M | P4[7] | | H3 | Ю | M | P3[1] | | | C4 | Ю | М | P2[7] | | H4 | Ю | M | P1[5] | I2C Serial Data (SDA). | | C5 | Ю | IO,M | P0[5] | Analog column mux input and column output. | H5 | Ю | M | P1[3] | | | C6 | Ю | I,M | P0[6] | Analog column mux input. | H6 | Ю | M | P1[2] | | | C7 | Ю | I,M | P0[0] | Analog column mux input. | H7 | Ю | M | P1[4] | Optional External Clock Input (EXTCLK). | | C8 | Ю | I,M | P2[0] | Direct switched capacitor block input. | H8 | Ю | M | P3[2] | | | C9 | Ю | М | P4[2] | | H9 | Ю | M | P5[4] | | | C10 | | | NC | No connection. | H10 | Ю | | P7[3] | | | D1 | | | NC | No connection. | J1 | Pow | er | Vss | Ground connection. | | D2 | Ю | М | P3[7] | | J2 | Pow | er | Vss | Ground connection. | | D3 | Ю | М | P4[5] | | J3 | USB | | D+ | | | D4 | Ю | М | P2[5] | | J4 | USB | | D- | | | D5 | Ю | IO,M | P0[3] | Analog column mux input and column output. | J5 | Pow | er | Vdd | Supply voltage. | | D6 | Ю | I,M | P0[4] | Analog column mux input. | J6 | Ю | | P7[7] | | | D7 | Ю | М | P2[6] | External Voltage Reference (VREF) input. | J7 | Ю | | P7[0] | | | D8 | Ю | М | P4[6] | | J8 | Ю | M | P5[2] | | | D9 | Ю | М | P4[0] | | J9 | Pow | er | Vss | Ground connection. | | D10 | | | NC | No connection. | J10 | Pow | er | Vss | Ground connection. | | E1 | | | NC | No connection. | K1 | Pow | er | Vss | Ground connection. | | E2 | | | NC | No connection. | K2 | Pow | er | Vss | Ground connection. | | E3 | Ю | М | P4[3] | | K3 | | | NC | No connection. | | E4 | Ю | I,M | P2[3] | Direct switched capacitor block input. | K4 | | | NC | No connection. | | E5 | Powe | er | Vss | Ground connection. | K5 | Pow | er | Vdd | Supply voltage. | | E6 | Powe | er | Vss | Ground connection. | K6 | Ю | | P7[6] | | | E7 | Ю | М | P2[4] | External Analog Ground (AGND) input. | K7 | Ю | | P7[5] | | | E8 | Ю | М | P4[4] | | K8 | Ю | | P7[4] | | | E9 | Ю | М | P3[6] | | K9 | Pow | er | Vss | Ground connection. | | | | | NC | No connection. | 1440 | Pow | | Vss | Ground connection. | $\textbf{LEGEND} A = Analog, \ I = Input, \ O = Output, \ M = Analog \ Mux \ Input, \ NC = No \ Connection.$ Document Number: 001-46901 Rev. \*C Page 9 of 35 5 6 7 8 10 NC NC Vdd NC NC Vss В (P0[7] С (P0[5]) (P0[6]) (P0[0]) D (P0[3] Ε F (P5[0] G P1[6] Н (P1[5] (P1[3]) (P1[4] (P3[2]) (P1[2]) Figure 6. CY8CTMA120 OCD (Not for Production) BGA (Top View) ## 100-Pin Part Pinout (On-Chip Debug) The 100-pin TQFP part is the CY8CTMA120 On-Chip Debug (OCD) TrueTouch device. **Note** This part is only used for in-circuit debugging. It is NOT available for production. Table 4. 100-Pin Part Pinout (TQFP) | Pin<br>No. | Digital | Analog | Name | Description | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|--------|-------|----------------------------------------|------------|---------|--------|-------|------------------------------------------------| | 1 | | | NC | No connection. Leave floating. | 51 | Ю | М | P1[6] | | | 2 | | | NC | No connection. Leave floating. | 52 | Ю | M | P5[0] | | | 3 | | I, M | P0[1] | Analog column mux input. | 53 | Ю | M | P5[2] | | | 4 | Ю | M | P2[7] | | 54 | 0 | M | P5[4] | | | 5 | Ю | M | P2[5] | | 55 | Ю | M | P5[6] | | | 6 | Ю | I, M | P2[3] | Direct switched capacitor block input. | 56 | 0 | M | P3[0] | | | 7 | Ю | I, M | P2[1] | Direct switched capacitor block input. | 57 | 0 | M | P3[2] | | | 8 | Ю | М | P4[7] | | 58 | 0 | M | P3[4] | | | 9 | Ю | M | P4[5] | | 59 | Ю | M | P3[6] | | | 10 | Ю | М | P4[3] | | 60 | | | HCLK | OCD high speed clock output. | | 11 | Ю | M | P4[1] | | 61 | | | CCLK | OCD CPU clock output. | | 12 | | | OCDE | OCD even data IO. | 62 | Input | | XRES | Active high pin reset with internal pull down. | | 13 | | | OCDO | OCD odd data output. | 63 | Ю | M | P4[0] | | | 14 | | | NC | No connection. Leave floating. | 64 | Ю | M | P4[2] | | | 15 | Powe | er | Vss | Ground. Connect to circuit ground. | 65 | Powe | er | Vss | Ground. Connect to circuit ground. | | 16 | Ю | М | P3[7] | | 66 | Ю | M | P4[4] | | | 17 | Ю | М | P3[5] | | 67 | Ю | M | P4[6] | | | 18 | Ю | М | P3[3] | | 68 | Ю | I, M | P2[0] | Direct switched capacitor block input. | | 19 | Ю | М | P3[1] | | 69 | Ю | I, M | P2[2] | Direct switched capacitor block input. | | 20 | Ю | М | P5[7] | | 70 | Ю | | P2[4] | External Analog Ground (AGND) input. | | 21 | Ю | М | P5[5] | | 71 | | | NC | No connection. Leave floating. | | Pin<br>No. | Digital | Analog | Name | Description | Pin<br>No. | Digital | Analog | Name | Description | | 22 | Ю | М | P5[3] | | 72 | Ю | | P2[6] | External Voltage Reference (VREF) input. | | 23 | Ю | М | P5[1] | | 73 | | | NC | No connection. Leave floating. | | 24 | Ю | М | P1[7] | I2C Serial Clock (SCL). | 74 | Ю | I | P0[0] | Analog column mux input. | | 25 | | | NC | No connection. Leave floating. | 75 | | | NC | No connection. Leave floating. | Document Number: 001-46901 Rev. \*C Page 10 of 35 Table 4. 100-Pin Part Pinout (TQFP) (continued) | 26 | | | NC | No connection. Leave floating. | 76 | | | NC | No connection. Leave floating. | |----|------|----|-------|-----------------------------------------------------------------------|-----|-----|-------|-------|---------------------------------------------------------| | 27 | | | NC | No connection. Leave floating. | 77 | Ю | I, M | P0[2] | Analog column mux input and column output. | | 28 | Ю | | P1[5] | I2C Serial Data (SDA) | 78 | | | NC | No connection. Leave floating. | | 29 | Ю | | P1[3] | | 79 | Ю | I, M | P0[4] | Analog column mux input and column output. | | 30 | Ю | | P1[1] | Crystal (XTALin), I2C Serial Clock (SCL), ISSP SCLK <sup>[3]</sup> . | 80 | | • | NC | No connection. Leave floating. | | 31 | | | NC | No connection. Leave floating. | 81 | Ю | I, M | P0[6] | Analog column mux input. | | 32 | Powe | er | Vss | Ground. Connect to circuit ground. | 82 | Pow | er | Vdd | Supply voltage. Bypass to ground with 0.1 uF capacitor. | | 33 | USB | | D+ | | 83 | | | NC | No connection. Leave floating. | | 34 | USB | | D- | | 84 | Pow | er er | Vss | Ground. Connect to circuit ground. | | 35 | Powe | er | Vdd | Supply voltage. Bypass to ground with 0.1 uF capacitor. | 85 | | | NC | No connection. Leave floating. | | 36 | Ю | | P7[7] | | 86 | | | NC | No connection. Leave floating. | | 37 | Ю | | P7[6] | | 87 | | | NC | No connection. Leave floating. | | 38 | Ю | | P7[5] | | 88 | | | NC | No connection. Leave floating. | | 39 | Ю | | P7[4] | | 89 | | | NC | No connection. Leave floating. | | 40 | Ю | | P7[3] | | 90 | | | NC | No connection. Leave floating. | | 41 | Ю | | P7[2] | | 91 | | | NC | No connection. Leave floating. | | 42 | Ю | | P7[1] | | 92 | | | NC | No connection. Leave floating. | | 43 | Ю | | P7[0] | | 93 | | | NC | No connection. Leave floating. | | 44 | | | NC | No connection. Leave floating. | 94 | | | NC | No connection. Leave floating. | | 45 | | | NC | No connection. Leave floating. | 95 | Ю | I, M | P0[7] | Analog column mux input. | | 46 | | | NC | No connection. Leave floating. | 96 | | | NC | No connection. Leave floating. | | 47 | | | NC | No connection. Leave floating. | 97 | Ю | IO, M | P0[5] | Analog column mux input and column output. | | 48 | Ю | | P1[0] | Crystal (XTALout), I2C Serial Data (SDA), ISSP SDATA <sup>[3]</sup> . | 98 | | | NC | No connection. Leave floating. | | 49 | Ю | | P1[2] | | 99 | Ю | IO, M | P0[3] | Analog column mux input and column output. | | 50 | Ю | | P1[4] | Optional External Clock Input (EXTCLK). | 100 | | | NC | No connection. Leave floating. | LEGENDA = Analog, I = Input, O = Output, NC = No Connection, M = Analog Mux Input, OCD = On-Chip Debugger. Figure 7. CY8CTMA120 OCD (Not for Production) ## **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8CTMA120 TrueTouch device family. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at http://www.cypress.com/psoc. Specifications are valid for -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C and T<sub>J</sub> $\leq$ 100°C, except where noted. Specifications for devices running at greater than 12 MHz are valid for -40°C $\leq$ T<sub>A</sub> $\leq$ 70°C and T<sub>J</sub> $\leq$ 82°C. Figure 8. Voltage versus CPU Frequency Table 5 lists the units of measure that are used in this section. Table 5. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------------------|--------|-------------------------------| | °C | degree Celsius | μW | microwatts | | dB | decibels | mA | milli-ampere | | fF | femto farad | ms | milli-second | | Hz | hertz | mV | milli-volts | | KB | 1024 bytes | nA | nanoampere | | Kbit | 1024 bits | ns | nanosecond | | kHz | kilohertz | nV | nanovolts | | kΩ | kilohm | Ω | ohm | | MHz | megahertz | pA | picoampere | | ΜΩ | megaohm | pF | picofarad | | μА | microampere | pp | peak-to-peak | | μF | microfarad | ppm | parts per million | | μН | microhenry | ps | picosecond | | μS | microsecond | sps | samples per second | | μV | microvolts | S | sigma: one standard deviation | | μVrms | microvolts root-mean-square | V | volts | # **Absolute Maximum Ratings** Table 6. Absolute Maximum Ratings | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|---------------------------------------------------------------|-----------|-----|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage Temperature | -55 | 25 | +100 | °C | Higher storage temperatures reduces data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C degrades reliability. | | T <sub>A</sub> | Ambient Temperature with Power Applied | -40 | - | +85 | °С | | | Vdd | Supply Voltage on Vdd Relative to Vss | -0.5 | _ | +6.0 | V | | | $V_{IO}$ | DC Input Voltage | Vss - 0.5 | _ | Vdd + 0.5 | V | | | $V_{IO2}$ | DC Voltage Applied to Tri-state | Vss - 0.5 | _ | Vdd + 0.5 | V | | | I <sub>MIO</sub> | Maximum Current into any Port Pin | -25 | _ | +50 | mA | | | I <sub>MAIO</sub> | Maximum Current into any Port Pin Configured as Analog Driver | -50 | _ | +50 | mA | | | ESD | Electro Static Discharge Voltage <sup>[4]</sup> | 2000 | _ | _ | V | Human Body Model ESD. | | LU | Latch Up Current | _ | _ | 200 | mA | | # **Operating Temperature** **Table 7. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|------------------------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient Temperature <sup>[5]</sup> | -40 | _ | +85 | °C | | | T <sub>AUSB</sub> | Ambient Temperature using USB | -10 | _ | +85 | °C | | | TJ | Junction Temperature | -40 | _ | +100 | | The temperature rise from ambient to junction is package specific. See Thermal Impedance for the Package on page 32. The user must limit the power consumption to comply with this requirement. | #### Notes Document Number: 001-46901 Rev. \*C <sup>4.</sup> See the user module data sheet for touchscreen application related ESD testing.5. See the user module data sheet for touchscreen application related temperature testing. ## **DC Electrical Characteristics** The following electrical characteristics are for proper CPU core and IO operation. For capacitive touchscreen electrical characteristics, refer to the touchscreen user module data sheet. ## DC Chip Level Specifications Table 8 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ . These are for design guidance only. Table 8. DC Chip Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------------------------------------------------------|-----|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vdd | Supply Voltage | 3.0 | _ | 5.25 | V | See DC POR and LVD specifications, Table 20 on page 21. | | I <sub>DD5</sub> | Supply Current, IMO = 24 MHz (5V) | _ | 14 | 27 | mA | Conditions are Vdd = 5.0V, T <sub>A</sub> = 25 °C,<br>CPU = 3 MHz, SYSCLK doubler<br>disabled, VC1 = 1.5 MHz, VC2 = 93.75<br>kHz, VC3 = 93.75 kHz, analog power<br>= off. | | I <sub>DD3</sub> | Supply Current, IMO = 24 MHz (3.3V) | - | 8 | 14 | mA | Conditions are Vdd = $3.3$ V, $T_A$ = $25$ °C, CPU = $3$ MHz, SYSCLK doubler disabled, VC1 = $1.5$ MHz, VC2 = $93.75$ kHz, VC3 = $0.367$ kHz, analog power = off. | | I <sub>SB</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT. <sup>[6]</sup> | _ | 3 | 6.5 | μА | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, -40 $^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 55 $^{\circ}$ C, analog power = off. | | I <sub>SBH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT at high temperature. [6] | _ | 4 | 25 | μΑ | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, $55$ °C < $T_A \le 85$ °C, analog power = off. | [+] Feedback ## DC General Purpose IO Specifications Table 9 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ . These are for design guidance only. Table 9. DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull Up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull Down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd - 1.0 | - | - | V | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined IOH budget. | | V <sub>OL</sub> | Low Output Level | _ | _ | 0.75 | V | IOL = 25 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 200 mA maximum combined IOL budget. | | $V_{IL}$ | Input Low Level | _ | _ | 8.0 | V | Vdd = 3.0 to 5.25. | | V <sub>IH</sub> | Input High Level | 2.1 | _ | | V | Vdd = 3.0 to 5.25. | | $V_{H}$ | Input Hysterisis | _ | 60 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | _ | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive Load on Pins as Input | - | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C. | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | - | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C. | #### DC Full Speed USB Specifications Table 10 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -10°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -10°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only. Table 10. DC Full-Speed (12 Mbps) USB Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|--------------------------------------|-----|-----|-----|-------|-------------------------------------------------| | USB Inter | face | | • | • | • | | | $V_{DI}$ | Differential Input Sensitivity | 0.2 | _ | _ | V | (D+) - (D-) | | V <sub>CM</sub> | Differential Input Common Mode Range | 0.8 | _ | 2.5 | V | | | V <sub>SE</sub> | Single Ended Receiver Threshold | 0.8 | _ | 2.0 | V | | | C <sub>IN</sub> | Transceiver Capacitance | _ | _ | 20 | pF | | | I <sub>IO</sub> | High-Z State Data Line Leakage | -10 | _ | 10 | μΑ | 0V < V <sub>IN</sub> < 3.3V. | | R <sub>EXT</sub> | External USB Series Resistor | 23 | _ | 25 | W | In series with each USB pin. | | V <sub>UOH</sub> | Static Output High, Driven | 2.8 | _ | 3.6 | V | 15 kΩ ± 5% to Ground. Internal pull up enabled. | | V <sub>UOHI</sub> | Static Output High, Idle | 2.7 | _ | 3.6 | V | 15 kΩ ± 5% to Ground. Internal pull up enabled. | | V <sub>UOL</sub> | Static Output Low | _ | _ | 0.3 | V | 15 kΩ ± 5% to Ground. Internal pull up enabled. | | Z <sub>O</sub> | USB Driver Output Impedance | 28 | - | 44 | W | Including R <sub>EXT</sub> Resistor. | | V <sub>CRS</sub> | D+/D- Crossover Voltage | 1.3 | _ | 2.0 | V | | #### Note Document Number: 001-46901 Rev. \*C Page 15 of 35 <sup>6.</sup> Standby current includes all functions (POR, LVD, WDT, Sleep Timer) needed for reliable system operation. This must be compared with devices that have similar ## DC Operational Amplifier Specifications Table 11 and Table 12 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ . These are for design guidance only. The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Capacitor PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Table 11. 5V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | _ | 1.6<br>1.3<br>1.2 | 10<br>8<br>7.5 | mV<br>mV<br>mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | _ | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | _ | 20 | _ | pA | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25°C. | | V <sub>СМОА</sub> | Common Mode Voltage Range<br>Common Mode Voltage Range (high power<br>or high opamp bias) | 0.0<br>0.5 | | Vdd<br>Vdd -<br>0.5 | V | The common mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open Loop Gain Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | 60<br>60<br>80 | _ | _ | dB | | | V <sub>OHIGHO</sub><br>A | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | Vdd - 0.2<br>Vdd - 0.2<br>Vdd - 0.5 | _ | _<br>_<br>_ | V<br>V | | | V <sub>OLOWOA</sub> | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | -<br>-<br>- | _<br>_<br>_ | 0.2<br>0.2<br>0.5 | V<br>V<br>V | | | Isoa | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = Low Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High | -<br>-<br>-<br>- | 400<br>500<br>800<br>1200<br>2400<br>4600 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | | | PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio | 65 | 80 | _ | dB | $Vss \le VIN \le (Vdd - 2.25)$ or $(Vdd - 1.25V) \le VIN \le Vdd$ . | Table 12. 3.3V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High High Power is 5V Only | | 1.65<br>1.32 | 10<br>8 | mV<br>mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | _ | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | - | 20 | _ | pA | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25°C. | | V <sub>CMOA</sub> | Common Mode Voltage Range | 0.2 | - | Vdd -<br>0.2 | V | The common mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open Loop Gain Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High, Opamp Bias = Low | 60<br>60<br>80 | _ | _ | dB | | | V <sub>OHIGHOA</sub> | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High is 5V only | Vdd - 0.2<br>Vdd - 0.2<br>Vdd - 0.2 | -<br>-<br>- | -<br>-<br>- | V<br>V | | | V <sub>OLOWOA</sub> | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High, Opamp Bias = Low | -<br>-<br>- | -<br>-<br>- | 0.2<br>0.2<br>0.2 | V<br>V | | | Isoa | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = Low Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High | -<br>-<br>-<br>- | 400<br>500<br>800<br>1200<br>2400<br>4600 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | | | PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio | 65 | 80 | _ | dB | $\label{eq:Vss} \begin{array}{l} \text{Vss} \leq \text{VIN} \leq (\text{Vdd} - 2.25) \text{ or } (\text{Vdd} - 1.25\text{V}) \leq \text{VIN} \leq \text{Vdd}. \end{array}$ | ## DC Low Power Comparator Specifications Table 13 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ $T_A$ $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ $T_A$ $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ $T_A$ $\leq$ 85°C, respectively. Typical parameters apply to 5V at 25°C. These are for design guidance only. Table 13. DC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------------------------------|-----|-----|---------|-------|-------| | V <sub>REFLPC</sub> | Low Power Comparator (LPC) Reference<br>Voltage range | 0.2 | _ | Vdd - 1 | V | | | I <sub>SLPC</sub> | LPC Supply Current | _ | 10 | 40 | μΑ | | | V <sub>OSLPC</sub> | LPC Voltage Offset | _ | 2.5 | 30 | mV | | Document Number: 001-46901 Rev. \*C Page 17 of 35 ## DC IDAC Resolution Table 14 lists IDAC typical resolution. Typical parameters apply to 5V at 25°C. These are for design guidance only. #### **Table 14. DC Low Power Comparator Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|--------------------------------------|-----|-----|-----|-------|-------| | I <sub>DAC</sub> | Current output of 1 LSB (1x Setting) | - | 75 | - | nA | | #### DC Analog Output Buffer Specifications Table 15 and Table 16 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only. Table 15. 5V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|----------------------------------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | _ | 3 | 12 | mV | | | TCV <sub>OSO</sub> | Average Input Offset Voltage Drift | _ | +6 | _ | μV/°C | | | В | | | | | | | | $V_{CMOB}$ | Common Mode Input Voltage Range | 0.5 | _ | Vdd - 1.0 | > | | | R <sub>OUTOB</sub> | Output Resistance Power = Low Power = High | _<br>_ | 0.6<br>0.6 | | W<br>W | | | V <sub>OHIGHO</sub> | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.1<br>0.5 x Vdd + 1.1 | | | >> | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | | | 0.5 x Vdd - 1.3<br>0.5 x Vdd - 1.3 | | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) Power = Low Power = High | _<br>_ | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 53 | 64 | _ | dB | $(0.5 \text{ x Vdd} - 1.3) \le V_{OUT} \le (Vdd - 2.3).$ | Document Number: 001-46901 Rev. \*C Page 18 of 35 Table 16. 3.3V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|-----------------------------------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | - | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | _ | μV/°C | | | $V_{CMOB}$ | Common Mode Input Voltage Range | 0.5 | - | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance Power = Low Power = High | | 1 | _<br>_ | W<br>W | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1K ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.0<br>0.5 x Vdd + 1.0 | | | V<br>V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 1K ohms to Vdd/2) Power = Low Power = High | | _<br>_ | 0.5 x Vdd - 1.0<br>0.5 x Vdd - 1.0 | | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) Power = Low Power = High | _ | 0.8<br>2.0 | 2.0<br>4.3 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 34 | 64 | - | dB | (0.5 x Vdd - 1.0) ≤ V <sub>OUT</sub> ≤ (0.5 x Vdd + 0.9). | #### DC Analog Reference Specifications Table 17 and Table 18 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only. The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Reference control power is high. Table 17. 5V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | |--------|-------------------------------------------------------------|---------------------------|---------------------------|---------------------------|-------| | BG | Bandgap Voltage Reference | 1.28 | 1.30 | 1.32 | V | | _ | $AGND = Vdd/2^{[7]}$ | Vdd/2 - 0.04 | Vdd/2 - 0.01 | Vdd/2 + 0.007 | V | | _ | AGND = 2 x BandGap <sup>[7]</sup> | 2 x BG - 0.048 | 2 x BG - 0.030 | 2 x BG + 0.024 | V | | _ | AGND = P2[4] (P2[4] = Vdd/2) <sup>[7]</sup> | P2[4] - 0.011 | P2[4] | P2[4] + 0.011 | V | | _ | AGND = BandGap <sup>[7]</sup> | BG - 0.009 | BG + 0.008 | BG + 0.016 | V | | _ | AGND = 1.6 x BandGap <sup>[7]</sup> | 1.6 x BG - 0.022 | 1.6 x BG - 0.010 | 1.6 x BG + 0.018 | V | | _ | AGND Block to Block Variation (AGND = Vdd/2) <sup>[7]</sup> | -0.034 | 0.000 | 0.034 | V | | _ | RefHi = Vdd/2 + BandGap | Vdd/2 + BG - 0.10 | Vdd/2 + BG | Vdd/2 + BG + 0.10 | V | | _ | RefHi = 3 x BandGap | 3 x BG - 0.06 | 3 x BG | 3 x BG + 0.06 | V | | _ | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V) | 2 x BG + P2[6] -<br>0.113 | 2 x BG + P2[6] -<br>0.018 | 2 x BG + P2[6] +<br>0.077 | V | | _ | RefHi = P2[4] + BandGap (P2[4] = Vdd/2) | P2[4] + BG - 0.130 | P2[4] + BG - 0.016 | P2[4] + BG + 0.098 | V | | _ | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] + P2[6] -<br>0.133 | P2[4] + P2[6] -<br>0.016 | P2[4] + P2[6]+<br>0.100 | V | | _ | RefHi = 3.2 x BandGap | 3.2 x BG - 0.112 | 3.2 x BG | 3.2 x BG + 0.076 | V | | _ | RefLo = Vdd/2 – BandGap | Vdd/2 - BG - 0.04 | Vdd/2 - BG + 0.024 | Vdd/2 - BG + 0.04 | V | Document Number: 001-46901 Rev. \*C Page 19 of 35 Table 17. 5V DC Analog Reference Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | |--------|---------------------------------------------------|---------------------------|---------------------------|---------------------------|-------| | _ | RefLo = BandGap | BG - 0.06 | BG | BG + 0.06 | V | | _ | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V) | 2 x BG - P2[6] -<br>0.084 | 2 x BG - P2[6] +<br>0.025 | 2 x BG - P2[6] +<br>0.134 | V | | _ | RefLo = P2[4] - BandGap (P2[4] = Vdd/2) | P2[4] - BG - 0.056 | P2[4] - BG + 0.026 | P2[4] - BG + 0.107 | V | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] - P2[6] -<br>0.057 | P2[4] - P2[6] +<br>0.026 | P2[4] - P2[6] +<br>0.110 | V | ## Table 18. 3.3V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | | | | |--------|---------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------|--|--|--| | BG | Bandgap Voltage Reference | 1.28 | 1.30 | 1.32 | V | | | | | _ | $AGND = Vdd/2^{[7]}$ | Vdd/2 - 0.03 | Vdd/2 - 0.01 | Vdd/2 + 0.005 | V | | | | | _ | AGND = 2 x BandGap <sup>[7]</sup> | Not Allowed | | | • | | | | | _ | AGND = P2[4] (P2[4] = Vdd/2) | P2[4] - 0.008 | P2[4] + 0.001 | P2[4] + 0.009 | V | | | | | _ | AGND = BandGap <sup>[7]</sup> | BG - 0.009 | BG + 0.005 | BG + 0.015 | V | | | | | _ | AGND = 1.6 x BandGap <sup>[7]</sup> | 1.6 x BG - 0.027 | 1.6 x BG - 0.010 | 1.6 x BG + 0.018 | V | | | | | _ | AGND Column to Column Variation (AGND = Vdd/2) <sup>[7]</sup> | -0.034 | 0.000 | 0.034 | V | | | | | _ | RefHi = Vdd/2 + BandGap | Not Allowed | • | - | • | | | | | _ | RefHi = 3 x BandGap | Not Allowed | | | | | | | | _ | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V) | Not Allowed | | | | | | | | _ | RefHi = P2[4] + BandGap (P2[4] = Vdd/2) | Not Allowed | | | | | | | | _ | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] + P2[6] -<br>0.075 | P2[4] + P2[6] -<br>0.009 | P2[4] + P2[6] +<br>0.057 | V | | | | | _ | RefHi = 3.2 x BandGap | Not Allowed | • | - | • | | | | | _ | RefLo = Vdd/2 - BandGap | Not Allowed | | | | | | | | _ | RefLo = BandGap | Not Allowed | | | | | | | | _ | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V) | Not Allowed | | | | | | | | _ | RefLo = P2[4] - BandGap (P2[4] = Vdd/2) | Not Allowed | | | | | | | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] - P2[6] -<br>0.048 | P2[4]- P2[6] +<br>0.022 | P2[4] - P2[6] +<br>0.092 | V | | | | ## DC Analog PSoC Block Specifications Table 19 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ . These are for design guidance only. Table 19. DC Analog PSoC Block Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|-------------------------------------------|-----|------|-----|-------|-------| | R <sub>CT</sub> | Resistor Unit Value (Continuous Time) | _ | 12.2 | _ | kΩ | | | C <sub>SC</sub> | Capacitor Unit Value (Switched Capacitor) | _ | 80 | _ | fF | | #### Note Document Number: 001-46901 Rev. \*C Page 20 of 35 <sup>7.</sup> AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is 1.3V $\pm$ 0.02V. ## DC POR and LVD Specifications Table 20 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V or 3.3V at $25^{\circ}C$ . These are for design guidance only. **Note** The bits PORLEV and VM in the table below refer to bits in the VLT\_CR register. Table 20. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------|-------| | V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub> | Vdd Value for PPOR Trip (positive ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _ | 2.91<br>4.39<br>4.55 | - | V<br>V<br>V | | | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | Vdd Value for PPOR Trip (negative ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _ | 2.82<br>4.39<br>4.55 | _ | V<br>V<br>V | | | V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub> | PPOR Hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _<br>_<br>_ | 92<br>0<br>0 | _<br>_<br>_ | mV<br>mV<br>mV | | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 110b VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[8]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[9]</sup> 4.82 4.91 | V<br>V<br>V<br>V<br>V<br>V | | ## Notes <sup>8.</sup> Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply. 9. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply. ## DC Programming Specifications Table 21 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. **Table 21. DC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|--------------------------------------| | I <sub>DDP</sub> | Supply Current During Programming or Verify | _ | 15 | 30 | mA | | | V <sub>ILP</sub> | Input Low Voltage During Programming or Verify | _ | _ | 0.8 | V | | | V <sub>IHP</sub> | Input High Voltage During Programming or Verify | 2.1 | _ | _ | V | | | I <sub>ILP</sub> | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _ | _ | 0.2 | mA | Driving internal pull-down resistor. | | I <sub>IHP</sub> | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _ | _ | 1.5 | mA | Driving internal pull-down resistor. | | V <sub>OLV</sub> | Output Low Voltage During Programming or Verify | _ | _ | Vss + 0.75 | V | | | V <sub>OHV</sub> | Output High Voltage During Programming or Verify | Vdd - 1.0 | _ | Vdd | V | | | Flash <sub>ENPB</sub> | Flash Endurance (per block) | 50,000 | _ | _ | _ | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash Endurance (total) <sup>[10]</sup> | 1,800,000 | _ | _ | _ | Erase/write cycles. | | Flash <sub>DR</sub> | Flash Data Retention | 10 | _ | - | Years | | <sup>10.</sup> A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. ## **AC Electrical Characteristics** #### AC Chip Level Specifications Table 22 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only. Table 22. AC Chip Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|-------------------------------------------------------------------------------------------------------|-------|------|-----------------------------|-------|----------------------------------------------------------------------| | F <sub>IMO245V</sub> | Internal Main Oscillator Frequency for 24 MHz (5V) | 23.04 | 24 | 24.96 <sup>[11,12]</sup> | MHz | Trimmed for 5V operation using factory trim values. | | F <sub>IMO243V</sub> | Internal Main Oscillator Frequency for 24 MHz (3.3V) | 22.08 | 24 | 25.92 <sup>12,13</sup> | MHz | Trimmed for 3.3V operation using factory trim values. | | F <sub>IMOUSB5</sub><br>V | Internal Main Oscillator Frequency with USB (5V) Frequency locking enabled and USB traffic present. | 23.94 | 24 | 24.06 <sup>[12]</sup> | MHz | $ -10^{\circ}C \le T_{A} \le 85^{\circ}C $ $ 4.35 \le Vdd \le 5.15 $ | | F <sub>IMOUSB3</sub> V | Internal Main Oscillator Frequency with USB (3.3V) Frequency locking enabled and USB traffic present. | 23.94 | 24 | 24.06 <sup>[12]</sup> | MHz | $-0^{\circ}C \le T_{A} \le 70^{\circ}C$<br>3.15 \le Vdd \le 3.45 | | F <sub>CPU1</sub> | CPU Frequency (5V Nominal) | 0.93 | 24 | 24.96 <sup>[11,12]</sup> | MHz | | | F <sub>CPU2</sub> | CPU Frequency (3.3V Nominal) | 0.93 | 12 | 12.96 <sup>[12,13]</sup> | MHz | | | F <sub>BLK5</sub> | Digital PSoC Block Frequency (5V Nominal) | 0 | 48 | 49.92 <sup>[11,12,14]</sup> | MHz | Refer to the AC Digital Block Specifications. | | F <sub>BLK3</sub> | Digital PSoC Block Frequency (3.3V Nominal) | 0 | 24 | 25.92 <sup>[12, 14]</sup> | MHz | | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 15 | 32 | 64 | kHz | | | Jitter32k | 32 kHz Period Jitter | _ | 100 | | ns | | | Step24M | 24 MHz Trim Step Size | _ | 50 | _ | kHz | | | Fout48M | 48 MHz Output Frequency | 46.08 | 48.0 | 49.92 <sup>[11,13]</sup> | MHz | Trimmed. Utilizing factory trim values. | | Jitter24M<br>1 | 24 MHz Period Jitter (IMO)<br>Peak-to-Peak | _ | 300 | | ps | | | F <sub>MAX</sub> | Maximum Frequency of signal on row input or row output. | _ | _ | 12.96 | MHz | | | $T_{RAMP}$ | Supply Ramp Time | 0 | _ | _ | μS | | Figure 9. 24 MHz Period Jitter (IMO) Timing Diagram #### Notes Document Number: 001-46901 Rev. \*C Page 23 of 35 Notes 11. 4.75V < Vdd < 5.25V. 12. Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. 13. 3.0V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V at 3.3V. 14. See the individual user module data sheets for information on maximum frequencies for user modules. ## AC General Purpose IO Specifications Table 23 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ . These are for design guidance only. Table 23. AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | _ | 12 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 3 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 2 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 10 | 27 | _ | ns | Vdd = 3 to 5.25V, 10% - 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 10 | 22 | _ | ns | Vdd = 3 to 5.25V, 10% - 90% | Figure 10. GPIO Timing Diagram #### AC Full Speed USB Specifications Table 24 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-10^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-10^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ . These are for design guidance only. Table 24. AC Full-Speed (12 Mbps) USB Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------------------------------------------|---------------|-----|---------------|-------|-----------------| | T <sub>RFS</sub> | Transition Rise Time | 4 | _ | 20 | ns | For 50 pF load. | | T <sub>FSS</sub> | Transition Fall Time | 4 | _ | 20 | ns | For 50 pF load. | | T <sub>RFMFS</sub> | Rise/Fall Time Matching: (T <sub>R</sub> /T <sub>F</sub> ) | 90 | _ | 111 | % | For 50 pF load. | | T <sub>DRATEF</sub> | Full Speed Data Rate | 12 -<br>0.25% | 12 | 12 +<br>0.25% | Mbps | | | S | | 0.2370 | | 0.2370 | | | Document Number: 001-46901 Rev. \*C Page 24 of 35 ## AC Operational Amplifier Specifications Table 25 and Table 26 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ . These are for design guidance only. Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block. Power = High and Opamp Bias = High is not supported at 3.3V. Table 25. 5V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------------------------------|------|-----|------|----------| | T <sub>ROA</sub> | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | _ | _ | 3.9 | μS | | | Power = Medium, Opamp Bias = High | _ | _ | 0.72 | μS | | | Power = High, Opamp Bias = High | _ | _ | 0.62 | μS | | T <sub>SOA</sub> | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | _ | _ | 5.9 | μS | | | Power = Medium, Opamp Bias = High | _ | _ | 0.92 | μS | | | Power = High, Opamp Bias = High | _ | _ | 0.72 | μS | | SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | 0.15 | _ | - | V/μs | | | Power = Medium, Opamp Bias = High | 1.7 | _ | _ | V/μs | | | Power = High, Opamp Bias = High | 6.5 | _ | _ | V/μs | | SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | 0.01 | _ | _ | V/μs | | | Power = Medium, Opamp Bias = High | 0.5 | _ | - | V/μs | | | Power = High, Opamp Bias = High | 4.0 | _ | _ | V/μs | | BW <sub>OA</sub> | Gain Bandwidth Product | | | | | | | Power = Low, Opamp Bias = Low | 0.75 | _ | _ | MHz | | | Power = Medium, Opamp Bias = High | 3.1 | _ | _ | MHz | | | Power = High, Opamp Bias = High | 5.4 | _ | - | MHz | | E <sub>NOA</sub> | Noise at 1 kHz (Power = Medium, Opamp Bias = High) | _ | 100 | _ | nV/rt-Hz | Table 26. 3.3V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------------------------------|------|-----|------|----------| | T <sub>ROA</sub> | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | - | _ | 3.92 | μS | | | Power = Medium, Opamp Bias = High | - | - | 0.72 | μS | | T <sub>SOA</sub> | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | _ | _ | 5.41 | μS | | | Power = Medium, Opamp Bias = High | - | - | 0.72 | μS | | SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | 0.31 | _ | _ | V/μs | | | Power = Medium, Opamp Bias = High | 2.7 | _ | _ | V/μs | | SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | 0.24 | _ | _ | V/μs | | | Power = Medium, Opamp Bias = High | 1.8 | _ | _ | V/μs | | BW <sub>OA</sub> | Gain Bandwidth Product | | | | | | 3/1 | Power = Low, Opamp Bias = Low | 0.67 | _ | _ | MHz | | | Power = Medium, Opamp Bias = High | 2.8 | _ | _ | MHz | | E <sub>NOA</sub> | Noise at 1 kHz (Power = Medium, Opamp Bias = High) | _ | 100 | _ | nV/rt-Hz | Document Number: 001-46901 Rev. \*C Page 25 of 35 ## AC Low Power Comparator Specifications Table 27 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V at 25°C. These are for design guidance only. Table 27. AC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------|-----|-----|-----|-------|--------------------------------------------| | T <sub>RLPC</sub> | LPC Response Time | _ | _ | 50 | μS | ≥ 50 mV overdrive comparator | | | | | | | | reference set within V <sub>REFLPC</sub> . | ## AC Digital Block Specifications Table 28 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only. Table 28. AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |-------------------------|--------------------------------------------|--------------------|-----|-------|-------|---------------------------------------------------------| | Timer | Capture Pulse Width | 50 <sup>[15]</sup> | _ | - | ns | | | | Maximum Frequency, No Capture | - | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, With Capture | - | _ | 25.92 | MHz | | | Counter | Enable Pulse Width | 50 <sup>[15]</sup> | _ | _ | ns | | | | Maximum Frequency, No Enable Input | - | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, Enable Input | - | _ | 25.92 | MHz | | | Dead | Kill Pulse Width: | | | | | | | Band | Asynchronous Restart Mode | 20 | _ | - | ns | | | | Synchronous Restart Mode | 50 <sup>[15]</sup> | _ | - | ns | | | | Disable Mode | 50 <sup>[15]</sup> | _ | _ | ns | | | | Maximum Frequency | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | | | SPIM | Maximum Input Clock Frequency | _ | _ | 8.2 | MHz | Maximum data rate at 4.1 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | _ | _ | 4.1 | MHz | | | | Width of SS_ Negated Between Transmissions | 50 <sup>[15]</sup> | _ | - | ns | | | Trans-<br>mitter | Maximum Input Clock Frequency | - | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | Document Number: 001-46901 Rev. \*C Page 26 of 35 Note 15.50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). ## AC External Clock Specifications Table 29 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ . These are for design guidance only. Table 29. AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------|-------|-----|-------|-------|-------| | F <sub>OSCEXT</sub> | Frequency for USB Applications | 23.94 | 24 | 24.06 | MHz | | | - | Duty Cycle | 47 | 50 | 53 | % | | | _ | Power up to IMO Switch | 150 | _ | _ | μS | | ## AC Analog Output Buffer Specifications Table 30 and Table 31 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only. Table 30. 5V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|---------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------------------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High | _<br>_ | _<br>_ | 2.5<br>2.5 | μ <b>s</b><br>μ <b>s</b> | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High | | | 2.2<br>2.2 | μs<br>μs | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step,<br>100pF Load<br>Power = Low<br>Power = High | 0.65<br>0.65 | | | V/μs<br>V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step,<br>100pF Load<br>Power = Low<br>Power = High | 0.65<br>0.65 | | | V/μs<br>V/μs | | | BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW,<br>100pF Load<br>Power = Low<br>Power = High | 0.8<br>0.8 | | | MHz<br>MHz | | | BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF<br>Load<br>Power = Low<br>Power = High | 300<br>300 | | | kHz<br>kHz | | Document Number: 001-46901 Rev. \*C Page 27 of 35 Table 31. 3.3V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|---------------------------------------------------------------------------------------------------|------------|-----|------------|--------------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High | | | 3.8<br>3.8 | μs<br>μs | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High | | | 2.6<br>2.6 | μs<br>μs | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step,<br>100pF Load<br>Power = Low<br>Power = High | 0.5<br>0.5 | | | V/μs<br>V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step,<br>100pF Load<br>Power = Low<br>Power = High | 0.5<br>0.5 | | | V/μs<br>V/μs | | | BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW,<br>100pF Load<br>Power = Low<br>Power = High | 0.7<br>0.7 | | | MHz<br>MHz | | | BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF<br>Load<br>Power = Low<br>Power = High | 200<br>200 | | | kHz<br>kHz | | ## AC Programming Specifications Table 32 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only. **Table 32. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------------------------|-----|-----|-----|-------|-------------------------| | T <sub>RSCLK</sub> | Rise Time of SCLK | 1 | _ | 20 | ns | | | T <sub>FSCLK</sub> | Fall Time of SCLK | 1 | _ | 20 | ns | | | T <sub>SSCLK</sub> | Data Setup Time to Falling Edge of SCLK | 40 | _ | _ | ns | | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | 40 | _ | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | _ | 10 | _ | ms | | | T <sub>WRITE</sub> | Flash Block Write Time | _ | 30 | _ | ms | | | T <sub>DSCLK</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 45 | ns | Vdd > 3.6 | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 50 | ns | $3.0 \leq Vdd \leq 3.6$ | Document Number: 001-46901 Rev. \*C Page 28 of 35 ## AC I<sup>2</sup>C Specifications Table 33 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only. Table 33. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd | Symbol | Description | Standa | rd Mode | Fast | Mode | Units | Notes | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------|---------------------|------|--------|-------| | Symbol | | Min | Max | Min | Max | Ullits | Notes | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | | T <sub>HDSTAI2C</sub> | Hold Time (Repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | _ | μS | | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | _ | 1.3 | _ | μS | | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | _ | 0.6 | _ | μS | | | T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition | 4.7 | _ | 0.6 | _ | μS | | | T <sub>HDDATI2C</sub> | Data Hold Time | 0 | _ | 0 | _ | μS | | | T <sub>SUDATI2C</sub> | Data Setup Time | 250 | _ | 100 <sup>[16]</sup> | _ | ns | | | T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition | 4.0 | _ | 0.6 | _ | μS | | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | _ | 1.3 | _ | μS | | | T <sub>SPI2C</sub> | Pulse Width of Spikes are Suppressed by the Input Filter. | _ | _ | 0 | 50 | ns | | Figure 11. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus #### Note Document Number: 001-46901 Rev. \*C Page 29 of 35 <sup>16.</sup> A fast-mode I2C-bus device is used in a standard mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250 ns (according to the standard-mode I2C-bus specification) before the SCL line is released. ## **Package Dimensions** This section illustrates the package specification for the CY8CTMA120 TrueTouch devices along with the thermal impedance for the package and solder reflow peak temperatures. It is important to note that emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>. For information on the preferred dimensions for mounting QFN packages, see the following Application Note at <a href="http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf">http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf</a>. Note Pinned vias for thermal conduction are not required for the low power PSoC device. Figure 12. 56-Pin (8x8 mm) QFN #### NOTES: - 1. MATCH AREA IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: 0.162g - 4. ALL DIMENSIONS ARE IN MM [MIN/MAX] - 5. PACKAGE CODE | PART# | DESCRIPTION | |-------|-------------| | LF56A | STANDARD | | LY56A | PB-FREE | 001-12921 \*\* Document Number: 001-46901 Rev. \*C [+] Feedback Figure 13. 100-Ball (6X6 mm) VFBGA REFERENCE JEDEC MO-195C PKG. WEIGHT: TBD (NEW PKG.) 51-85209 \*B Figure 14. 100-Pin (14x14x1.4 mm) TQFP ### Thermal Impedance for the Package | Package | Typical θ <sub>JA</sub> <sup>[17]</sup> | | | |------------------------|-----------------------------------------|--|--| | 56 QFN <sup>[18]</sup> | 12.93 °C/W | | | | 100 TQFP | 51 °C/W | | | | 100 VFBGA | 65 °C/W | | | ## **Solder Reflow Peak Temperature** Following is the minimum solder reflow peak temperature to achieve good solderability. | Package | Minimum Peak Temperature <sup>[19]</sup> | Maximum Peak Temperature | | | |-----------|------------------------------------------|--------------------------|--|--| | 56 QFN | 240°C | 260°C | | | | 100 VFBGA | 240°C | 260°C | | | #### Notes 17. $T_J = T_A + Power \times \theta_{JA}$ <sup>18.</sup> To achieve the thermal impedance specified for the \*\* package, the center thermal pad is soldered to the PCB ground plane. <sup>19.</sup> Higher temperatures is required based on the solder melting point. Typical temperatures for solder are 220 ± 5oC with Sn-Pb or 245 ± 5oC with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications ## **Development Tools** #### Software #### PSoC Designer At the core of the PSoC development software suite is PSoC Designer. It is used by thousands of PSoC developers. This robust software has been facilitating PSoC designs for half a decade. PSoC Designer is available free of charge at <a href="http://www.cypress.com">http://www.cypress.com</a> under Design Resources > Software and Drivers. #### PSoC Programmer PSoC Programmer is flexible enough to be used on the bench in development and suitable for factory programming. It works either as a standalone programming application or operates directly from PSoC Designer or PSoC Express™. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com/psocprogrammer. #### Hi-Tech C Lite Compiler Hi-Tech C Lite is an ANSI C compiler optimized for PSoC to deliver dense, efficient executable code for a smaller than ever footprint. Hi-Tech C Lite is available for download at <a href="http://www.cypress.htsoft.com">http://www.cypress.htsoft.com</a>. To install the HI-TECH Lite version, download the complier installation file from HI-TECH and choose the Lite option when prompted for a registration key. The Lite version can be upgraded to the 45-day full featured evaluation version or the PRO version at any time. However, the PRO version can only be enabled with a purchased registration key. ### Hi-Tech C Pro Compiler Hi-Tech C Pro is an optional upgrade to PSoC Designer that offers all the benefits of Hi-Tech C Lite with additional features. Hi-Tech C Pro is available for purchase either at the Cypress Online Store or at <a href="http://www.cypress.htsoft.com">http://www.cypress.htsoft.com</a>. Hi-Tech C Pro is recommended for touchscreen applications using the Multi-Touch All-Point CY8CTMA120 device. #### CY3202-C iMAGEcraft C Compiler CY3202 is the optional upgrade to PSoC Designer that enables the iMAGEcraft C compiler. It can be purchased from the Cypress Online Store. At <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page, and click PSoC (Programmable System-on-Chip) to view a current list of available items. #### **Evaluation Tools** All evaluation tools can be purchased from the Cypress Online Store. #### CY3210-MiniProg1 The CY3210-MiniProg1 kit allows a user to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC through a provided USB 2.0 cable. The kit includes: - MiniProg Programming Unit - MiniEval Socket Programming and Evaluation Board - 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample - 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### **Device Programmers** All device programmers can be purchased from the Cypress Online Store. #### CY3216 Modular Programmer The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes: - Modular Programmer Base - 3 Programming Module Cards - MiniProg Programming Unit - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable ## CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment. **Note** CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes: - CY3207 Programmer Unit - PSoC ISSP Software CD - 110 ~ 240V Power Supply, Euro-Plug Adapter - USB 2.0 Cable ## **Accessories (Emulation and Programming)** #### Third Party Tools Several tools are specially designed by the following third party vendors to accompany PSoC devices during development and production. Specific details for each of these tools are found at <a href="http://www.cypress.com">http://www.cypress.com</a> under Design Resources > Evaluation Boards. #### Build a PSoC Emulator into Your Board For details on emulating a circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see application note AN2323 "Debugging - Build a PSoC Emulator into Your Board". ## Ordering Information | Package | Ordering<br>Code | Flash<br>(Bytes) | SRAM<br>(Bytes) | Temperature<br>Range | Single-Touch<br>Enabled | Multi-Touch<br>Gesture<br>Enabled | Multi-Touch<br>All-Point<br>Enabled | X/Y<br>Sensor<br>Inputs | |----------------------------------------|--------------------|------------------|-----------------|----------------------|-------------------------|-----------------------------------|-------------------------------------|-------------------------| | 56-Pin (8x8 mm) QFN | CY8CTMA120-56LFXI | 16K | 1K | -40C to +85C | Υ | Υ | Υ | Up to 37 | | 56-Pin (8x8 mm) QFN<br>(Tape and Reel) | CY8CTMA120-56LFXIT | 16K | 1K | -40C to +85C | Y | Y | Υ | Up to 37 | | 100-Pin OCD TQFP | CY8CTMA120-00AXI | 16K | 1K | -40C to +85C | Υ | Υ | Υ | Up to 37 | | 100-Ball (6X6 mm) VFBGA | CY8C24994-24BVXI | 16K | 1K | -40C to +85C | Υ | Υ | Υ | Up to 37 | ## **Ordering Code Definitions** ## **Document History Page** | Document Title: CY8CTMA120 TrueTouch™ Multi-Touch All-Point Touchscreen Controller Document Number: 001-46901 | | | | | | |---------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 2518134 | DSO/AESA | 06/18/08 | New data sheet | | | *A | 2523303 | DSO/PYRS | 07/01/08 | Updated X/Y sensor inputs to 38 and supported screen sizes to 7.3" and below | | | *B | 2549257 | YOM/PYRS | 08/06/08 | Added other sections based on PSoC data sheets | | | *C | 2580296 | KRY/AESA | 10/07/08 | Updated 56-Pin Part Pinout (QFN) table<br>Added 100-Ball VFBGA Part Pinout<br>Added 100-Ball (6X6 mm) VFBGA Package Diagram<br>Updated Thermal Impedance and Solder Reflow Peak Temperature tables | | ## Sales, Solutions, and Legal Information ## **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. DO - O O - I - 4! - - - | Products | | PSoc Solutions | | |------------------|----------------------|-----------------------|-----------------------------------| | PSoC | psoc.cypress.com | General | psoc.cypress.com/solutions | | Clocks & Buffers | clocks.cypress.com | Low Power/Low Voltage | psoc.cypress.com/low-power | | Wireless | wireless.cypress.com | Precision Analog | psoc.cypress.com/precision-analog | | Memories | memory.cypress.com | LCD Drive | psoc.cypress.com/lcd-drive | | Image Sensors | image.cypress.com | CAN 2.0b | psoc.cypress.com/can | | | | USB | psoc.cypress.com/usb | © Cypress Semiconductor Corporation, 2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-46901 Rev. \*C Revised October 7, 2008 Page 35 of 35