# 9-Mbit (256 K × 36/512 K × 18) Pipelined SRAM with NoBL™ Architecture #### **Features** - Pin-compatible and functionally equivalent to ZBT - Supports 250 MHz bus operations with zero wait states □ Available speed grades are 250, 200, and 166 MHz - Internally self-timed output <u>buff</u>er control to eliminate the need to use asynchronous OE - Fully registered (inputs and outputs) for pipelined operation - Byte write capability - Single 3.3 V power supply (V<sub>DD</sub>) - 3.3 V or 2.5 V I/O power supply (V<sub>DDQ</sub>) - Fast clock-to-output times □ 2.8 ns (for 250 MHz device) - Clock enable (CEN) pin to suspend operation - Synchronous self-timed writes - Available in Pb-free 100-pin TQFP package, Pb-free, and non Pb-free 119-ball BGA package and 165-ball FBGA package - IEEE 1149.1 JTAG-compatible boundary scan - Burst capability linear or interleaved burst order - "ZZ" sleep mode option and stop clock option ## **Functional Description** The CY7C1354C and CY7C1356C<sup>[1]</sup> are 3.3 V, 256 K x 36 and 512K x 18 synchronous pipelined burst SRAMs with No Bus Latency<sup>™</sup> (NoBL<sup>™</sup>) logic, respectively. They are designed to support unlimited true back-to-back read/write operations with no wait states. The CY7C1354C and CY7C1356C are equipped with the advanced (NoBL) logic required to enable consecutive read/write operations with data being transferred on every clock cycle. This feature greatly improves the throughput of data in systems that require frequent write/read transitions. The CY7C1354C and CY7C1356C are pin compatible and functionally equivalent to ZBT devices. All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the clock enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. $\frac{Write}{(BW_a-BW_d)}$ for CY7C1354C and $\frac{by}{BW_a-BW_b}$ for CY7C1356C) and a write enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry. Three synchronous chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ provide for easy bank selection and output tristate control. To avoid bus contention, the output drivers are synchronously tristated during the data portion of a write sequence. # Logic Block Diagram – CY7C1354C (256 K × 36) #### Note 1. For best-practices recommendations, refer to the Cypress application note System Design Guidelines on www.cypress.com. Cypress Semiconductor Corporation Document Number: 38-05538 Rev. \*K # Logic Block Diagram - CY7C1356C (512 K × 18) ## Contents | Selection Guide | 4 | |-----------------------------------------|----| | Pin Configurations | 4 | | Pin Definitions | | | Functional Overview | 8 | | Single Read Accesses | 8 | | Burst Read Accesses | 8 | | Single Write Accesses | 8 | | Burst Write Accesses | 9 | | Sleep Mode | 9 | | Partial Write Cycle Description | 10 | | Truth Table | 10 | | Partial Write Cycle Description | | | IEEE 1149.1 Serial Boundary Scan (JTAG) | 12 | | Disabling the JTAG Feature | | | TAP Controller State Diagram | | | Test Access Port (TAP) | 12 | | TAP Controller Block Diagram | 12 | | PERFORMING A TAP RESET | | | TAP REGISTERS | 13 | | TAP Instruction Set | | | TAP Timing | | | TAP AC Switching Characteristics | | | 3.3 V TAP AC Test Conditions | | | 3.3 V TAP AC Output Load Equivalent | | | 2.5 V TAP AC Test Conditions | | | 2.5 V TAP AC Output Load Equivalent | 15 | | TAP DC Electrical Characteristics | | |-----------------------------------------|----| | and Operating Conditions | | | Identification Register Definitions | 15 | | Scan Register Sizes | 16 | | Identification Codes | 16 | | Boundary Scan Exit Order (256 K × 36) | 17 | | Boundary Scan Exit Order (512 K × 18) | 18 | | Maximum Ratings | 19 | | Operating Range | 19 | | Neutron Soft Error Immunity | 19 | | Electrical Characteristics | 19 | | Capacitance | 20 | | Thermal Resistance | 20 | | Switching Characteristics | 22 | | Switching Waveforms | | | Ordering Information | 26 | | Ordering Code Definitions | 26 | | Package Diagrams | 27 | | Acronyms | 30 | | Document Conventions | 30 | | Units of Measure | 30 | | Document History Page | 31 | | Sales, Solutions, and Legal Information | 32 | | Worldwide Sales and Design Support | 32 | | Products | 32 | | DO 00 1 11 | | ## **Selection Guide** | Description | 250 MHz | 200 MHz | 166 MHz | Unit | |------------------------------|---------|---------|---------|------| | Maximum access time | 2.8 | 3.2 | 3.5 | ns | | Maximum operating current | 250 | 220 | 180 | mA | | Maximum CMOS standby current | 40 | 40 | 40 | mA | ## **Pin Configurations** Figure 1. 100-pin TQFP Figure 2. 119-ball BGA Pinout ## CY7C1354C (256 K × 36) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-----------------|------------------|-------------------|-----------------|-----------------|------------------|--------------------| | Α | $V_{DDQ}$ | Α | Α | NC/18M | Α | Α | $V_{\mathrm{DDQ}}$ | | В | NC/576M | CE <sub>2</sub> | Α | ADV/LD | Α | CE <sub>3</sub> | NC | | С | NC/1G | Α | Α | $V_{DD}$ | Α | Α | NC | | D | DQ <sub>c</sub> | $DQP_c$ | $V_{SS}$ | NC | $V_{SS}$ | DQP <sub>b</sub> | $DQ_b$ | | Е | $DQ_c$ | $DQ_c$ | $V_{SS}$ | CE <sub>1</sub> | $V_{SS}$ | DQ <sub>b</sub> | $DQ_b$ | | F | $V_{DDQ}$ | $DQ_c$ | $V_{SS}$ | OE<br>OE | $V_{SS}$ | $DQ_b$ | $V_{DDQ}$ | | G | $DQ_c$ | $DQ_c$ | $\overline{BW}_c$ | Α | BW <sub>b</sub> | $DQ_b$ | $DQ_b$ | | Н | $DQ_c$ | $DQ_c$ | $V_{SS}$ | WE | $V_{SS}$ | $DQ_b$ | $DQ_b$ | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | $DQ_d$ | $DQ_d$ | $V_{SS}$ | CLK | $V_{SS}$ | DQa | $DQ_a$ | | L | $DQ_d$ | $DQ_d$ | $\overline{BW}_d$ | NC | BWa | $DQ_a$ | $DQ_a$ | | М | $V_{DDQ}$ | $DQ_d$ | $V_{SS}$ | CEN | $V_{SS}$ | $DQ_a$ | $V_{DDQ}$ | | N | $DQ_d$ | $DQ_d$ | $V_{SS}$ | A1 | $V_{SS}$ | $DQ_a$ | $DQ_a$ | | Р | $DQ_d$ | DQP <sub>d</sub> | $V_{SS}$ | A0 | $V_{SS}$ | DQP <sub>a</sub> | $DQ_a$ | | R | NC/144M | Α | MODE | $V_{DD}$ | NC | Α | NC/288M | | Т | NC | NC/72M | Α | Α | Α | NC/36M | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{DDQ}$ | ## CY7C1356C (512 K x 18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-----------------|------------------|-----------------|-----------------|-----------------------------------|------------------|--------------------| | Α | $V_{DDQ}$ | Α | Α | NC/18M | Α | Α | $V_{DDQ}$ | | В | NC/576M | CE <sub>2</sub> | Α | ADV/LD | Α | CE <sub>3</sub> | NC | | С | NC/1G | Α | Α | $V_{DD}$ | Α | Α | NC | | D | DQ <sub>b</sub> | NC | $V_{SS}$ | NC | $V_{SS}$ | DQP <sub>a</sub> | NC | | Е | NC | DQ <sub>b</sub> | V <sub>SS</sub> | CE <sub>1</sub> | V <sub>SS</sub> | NC | DQa | | F | $V_{DDQ}$ | NC | $V_{SS}$ | ŌĒ | $V_{SS}$ | DQa | $V_{\mathrm{DDQ}}$ | | G | NC | DQ <sub>b</sub> | BW <sub>b</sub> | Α | $V_{SS}$ | NC | DQa | | Н | DQ <sub>b</sub> | NC | $V_{SS}$ | WE | $V_{SS}$ | DQa | NC | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | NC | $DQ_b$ | $V_{SS}$ | CLK | $V_{SS}$ | NC | DQa | | L | DQ <sub>b</sub> | NC | $V_{SS}$ | NC | $\overline{\text{BW}}_{\text{a}}$ | $DQ_a$ | NC | | M | $V_{DDQ}$ | DQ <sub>b</sub> | $V_{SS}$ | CEN | $V_{SS}$ | NC | $V_{DDQ}$ | | N | DQ <sub>b</sub> | NC | $V_{SS}$ | A1 | $V_{SS}$ | DQa | NC | | Р | NC | DQP <sub>b</sub> | $V_{SS}$ | A0 | $V_{SS}$ | NC | DQa | | R | NC/144M | Α | MODE | $V_{DD}$ | NC | Α | NC/288M | | T | NC/72M | Α | Α | NC/36M | Α | Α | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{\mathrm{DDQ}}$ | Document Number: 38-05538 Rev. \*K Page 5 of 32 Figure 3. 165-ball FBGA ## CY7C1354C (256 K × 36) | | | | | | | • | | | | | | |---|------------------|--------|--------------------|-------------------|-----------------------------------|-----------------|-----------------|-----------------|--------------------|-----------------|------------------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | Α | NC/576M | Α | CE <sub>1</sub> | $\overline{BW}_c$ | $\overline{BW}_b$ | CE <sub>3</sub> | CEN | ADV/LD | Α | Α | NC | | В | NC/1G | Α | CE2 | $\overline{BW}_d$ | $\overline{\text{BW}}_{\text{a}}$ | CLK | WE | ŌE | NC/18M | Α | NC | | С | DQP <sub>c</sub> | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{\mathrm{DDQ}}$ | NC | DQP <sub>b</sub> | | D | $DQ_c$ | $DQ_c$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $DQ_b$ | DQ <sub>b</sub> | | E | $DQ_c$ | $DQ_c$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_b$ | $DQ_b$ | | F | $DQ_c$ | $DQ_c$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQ <sub>b</sub> | DQ <sub>b</sub> | | G | $DQ_c$ | $DQ_c$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $DQ_b$ | DQ <sub>b</sub> | | Н | NC | NC | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | $DQ_d$ | $DQ_d$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | K | DQ <sub>d</sub> | $DQ_d$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | DQa | DQa | | L | $DQ_d$ | $DQ_d$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | M | $DQ_d$ | $DQ_d$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | N | DQP <sub>d</sub> | NC | $V_{DDQ}$ | V <sub>SS</sub> | NC | NC | NC | V <sub>SS</sub> | $V_{\mathrm{DDQ}}$ | NC | DQPa | | Р | NC/144M | NC/72M | Α | Α | TDI | A1 | TDO | Α | Α | Α | NC/288M | | R | MODE | NC/36M | А | Α | TMS | A0 | TCK | Α | Α | Α | Α | ## CY7C1356C (512 K × 18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------------------|--------|--------------------|-------------------|----------|-----------------|-----------------|----------|-----------|--------|---------| | Α | NC/576M | Α | CE <sub>1</sub> | $\overline{BW}_b$ | NC | CE <sub>3</sub> | CEN | ADV/LD | Α | Α | Α | | В | NC/1G | Α | CE2 | NC | BWa | CLK | WE | ŌĒ | NC/18M | Α | NC | | С | NC | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | DQPa | | D | NC | $DQ_b$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | Е | NC | $DQ_b$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | F | NC | $DQ_b$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | G | NC | $DQ_b$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | Н | NC | NC | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | DQ <sub>b</sub> | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_a$ | NC | | K | DQ <sub>b</sub> | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_a$ | NC | | L | DQ <sub>b</sub> | NC | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_a$ | NC | | M | DQ <sub>b</sub> | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_a$ | NC | | N | DQP <sub>b</sub> | NC | $V_{DDQ}$ | $V_{SS}$ | NC | NC | NC | $V_{SS}$ | $V_{DDQ}$ | NC | NC | | Р | NC/144M | NC/72M | Α | Α | TDI | A1 | TDO | Α | Α | Α | NC/288M | | R | MODE | NC/36M | Α | Α | TMS | A0 | TCK | Α | Α | Α | Α | ## **Pin Definitions** | Pin Name | I/O Type | Pin Description | |--------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0, A1, A | Input-<br>synchronous | Address inputs used to select one of the address locations. Sampled at the rising edge of the CLK. | | BW <sub>a</sub> ,BW <sub>b</sub> ,<br>BW <sub>c</sub> ,BW <sub>d</sub> , | Input-<br>synchronous | Byte write select inputs, active LOW. Qualified with $\overline{\text{WE}}$ to conduct writes to the SRAM.<br>Sampled on the rising edge of CLK. $BW_a$ controls $DQ_a$ and $DQP_a$ , $BW_b$ controls $DQ_b$ and $DQP_b$ , $BW_c$ controls $DQ_c$ and $DQP_c$ , $BW_d$ controls $DQ_d$ and $DQP_d$ . | | WE | Input-<br>synchronous | <b>Write enable input, active LOW</b> . Sampled on the rising edge of CLK if $\overline{\text{CEN}}$ is active LOW. This signal must be asserted LOW to initiate a write sequence. | | ADV/LD | Input-<br>synchronous | Advance/load input used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After being deselected, ADV/LD should be driven LOW to load a new address. | | CLK | Input-<br>clock | Clock input. Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK is only recognized if CEN is active LOW. | | CE <sub>1</sub> | Input-<br>synchronous | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $CE_3$ to select/deselect the device. | | CE <sub>2</sub> | Input-<br>synchronous | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device. | | CE <sub>3</sub> | Input-<br>synchronous | <u>Chip</u> enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_1$ and $CE_2$ to select/deselect the device. | | ŌĒ | Input-<br>asynchronous | Output enable, active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. OE is masked during the data portion of a Write sequence, during the first clock when emerging from a deselected state and when the device has been deselected. | | CEN | Input-<br>synchronous | Clock enable input, active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Since deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required. | | DQ <sub>S</sub> | I/O-<br>synchronous | <b>Bidirectional data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by addresses during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{OE}$ and the internal control logic. When $\overline{OE}$ is asserted LOW, the pins can behave as outputs. When HIGH, $\overline{DQ_a}$ - $\overline{DQ_d}$ are placed in a tristate condition. The outputs are automatically tristated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{OE}$ . | | DQP <sub>X</sub> | I/O-<br>synchronous | <b>Bidirectional data parity I/O lines</b> . Functionally, these signals are identical to $DQ_{[a:d]}$ . During write sequences, $DQP_a$ is controlled by $BW_a$ , $DQP_b$ is controlled by $BW_b$ , $DQP_c$ is controlled by $BW_c$ , and $DQP_d$ is controlled by $BW_d$ . | | MODE | Input strap pin | <b>Mode input</b> . Selects the burst order of the device. Tied HIGH selects the interleaved burst order. Pulled LOW selects the linear burst order. MODE should not change states during operation. When left floating MODE will default HIGH, to an interleaved burst order. | | TDO | JTAG serial<br>output<br>synchronous | Serial data out to the JTAG circuit. Delivers data on the negative edge of TCK. | | TDI | JTAG serial input synchronous | Serial data in to the JTAG circuit. Sampled on the rising edge of TCK. | | TMS | Test mode select synchronous | This pin controls the test access port state machine. Sampled on the rising edge of TCK. | | TCK | JTAG-clock | Clock input to the JTAG circuitry. | | $V_{DD}$ | Power supply | Power supply inputs to the core of the device. | Document Number: 38-05538 Rev. \*K Page 7 of 32 ### Pin Definitions (continued) | Pin Name | I/O Type | Pin Description | |------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DDQ}$ | I/O power supply | Power supply for the I/O circuitry. | | $V_{SS}$ | Ground | Ground for the device. Should be connected to ground of the system. | | NC | _ | No connects. This pin is not connected to the die. | | NC (18, 36,<br>72, 144, 288,<br>576, 1G) | - | <b>These pins are not connected</b> . They will be used for expansion to the 18M, 36M, 72M, 144M 288M, 576M, and 1G densities. | | ZZ | asynchronous | <b>ZZ "sleep" Input</b> . This active HIGH input places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. | #### **Functional Overview** The CY7C1354C and CY7C1356C are synchronous-pipelined burst NoBL SRAMs designed specifically to eliminate wait states during write/read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the clock enable input signal (CEN). If CEN is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with CEN. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise (t<sub>CO</sub>) is 2.8 ns (250 MHz device). Accesses can be initiated by asserting all three chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ active at the rising edge of the clock. If clock enable (CEN) is active LOW and ADV/LD is asserted LOW, the address presented to the device will be latched. The access can either be a read or write operation, depending on the status of the write enable (WE). $\overline{BW}_{[d:a]}$ can be used to conduct byte write operations. Write operations are qualified by the write enable $(\overline{WE})$ . All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous chip enables $(\overline{CE}_1, \overline{CE}_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ simplify depth expansion. All operations (reads, writes, and deselects) are pipelined. ADV/LD should be driven LOW once the device has been deselected to load a new address for the next operation. #### Single Read Accesses A read access is initiated when the following conditions are satisfied at clock rise: (1) CEN is asserted LOW, (2) CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are all asserted active, (3) the write enable input signal WE is deasserted HIGH, and (4) ADV/LD is asserted LOW. The address presented to the address inputs is latched into the address register and presented to the memory core and control logic. The control logic determines that a read access is in progress and enables the requested data to propagate to the input of the output register. At the rising edge of the next clock the requested data is allowed to propagate through the output register and to the data bus within 2.8 ns (250 MHz device) provided OE is active LOW. After the first clock of the read access the output buffers are controlled by OE and the internal control logic. OE must be driven LOW for the device to drive out the requested data. During the second clock, a subsequent operation (read/write/deselect) can be initiated. Deselecting the device is also pipelined. Therefore, when the SRAM is deselected at clock rise by one of the chip enable signals, its output tristates following the next clock rise. #### **Burst Read Accesses** The CY7C1354C and CY7C1356C have an on-chip burst counter that enables the user the ability to supply a single address and conduct <u>up</u> to four reads without reasserting the address inputs. ADV/LD must be driven LOW to load a new address into the SRAM, as described in the Single Read Accesses section. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and wrap <u>ar</u>ound when incremented sufficiently. A HIGH input on ADV/LD increments the internal burst counter regardless of the state of chip enables inputs or WE. WE is latched at the beginning of a burst cycle. Therefore, the type of access (read or write) is maintained throughout the burst sequence. #### Single Write Accesses Write accesses are initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text{CEN}}$ is asserted LOW, (2) $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ are all asserted active, and (3) the write signal WE is asserted LOW. The address presented to $A_0$ – $A_{16}$ is loaded into the address register. The write signals are latched into the control logic block. On the subsequent clock rise the data lines are automatically tristated regardless of the state of the $\overline{OE}$ input signal. This enables the external logic to present the data on DQ and DQP (DQa,b,c,d/DQPa,b,c,d for CY7C1354C and DQa,b/DQPa,b for CY7C1356C). In addition, the address for the subsequent access (read/write/deselect) is latched into the address register if the appropriate control signals are asserted. On the next clock rise the data presented to DQ $_{and}$ $_{DQP}$ (DQ $_{a,b,c,d}$ /DQP $_{a,b,c,d}$ for CY7C1354C and DQ $_{a,b}$ /DQP $_{a,b}$ for CY7C1356C or a subset for byte write operations, see the table Partial Write Cycle Description on page 10 for details) inputs is latched into the device and the write is complete. Document Number: 38-05538 Rev. \*K Page 8 of 32 The data written during the write operation is controlled by $\overline{BW}$ (BWa,b,c,d for CY7C1354C and BWa,b for CY7C1356C) signals. The CY7C1354C/CY7C1356C provides byte write capability that is described in the Write Cycle Description table. Asserting the write enable input (WE) with the selected byte write select (BW) input will selectively write to only the desired bytes. Bytes not selected during a byte write operation remain unaltered. A synchronous self-timed write mechanism is provided to simplify the write operations. Byte write capability is included to greatly simplify read/modify/write sequences, which can be reduced to simple byte write operations. Because the CY7C1354C and CY7C1356C are common I/O devices, data should not be driven into the device while the outputs are active. The output enable ( $\overline{OE}$ ) can be deasserted HIGH before presenting data to the DQ and DQP (DQa,b,c,d/DQPa,b,c,d for CY7C1354C and DQa,b/DQPa,b for CY7C1356C) inputs. Doing so will tristate the output drivers. As a safety precaution, DQ and DQP (DQa,b,c,d/DQPa,b,c,d for CY7C1354C and DQa,b/DQPa,b for CY7C1356C) are automatically tristated during the data portion of a write cycle, regardless of the state of $\overline{OE}$ . #### **Burst Write Accesses** The CY7C1354C/CY7C1356C has an on-chip burst counter that enables the user the ability to supply a single address and conduct up to four <u>write</u> operations without reasserting the address inputs. ADV/LD must be driven LOW to load the initial address, as <u>described</u> in <u>Single Write Accesses on page 8</u>. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables ( $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ ) and $\overline{\text{WE}}$ inputs are ignored and the burst counter is incremented. The correct BW (BW<sub>a,b,c,d</sub> for CY7C1354C and $\overline{\text{BW}}_{a,b}$ for CY7C1356C) inputs must be driven in each cycle of the burst write to write the correct bytes of data. ## Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation 'sleep' mode. Two clock cycles are required to enter into or exit from this 'sleep' mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ , must remain inactive for the duration of $t_{ZZREC}$ after the ZZ input returns LOW. Table 1. Interleaved Burst Address Table (MODE = Floating or $V_{DD}$ ) | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | A1, A0 | A1, A0 | A1, A0 | A1, A0 | | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | Table 2. Linear Burst Address Table (MODE = GND) | First<br>Address | Address Address | | Fourth<br>Address | |------------------|-----------------|--------|-------------------| | A1, A0 | A1, A0 | A1, A0 | A1, A0 | | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | Table 3. ZZ Mode Electrical Characteristics | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|-----------------------------------|---------------------------|-------------------|-------------------|------| | $I_{DDZZ}$ | Sleep mode standby current | $ZZ \ge V_{DD} - 0.2 V$ | 1 | 50 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2 V$ | 1 | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ <u>&lt;</u> 0.2 V | 2t <sub>CYC</sub> | - | ns | | $t_{ZZI}$ | ZZ active to sleep current | This parameter is sampled | 1 | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit sleep current | This parameter is sampled | 0 | 1 | ns | Document Number: 38-05538 Rev. \*K Page 9 of 32 ### **Truth Table** The Truth Table for CY7C1354C and CY7C1356C follows. [2, 3, 4, 5, 6, 7, 8] | Operation | Address<br>Used | CE | ZZ | ADV/LD | WE | BWx | OE | CEN | CLK | DQ | |-------------------------------|-----------------|----|----|--------|----|-----|----|-----|-----|--------------| | Deselect cycle | None | Н | L | L | Х | Х | Χ | L | L-H | Tri-state | | Continue deselect cycle | None | Х | L | Н | Х | Х | Χ | L | L-H | Tri-state | | Read cycle (begin burst) | External | L | L | L | Н | Χ | L | L | L-H | Data out (Q) | | Read cycle (continue burst) | Next | Х | L | Н | Х | Χ | L | L | L-H | Data out (Q) | | NOP/dummy read (begin burst) | External | L | L | L | Н | Χ | Н | L | L-H | Tri-state | | Dummy read (continue burst) | Next | Х | L | Н | Х | Χ | Н | L | L-H | Tri-state | | Write cycle (begin burst) | External | L | L | L | L | L | Χ | L | L-H | Data in (D) | | Write cycle (continue burst) | Next | Х | L | Н | Х | L | Χ | L | L-H | Data in (D) | | NOP/WRITE ABORT (begin burst) | None | L | L | L | L | Н | Χ | L | L-H | Tri-state | | WRITE ABORT (continue burst) | Next | Х | L | Н | Х | Н | Χ | L | L-H | Tri-state | | IGNORE CLOCK EDGE (stall) | Current | Х | L | Х | Х | Х | Х | Н | L-H | - | | SLEEP MODE | None | Х | Н | Х | Х | Х | Χ | Х | Х | Tri-state | ## **Partial Write Cycle Description** The following table lists the Partial Write Cycle Description for CY7C1354C. [2, 3, 4, 9] | Function (CY7C1354C) | WE | BW <sub>d</sub> | BW <sub>c</sub> | BW <sub>b</sub> | BW <sub>a</sub> | |--------------------------------------------------------|----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Х | Х | Х | Х | | Write – no bytes written | L | Н | Н | Н | Н | | Write byte a – (DQ <sub>a</sub> and DQP <sub>a</sub> ) | L | Н | Н | Н | L | | Write byte b – (DQ <sub>b</sub> and DQP <sub>b</sub> ) | L | Н | Н | L | Н | | Write bytes b, a | L | Н | Н | L | L | | Write byte c – (DQ <sub>c</sub> and DQP <sub>c</sub> ) | L | Н | L | Н | Н | | Write bytes c, a | L | Н | L | Н | L | | Write bytes c, b | L | Н | L | L | Н | | Write bytes c, b, a | L | Н | L | L | L | | Write byte d – (DQ <sub>d</sub> and DQP <sub>d</sub> ) | L | L | Н | Н | Н | | Write bytes d, a | L | L | Н | Н | L | | Write bytes d, b | L | L | Н | L | Н | | Write bytes d, b, a | L | L | Н | L | L | | Write bytes d, c | L | L | L | Н | Н | | Write bytes d, c, a | L | L | L | Н | L | | Write bytes d, c, b | L | L | L | L | Н | | Write all bytes | L | L, | L | L | L | - X = "Don't Care", H = Logic HIGH, L = Logic LOW, CE stands for all chip enables active. BWx = L signifies at least one bytewrite select is active, BWx = valid signifies that the desired byte write selects are asserted, see Write Cycle Description table for details. Write is defined by WE and BWX. See Write Cycle Description table for details. - 4. When a write cycle is detected, all I/Os are tri-stated, even during byte writes. - 5. The DQ and DQP pins are controlled by the current cycle and the OE signal. - 6. CEN = H inserts wait states. - Device will power up deselected and the I/Os in a tri-state condition, regardless of OE. - OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQs and DQPX = tri-state when OE is inactive or when the device is deselected, and DQs = data when OE is active. - 9. Table only lists a partial listing of the byte write combinations. Any combination of $\overline{BW}_X$ is valid. Appropriate write will be done based on which byte write is active. ## **Partial Write Cycle Description** The following table lists the Partial Write Cycle Description for CY7C1356C. $^{[10,\ 11,\ 12,\ 13]}$ | Function (CY7C1356C) | WE | BW <sub>b</sub> | BW <sub>a</sub> | |-------------------------------------------------------|----|-----------------|-----------------| | Read | Н | х | х | | Write – no bytes written | L | Н | Н | | Write byte a – (DQ <sub>a</sub> and DQP <sub>a)</sub> | L | Н | L | | Write byte b – (DQ <sub>b</sub> and DQP <sub>b)</sub> | L | L | Н | | Write both bytes | L | L | L | Notes 10. X = "Don't Care", H = Logic HIGH, L = Logic LOW, CE stands for all chip enables active. BWx = L signifies at least one bytewrite select is active, BWx = valid signifies that the desired byte write selects are asserted, see Write Cycle Description table for details. 11. Write is defined by WE and BWX. See Write Cycle Description table for details. 12. When a write cycle is detected, all I/Os are tri-stated, even during byte writes. 13. Table only lists a partial listing of the byte write combinations. Any combination of BW<sub>X</sub> is valid. Appropriate write will be done based on which byte write is active. ## IEEE 1149.1 Serial Boundary Scan (JTAG) The CY7C1354C/CY7C1356C incorporates a serial boundary scan test access port (TAP) in the BGA package only. The TQFP package does not offer this functionality. This part operates in accordance with IEEE Standard 1149.1-1900, but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC-standard 3.3 V or 2.5 V I/O logic levels. The CY7C1354C/CY7C1356C contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register. #### Disabling the JTAG Feature It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (V\_{SS}) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $V_{DD}$ through a pull up resistor. TDO should be left unconnected. Upon power-up, the device comes up in a reset state which does not interfere with the operation of the device. ## **TAP Controller State Diagram** The 0/1 next to each state represents the value of TMS at the rising edge of TCK. #### **Test Access Port (TAP)** #### Test Clock (TCK) The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. #### Test Mode Select (TMS) The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this ball unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level. #### Test Data-In (TDI) The TDI ball is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. (See the TAP Controller Block Diagram.) #### Test Data-Out (TDO) The TDO output ball is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See the TAP Controller State Diagram.) ## **TAP Controller Block Diagram** ### Performing a TAP Reset A RESET is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a high Z state. #### **TAP Registers** Registers are connected between the TDI and TDO balls and enable data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK. #### Instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls as shown in the TAP Controller Block Diagram on page 12. Upon power up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to enable fault isolation of the board-level serial test data path. #### Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This enables data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $(V_{SS})$ when the BYPASS instruction is executed. #### Boundary Scan Register The boundary scan register is connected to all the input and bidirectional balls on the SRAM. The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the I/O ring. The tables Boundary Scan Exit Order (256 K $\times$ 36) on page 17 and Boundary Scan Exit Order (512 K $\times$ 18) on page 18 show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI and the LSB is connected to TDO. #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in Identification Register Definitions on page 15. #### **TAP Instruction Set** #### Overview Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Codes table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail in this section. The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address data or control signals into the SRAM and cannot preload the I/O buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather, it performs a capture of the I/O ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### EXTEST EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in this SRAM TAP controller, and therefore this device is not compliant to 1149.1. The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between the two instructions. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a high Z state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and enables the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power up or whenever the TAP controller is given a test logic reset state. #### SAMPLE Z The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO balls when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 20 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This does not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register captures the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold times ( $t_{CS}$ and $t_{CH}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and CK# captured in the boundary scan register. After the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. PRELOAD enables an initial data pattern to be placed at the latched parallel outputs of the boundary scan register cells prior to the selection of another boundary scan test operation. The shifting of data for the SAMPLE and PRELOAD phases can occur concurrently when required - that is, while data captured is shifted out, the preloaded data can be shifted in. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO balls. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. ## TAP Timing ## TAP AC Switching Characteristics Over the Operating Range<sup>[14, 15]</sup> | Parameter | Description | Min | Max | Unit | |-------------------|-------------------------------|-----|-----|------| | Clock | | • | | • | | t <sub>TCYC</sub> | TCK clock cycle time | 50 | _ | ns | | t <sub>TF</sub> | TCK clock frequency | _ | 20 | MHz | | t <sub>TH</sub> | TCK clock HIGH time | 20 | _ | ns | | t <sub>TL</sub> | TCK clock LOW time | 20 | _ | ns | | Output Time | es | | | | | t <sub>TDOV</sub> | TCK clock LOW to TDO valid | _ | 10 | ns | | t <sub>TDOX</sub> | TCK clock LOW to TDO invalid | 0 | _ | ns | | Setup Time: | s | | | | | t <sub>TMSS</sub> | TMS setup to TCK clock rise | 5 | _ | ns | | t <sub>TDIS</sub> | TDI setup to TCK clock rise | 5 | _ | ns | | t <sub>CS</sub> | Capture setup to TCK rise | 5 | _ | ns | | <b>Hold Times</b> | | | | | | t <sub>TMSH</sub> | TMS hold after TCK clock rise | 5 | _ | ns | | t <sub>TDIH</sub> | TDI hold after clock rise | 5 | _ | ns | | t <sub>CH</sub> | Capture hold after clock rise | 5 | _ | ns | <sup>14.</sup> $t_{CS}$ and $t_{CH}$ refer to the setup and hold time requirements of latching data from the boundary scan register. 15. Test conditions are specified using the load in TAP AC test Conditions. $t_R/t_F = 1$ ns. ## 3.3 V TAP AC Test Conditions | Input pulse levels | V <sub>SS</sub> to 3.3 V | |--------------------------------------|--------------------------| | Input rise and fall times | 1 ns | | Input timing reference levels | 1.5 V | | Output reference levels | 1.5 V | | Test load termination supply voltage | 1.5 V | # 3.3 V TAP AC Output Load Equivalent ## 2.5 V TAP AC Test Conditions | Input pulse levels | V <sub>SS</sub> to 2.5 V | |--------------------------------------|--------------------------| | Input rise and fall time | 1 ns | | Input timing reference levels | 1.25 V | | Output reference levels | 1.25 V | | Test load termination supply voltage | 1.25 V | # 2.5 V TAP AC Output Load Equivalent # **TAP DC Electrical Characteristics and Operating Conditions** (0 °C < $T_A$ < +70 °C; $V_{DD}$ = 3.3 V $\pm$ 0.165 V unless otherwise noted)[16] | Parameter | Description | Test Co | nditions | Min | Max | Unit | |------------------|---------------------|-------------------------------------|--------------------------|------------|-----------------------|------| | V <sub>OH1</sub> | Output HIGH voltage | $I_{OH} = -4.0 \text{ mA}, V_{DDQ}$ | = 3.3 V | 2.4 | _ | V | | | | $I_{OH} = -1.0 \text{ mA}, V_{DDQ}$ | = 2.5 V | 2.0 | _ | V | | V <sub>OH2</sub> | Output HIGH voltage | I <sub>OH</sub> = -100 μA | V <sub>DDQ</sub> = 3.3 V | 2.9 | _ | V | | | | | V <sub>DDQ</sub> = 2.5 V | 2.1 | _ | V | | V <sub>OL1</sub> | Output LOW voltage | I <sub>OL</sub> = 8.0 mA | V <sub>DDQ</sub> = 3.3 V | _ | 0.4 | V | | | | | V <sub>DDQ</sub> = 2.5 V | _ | 0.4 | V | | V <sub>OL2</sub> | Output LOW voltage | I <sub>OL</sub> = 100 μA | V <sub>DDQ</sub> = 3.3 V | _ | 0.2 | V | | | | | V <sub>DDQ</sub> = 2.5 V | _ | 0.2 | V | | V <sub>IH</sub> | Input HIGH voltage | | V <sub>DDQ</sub> = 3.3 V | 2.0 | V <sub>DD</sub> + 0.3 | V | | | | | V <sub>DDQ</sub> = 2.5 V | 1.7 | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW voltage | | V <sub>DDQ</sub> = 3.3 V | -0.3 | 0.8 | V | | | | | V <sub>DDQ</sub> = 2.5 V | -0.3 | 0.7 | V | | I <sub>X</sub> | Input load current | $GND \leq V_{IN} \leq V_{DDQ}$ | | <b>–</b> 5 | 5 | μΑ | ## **Identification Register Definitions** | Instruction Field | CY7C1354C | CY7C1356C | Description | |-------------------------------------------|-------------------|-------------------|----------------------------------------------| | Revision number (31:29) | 000 | 000 | Reserved for version number. | | Cypress device ID (28:12) <sup>[17]</sup> | 01011001000100110 | 01011001000010110 | Reserved for future use. | | Cypress JEDEC ID (11:1) | 00000110100 | 00000110100 | Allows unique identification of SRAM vendor. | | ID register presence (0) | 1 | 1 | Indicate the presence of an ID register. | <sup>16.</sup> All voltages referenced to V $_{\rm SS}$ (GND). 17. Bit #24 is "1" in the Register Definitions for both 2.5 V and 3.3 V versions of this device. # **Scan Register Sizes** | Register Name | Bit Size (× 36) | Bit Size (× 18) | |---------------------------------------------|-----------------|-----------------| | Instruction | 3 | 3 | | Bypass | 1 | 1 | | ID | 32 | 32 | | Boundary scan order (119-ball BGA package) | 69 | 69 | | Boundary scan order (165-ball FBGA package) | 69 | 69 | # **Identification Codes** | Instruction | Code | Description | |----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures the input/output ring contents. Places the boundary scan register between the TDI and TDO. Forces all SRAM outputs to high Z state. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operation. | | SAMPLE Z | 010 | Captures the input/output contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a high Z state. | | RESERVED | 011 | Do Not Use: This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures the input/output ring contents. Places the boundary scan register between TDI and TDO. Does not affect the SRAM operation. | | RESERVED | 101 | Do Not Use: This instruction is reserved for future use. | | RESERVED | 110 | Do Not Use: This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operation. | Document Number: 38-05538 Rev. \*K Page 16 of 32 # Boundary Scan Exit Order (256 K × 36) | Bit# | 119-ball ID | 165-ball ID | Bit # | 119-ball ID | 165-ball ID | |------|-------------|-------------|-------|-----------------------------|-----------------------------| | 1 | K4 | B6 | 31 | B5 | R9 | | 2 | H4 | B7 | 32 | A5 | P9 | | 3 | M4 | A7 | 33 | C6 | R8 | | 4 | F4 | B8 | 34 | A6 | P8 | | 5 | B4 | A8 | 35 | P4 | R6 | | 6 | G4 | A9 | 36 | N4 | P6 | | 7 | C3 | B10 | 37 | R6 | R4 | | 8 | B3 | A10 | 38 | T5 | P4 | | 9 | D6 | C11 | 39 | T3 | R3 | | 10 | H7 | E10 | 40 | R2 | P3 | | 11 | G6 | F10 | 41 | R3 | R1 | | 12 | E6 | G10 | 42 | P2 | N1 | | 13 | D7 | D10 | 43 | P1 | L2 | | 14 | E7 | D11 | 44 | L2 | K2 | | 15 | F6 | E11 | 45 | K1 | J2 | | 16 | G7 | F11 | 46 | N2 | M2 | | 17 | H6 | G11 | 47 | N1 | M1 | | 18 | T7 | H11 | 48 | M2 | L1 | | 19 | K7 | J10 | 49 | L1 | K1 | | 20 | L6 | K10 | 50 | K2 | J1 | | 21 | N6 | L10 | 51 | Not Bonded<br>(Preset to 1) | Not Bonded<br>(Preset to 1) | | 22 | P7 | M10 | 52 | H1 | G2 | | 23 | N7 | J11 | 53 | G2 | F2 | | 24 | M6 | K11 | 54 | E2 | E2 | | 25 | L7 | L11 | 55 | D1 | D2 | | 26 | K6 | M11 | 56 | H2 | G1 | | 27 | P6 | N11 | 57 | G1 | F1 | | 28 | T4 | R11 | 58 | F2 | E1 | | 29 | A3 | R10 | 59 | E1 | D1 | | 30 | C5 | P10 | 60 | D2 | C1 | | | | | 61 | C2 | B2 | # Boundary Scan Exit Order (512 K × 18) | Bit # | 119-ball ID | 165-ball ID | Bit# | 119-ball ID | 165-ball ID | |-------|--------------------------|--------------------------|------|--------------------------|--------------------------| | 1 | K4 | B6 | 37 | R6 | R4 | | 2 | H4 | B7 | 38 | T5 | P4 | | 3 | M4 | A7 | 39 | T3 | R3 | | 4 | F4 | B8 | 40 | R2 | P3 | | 5 | B4 | A8 | 41 | R3 | R1 | | 6 | G4 | A9 | 42 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 7 | C3 | B10 | 43 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 8 | B3 | A10 | 44 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 9 | T2 | A11 | 45 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 10 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | 46 | P2 | N1 | | 11 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | 47 | N1 | M1 | | 12 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | 48 | M2 | L1 | | 13 | D6 | C11 | 49 | L1 | K1 | | 14 | E7 | D11 | 50 | K2 | J1 | | 15 | F6 | E11 | 51 | Not Bonded (Preset to 1) | Not Bonded (Preset to 1) | | 16 | G7 | F11 | 52 | H1 | G2 | | 17 | H6 | G11 | 53 | G2 | F2 | | 18 | T7 | H11 | 54 | E2 | E2 | | 19 | K7 | J10 | 55 | D1 | D2 | | 20 | L6 | K10 | 56 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 21 | N6 | L10 | 57 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 22 | P7 | M10 | 58 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 23 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | 59 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 24 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | 60 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 25 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | 61 | C2 | B2 | | 26 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | 62 | A2 | A2 | | 27 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | 63 | E4 | A3 | | 28 | T6 | R11 | 64 | B2 | B3 | | 29 | A3 | R10 | 65 | Not Bonded (Preset to 0) | Not Bonded (Preset to 0) | | 30 | C5 | P10 | 66 | G3 | Not Bonded (Preset to 0) | | 31 | B5 | R9 | 67 | Not Bonded (Preset to 0) | A4 | | 32 | A5 | P9 | 68 | L5 | B5 | | 33 | C6 | R8 | 69 | B6 | A6 | | 34 | A6 | P8 | | | | | 35 | P4 | R6 | | | | | 36 | N4 | P6 | | | | ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. | Storage temperature—65 °C to +150 °C | |----------------------------------------------------------------------| | Ambient temperature with power applied–55 °C to +125 °C | | Supply voltage on $V_{DD}$ relative to GND–0.5 V to +4.6 V | | Supply voltage on $\rm V_{DDQ}$ relative to GND –0.5 V to +V $_{DD}$ | | DC to outputs in tri-state0.5 V to $V_{DDQ}$ + 0.5 V | | DC input voltage–0.5 V to $V_{DD}$ + 0.5 V | | Current into outputs (LOW)20 mA | | Static discharge voltage> 2001 V (per MIL-STD-883, method 3015) | | Latch-up current> 200 mA | ## Operating Range | Range | Ambient<br>Temperature | V <sub>DD</sub> | V <sub>DDQ</sub> | | |------------|------------------------|-----------------|--------------------|--| | Commercial | 0 °C to +70 °C | | 2.5 V – 5% | | | Industrial | –40 °C to +85 °C | + 10% | to V <sub>DD</sub> | | ## **Neutron Soft Error Immunity** | Parameter | Description | Test Condi-<br>tions | Тур | Max* | Unit | |-----------|---------------------------------|----------------------|-----|------|-------------| | LSBU | Logical<br>single-bit<br>upsets | 25 °C | 320 | 368 | FIT/<br>Mb | | LMBU | Logical<br>multi-bit<br>upsets | 25 °C | 0 | 0.01 | FIT/<br>Mb | | SEL | Single event latch-up | 85 °C | 0 | 0.1 | FIT/<br>Dev | <sup>\*</sup> No LMBU or SEL events occurred during testing; this column represents a statistical $\chi^2$ , 95% confidence limit calculation. For more details refer to Application Note AN 54908 "Accelerated Neutron SER Testing and Calculation of Terrestrial Failure Rates". ## **Electrical Characteristics** Over the Operating Range<sup>[18, 19]</sup> | Parameter | Description | Test Conditions | Min | Max | Unit | |-----------------|------------------------------------------|---------------------------------------------|------------|------------------|------| | $V_{DD}$ | Power supply voltage | | 3.135 | 3.6 | V | | $V_{DDQ}$ | I/O supply voltage | for 3.3 V I/O | 3.135 | $V_{DD}$ | V | | | | for 2.5 V I/O | 2.375 | 2.625 | V | | V <sub>OH</sub> | Output HIGH voltage | for 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | 2.4 | _ | V | | | | for 2.5 V I/O, I <sub>OH</sub> = -1.0 mA | 2.0 | _ | V | | V <sub>OL</sub> | Output LOW voltage | for 3.3 V I/O, I <sub>OL</sub> = 8.0 mA | - | 0.4 | V | | | | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | for 3.3 V I/O | 2.0 | $V_{DD} + 0.3 V$ | V | | | | for 2.5 V I/O | 1.7 | $V_{DD} + 0.3 V$ | V | | V <sub>IL</sub> | Input LOW voltage <sup>[20]</sup> | for 3.3 V I/O | -0.3 | 0.8 | V | | | | for 2.5 V I/O | -0.3 | 0.7 | V | | I <sub>X</sub> | Input leakage current except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | <b>–</b> 5 | 5 | μА | | | Input current of MODE | Input = V <sub>SS</sub> | -30 | _ | μА | | | | Input = V <sub>DD</sub> | - | 5 | μА | | | Input current of ZZ | Input = V <sub>SS</sub> | <b>-</b> 5 | _ | μΑ | | | | Input = V <sub>DD</sub> | - | 30 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_I \le V_{DDQ}$ , output disabled | <b>-</b> 5 | 5 | μА | - 18. Overshoot: $V_{IH}(AC) < V_{DD} + 1.5 \text{ V}$ (Pulse width less than $t_{CYC}/2$ ), undershoot: $V_{IL}(AC) > -2 \text{ V}$ (Pulse width less than $t_{CYC}/2$ ). 19. $T_{Power-up}$ : Assumes a linear ramp from 0 V to $V_{DD}$ (min) within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . 20. Tested initially and after any design or process changes that may affect these parameters. [+] Feedback ## **Electrical Characteristics** Over the Operating Range<sup>[18, 19]</sup> (continued) | Parameter | Description | Test Condit | ions | Min | Max | Unit | |------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------| | I <sub>DD</sub> | V <sub>DD</sub> operating supply | V <sub>DD</sub> = Max, I <sub>OUT</sub> = 0 mA, | 4 ns cycle, 250 MHz | = | 250 | mA | | | | $f = f_{MAX} = 1/t_{CYC}$ | 5 ns cycle, 200 MHz | _ | 220 | mA | | | | | 6 ns cycle, 166 MHz | _ | 180 | mA | | I <sub>SB1</sub> | Automatic CE | $Max V_{DD}$ , device deselected, $V_{IN}$ | 4 ns cycle, 250 MHz | - | 130 | mA | | l l | power-down<br>current—TTL inputs | $\geq V_{IH}$ or $V_{IN} \leq V_{IL}$ ,<br>$f = f_{MAX} = 1/t_{CYC}$ | 5 ns cycle, 200 MHz | - | 120 | mA | | | Current—11E inputs | I - IMAX - IMCYC | 6 ns cycle, 166 MHz | - | 110 | mA | | I <sub>SB2</sub> | Automatic CE<br>power-down<br>current—CMOS inputs | $\begin{aligned} &\text{Max V}_{DD}, \text{ device deselected,} \\ &\text{V}_{IN} \leq 0.3 \text{ V or V}_{IN} \geq \text{V}_{DDQ} - 0.3 \text{ V,} \\ &\text{f} = 0 \end{aligned}$ | All speed grades | - | 40 | mA | | I <sub>SB3</sub> | Automatic CE | Max V <sub>DD</sub> , device deselected, | 4 ns cycle, 250 MHz | _ | 120 | mA | | | power-down current—CMOS inputs | $V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DDQ} - 0.3 \text{ V},$<br>$f = f_{MAX} = 1/t_{CYC}$ | 5 ns cycle, 200 MHz | - | 110 | mA | | | Current Owoo inputs | I - IMAX - INCYC | 6 ns cycle, 166 MHz | _ | 100 | mA | | I <sub>SB4</sub> | Automatic CE<br>power-down<br>current—TTL inputs | $\begin{aligned} &\text{Max V}_{DD}, \text{ device deselected,} \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or V}_{IN} \leq \text{V}_{IL}, \text{ f = 0} \end{aligned}$ | All speed grades | ı | 40 | mA | # Capacitance<sup>[21]</sup> | Parameter | Description | Test Conditions | 100 TQFP<br>Max | 119 BGA<br>Max | 165 FBGA<br>Max | Unit | |------------------|--------------------------|---------------------------------------------------|-----------------|----------------|-----------------|------| | C <sub>IN</sub> | | T <sub>A</sub> = 25 °C, f = 1 MHz, | 5 | 5 | 5 | pF | | C <sub>CLK</sub> | Clock input capacitance | $V_{DD} = 3.3 \text{ V } V_{DDQ} = 2.5 \text{ V}$ | 5 | 5 | 5 | pF | | C <sub>I/O</sub> | Input/output capacitance | | 5 | 7 | 7 | pF | ## Thermal Resistance<sup>[21]</sup> | Parameter | Description | Test Conditions | 100 TQFP<br>Max | 119 BGA<br>Max | 165 FBGA<br>Max | Unit | |-------------------|---------------------|-------------------------------------------------------------|-----------------|----------------|-----------------|------| | $\Theta_{JA}$ | , | Test conditions follow standard test methods and procedures | 29.41 | 34.1 | 16.8 | °C/W | | $\Theta_{\sf JC}$ | i i nemartesisiance | for measuring thermal impedance, per EIA/JESD51. | 6.13 | 14.0 | 3.0 | °C/W | #### Note Document Number: 38-05538 Rev. \*K Page 20 of 32 <sup>21.</sup> Tested initially and after any design or process changes that may affect these parameters. Figure 4. AC Test Loads and Waveforms ## **Switching Characteristics** Over the Operating Range [22, 23] | | B | -2 | :50 | -2 | -200 | | -166 | | |------------------------------------|-------------------------------------------------------------|------|----------|-----|------|-----|------|------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | t <sub>Power</sub> <sup>[24]</sup> | V <sub>CC</sub> (typical) to the first access read or write | 1 | _ | 1 | _ | 1 | _ | ms | | Clock | | | | | | | | | | t <sub>CYC</sub> | Clock cycle time | 4.0 | _ | 5 | _ | 6 | _ | ns | | F <sub>MAX</sub> | Maximum operating frequency | _ | 250 | _ | 200 | _ | 166 | MHz | | t <sub>CH</sub> | Clock HIGH | 1.8 | _ | 2.0 | _ | 2.4 | _ | ns | | t <sub>CL</sub> | Clock LOW | 1.8 | _ | 2.0 | _ | 2.4 | _ | ns | | t <sub>EOV</sub> | OE LOW to output valid | _ | 2.8 | _ | 3.2 | _ | 3.5 | ns | | t <sub>CLZ</sub> | Clock to low Z <sup>[25, 26, 27]</sup> | 1.25 | _ | 1.5 | _ | 1.5 | _ | ns | | <b>Output Times</b> | | | | | | | | | | t <sub>CO</sub> | Data output valid after CLK rise | _ | 2.8 | _ | 3.2 | _ | 3.5 | ns | | t <sub>EOV</sub> | OE LOW to output valid | _ | 2.8 | _ | 3.2 | _ | 3.5 | ns | | t <sub>DOH</sub> | Data output hold after CLK rise | | _ | 1.5 | _ | 1.5 | _ | ns | | t <sub>CHZ</sub> | Clock to high Z <sup>[25, 26, 27]</sup> | | 2.8 | 1.5 | 3.2 | 1.5 | 3.5 | ns | | t <sub>CLZ</sub> | Clock to low Z <sup>[25, 26, 27]</sup> | 1.25 | _ | 1.5 | _ | 1.5 | _ | ns | | t <sub>EOHZ</sub> | OE HIGH to output high Z <sup>[25, 26, 27]</sup> | _ | 2.8 | _ | 3.2 | _ | 3.5 | ns | | t <sub>EOLZ</sub> | OE LOW to output low Z <sup>[25, 26, 27]</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | Setup Times | | | | | | | | | | t <sub>AS</sub> | Address setup before CLK rise | 1.4 | _ | 1.5 | _ | 1.5 | _ | ns | | t <sub>DS</sub> | Data input setup before CLK rise | 1.4 | _ | 1.5 | _ | 1.5 | _ | ns | | t <sub>CENS</sub> | CEN setup before CLK rise | 1.4 | _ | 1.5 | _ | 1.5 | _ | ns | | t <sub>WES</sub> | WE, BW <sub>x</sub> setup before CLK rise | 1.4 | _ | 1.5 | _ | 1.5 | _ | ns | | t <sub>ALS</sub> | ADV/LD setup before CLK rise | 1.4 | _ | 1.5 | _ | 1.5 | _ | ns | | t <sub>CES</sub> | Chip select setup | 1.4 | _ | 1.5 | _ | 1.5 | _ | ns | | Hold Times | | | | | | | | | | t <sub>AH</sub> | Address hold after CLK rise | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | | t <sub>DH</sub> | Data input hold after CLK rise | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | | t <sub>CENH</sub> | CEN hold after CLK rise | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | | t <sub>WEH</sub> | WE, BW <sub>x</sub> hold after CLK rise | 0.4 | <u> </u> | 0.5 | _ | 0.5 | _ | ns | | t <sub>ALH</sub> | ADV/LD hold after CLK rise | 0.4 | <u> </u> | 0.5 | _ | 0.5 | _ | ns | | t <sub>CEH</sub> | Chip select hold after CLK rise | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | <sup>22.</sup> Timing reference level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V. 23. Test conditions shown in (a) of Figure 4 on page 21 unless otherwise noted. 24. This part has a voltage regulator internally; t<sub>power</sub> is the time power needs to be supplied above V<sub>DD</sub> minimum initially, before a Read or Write operation can be initiated. <sup>25.</sup> t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>EOLZ</sub>, and t<sub>EOHZ</sub> are specified with AC test conditions shown in (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 26. At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>EOLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve high Z prior to low Z under the same system conditions. 27. This parameter is sampled and not 100% tested. ## **Switching Waveforms** Figure 5. Read/Write Timing<sup>[28, 29, 30]</sup> #### Notes <sup>28.</sup> For this waveform ZZ is tied low. 29. When CE is LOW, CE<sub>1</sub> is LOW, CE<sub>2</sub> is HIGH and CE<sub>3</sub> is LOW. When CE is HIGH, CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW or CE<sub>3</sub> is HIGH. 30. Order of the Burst sequence is determined by the status of the MODE (0 = Linear, 1 = Interleaved). Burst operations are optional. ## Switching Waveforms (continued) Figure 6. NOP, STALL, and DESELECT Cycles<sup>[31, 32, 33]</sup> #### Notes <sup>31.</sup> For this waveform ZZ is tied low. 32. When $\overline{\text{CE}}$ is LOW, $\overline{\text{CE}}_1$ is LOW, $\overline{\text{CE}}_2$ is HIGH and $\overline{\text{CE}}_3$ is LOW. When $\overline{\text{CE}}$ is HIGH, $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW or $\overline{\text{CE}}_3$ is HIGH. 33. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrated $\overline{\text{CEN}}$ being used to create a pause. A write is not performed during this cycle. ## Switching Waveforms (continued) Figure 7. ZZ Mode Timing [34, 35] ## Notes <sup>34.</sup> Device must be deselected when entering ZZ mode. See cycle description table for all possible signal conditions to deselect the device. 35. I/Os are in high Z when exiting ZZ sleep mode. ## **Ordering Information** The table below contains only the parts that are currently available. If you don't see what you are looking for, please contact your local sales representative. For more information, visit the Cypress website at <a href="http://www.cypress.com/products">www.cypress.com/products</a> and refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Part and Package Type | Operating<br>Range | |----------------|------------------|--------------------|--------------------------------------------------------|--------------------| | 166 | CY7C1354C-166AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 × 20 × 1.4 mm) Pb-free | Commercial | | | CY7C1356C-166AXC | | | | | | CY7C1354C-166BGC | 51-85115 | 119-ball Ball Grid Array (14 × 22 × 2.4 mm) | | | | CY7C1356C-166BGC | | | | | | CY7C1354C-166AXI | 51-85050 | 100-pin Thin Quad Flat Pack (14 × 20 × 1.4 mm) Pb-free | Industrial | | | CY7C1356C-166AXI | | | | | 200 | CY7C1354C-200AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 × 20 × 1.4 mm) Pb-free | Commercial | | | CY7C1354C-200BGC | 51-85115 | 119-ball Ball Grid Array (14 × 22 × 2.4 mm) | | | | CY7C1354C-200AXI | 51-85050 | 100-pin Thin Quad Flat Pack (14 × 20 × 1.4 mm) Pb-free | Industrial | | 250 | CY7C1354C-250AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 × 20 × 1.4 mm) Pb-free | Commercial | | | CY7C1356C-250AXC | | | | ## **Ordering Code Definitions** Document Number: 38-05538 Rev. \*K Page 26 of 32 ## **Package Diagrams** Figure 8. 100-pin Thin Plastic Quad Flatpack (14 × 20 × 1.4 mm), 51-85050 51-85050 \*D Figure 9. 119-ball BGA (14 × 22 × 2.4 mm), 51-85115 51-85115 \*C Figure 10. 165-ball FBGA (13 × 15 × 1.4 mm), 51-85180 51-85180 \*C ## **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BGA | ball grid array | | | | | CMOS | complementary metal oxide semiconductor | | | | | CE | chip enable | | | | | CEN | clock enable | | | | | FPBGA | fine-pitch ball grid array | | | | | JTAG | Joint Test Action Group | | | | | NoBL | No Bus Latency | | | | | ŌĒ | output enable | | | | | SRAM | static random access memory | | | | | TCK | test clock | | | | | TDI | test data input | | | | | TMS | test mode select | | | | | TDO | test data output | | | | | TQFP | thin quad flat pack | | | | | WE | write enable | | | | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | ns | nano seconds | | | | | V | /olts | | | | | μA | nicro Amperes | | | | | mA | milli Amperes | | | | | ms | milli seconds | | | | | MHz | Mega Hertz | | | | | pF | pico Farad | | | | | W | Watts | | | | | °C | degree Celcius | | | | # **Document History Page** | REV. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | |------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 242032 | See ECN | RKF | New data sheet | | *A | 278130 | See ECN | RKF | Changed Boundary Scan order to match the B Rev of these devices Changed TQFP pkg to Lead-free TQFP in Ordering Information section Added comment of Lead-free BG and BZ packages availability | | *B | 284431 | See ECN | VBL | Changed ISB1 and ISB3 from DC Characteristic table as follows ISB1: 225 mA-> 130 mA, 200 MHz -> 120 mA, 167 MHz -> 110 mA ISB3: 225 MHz -> 120 mA, 200 MHz -> 110 mA, 167 MHz -> 100 mA Add BG and BZ pkg lead-free part numbers to ordering info section | | *C | 320834 | See ECN | PCI | Changed 225 MHz to 250 MHz Address expansion pins/balls in the pinouts for all packages are modified as per JEDEC standard Unshaded frequencies of 250, 200, 166 MHz in AC/DC Tables and Selection Guide Changed $\Theta_{\rm JA}$ and $\Theta_{\rm JC}$ for TQFP Package from 25 and 9 °C/W to 29.41 and 6.13 °C/W respectively Changed $\Theta_{\rm JA}$ and $\Theta_{\rm JC}$ for BGA Package from 25 and 6 °C/W to 34.1 and 14.0 °C/W respectively Changed $\Theta_{\rm JA}$ and $\Theta_{\rm JC}$ for FBGA Package from 27 and 6 °C/W to 16.8 and 3.0 °C/W respectively Modified $V_{\rm OL}$ , $V_{\rm OH}$ test conditions Added Lead-Free product information Updated Ordering Information Table Changed from Preliminary to Final | | *D | 351895 | See ECN | PCI | Changed I <sub>SB2</sub> from 35 to 40 mA<br>Updated Ordering Information Table | | *E | 377095 | See ECN | PCI | Modified test condition in note# 15 from $V_{DDQ} < V_{DD}$ to $V_{DDQ} \le V_{DD}$ | | *F | 408298 | See ECN | RXU | Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court" Changed three-state to tri-state. Modified "Input Load" to "Input Leakage Current except ZZ and MODE" in the Electrical Characteristics Table. Replaced Package Name column with Package Diagram in the Ordering Info mation table. | | *G | 501793 | See ECN | VKN | Added the Maximum Rating for Supply Voltage on $V_{DDQ}$ Relative to GND Changed $t_{TH}$ , $t_{TL}$ from 25 ns to 20 ns and $t_{TDOV}$ from 5 ns to 10 ns in TAP A0 Switching Characteristics table. Updated the Ordering Information table. | | *H | 2756340 | 08/26/2009 | VKN/AESA | Updated template Included Soft Error Immunity Data Modified Ordering Information table by including parts that are available and modified the disclaimer for the Ordering information. | | * | 3033272 | 09/19/2010 | NJY | Added Ordering Code Definitions. Updated Package Diagrams. Added Acronyms and Units of Measure. Minor edits and updated in new template. | | *J | 3052882 | 10/08/2010 | NJY | Removed obsolete part numbers. | | *K | 3186089 | 03/02/2011 | NJY | Updated Ordering Information. Updated Package Diagrams. | Document Number: 38-05538 Rev. \*K Page 31 of 32 ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory Optical & Image Sensing PSoC PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2006-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-05538 Rev. \*K Revised March 2, 2011 Page 32 of 32 No Bus Latency and NoBL are trademarks of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders