# 4-Mbit (256 K × 16) Static RAM ### **Features** ■ Very high speed: 45 ns ■ Temperature ranges ☐ Industrial: —40 °C to +85 °C ☐ Automotive-A: —40 °C to +85 °C ■ Wide voltage range: 2.20 V to 3.60 V ■ Pin compatible with CY62146DV30 ■ Ultra low standby power $\hfill \square$ Typical standby current: 1 $\mu A$ Maximum standby current: 7 μA ■ Ultra low active power □ Typical active current: 2 mA at f = 1 MHz ■ Easy memory expansion with CE and OE features ■ Automatic power down when deselected Complementary metal oxide semiconductor (CMOS) for optimum speed and power ■ Available in a Pb-free 48-ball very fine ball grid array (VFBGA) and 44-pin TSOP II Packages ## **Functional Description** The CY62146EV30 is a high performance CMOS static RAM organized as 256K words by 16 bits. This device features an advanced circuit design designed to provide an ultra low active current. Ultra low active current is ideal for providing More Battery Life $^{\text{TM}}$ (MoBL $^{\textcircled{\tiny{\$}}}$ ) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption by 80 percent when addresses are not toggling. The device can also be put into standby mode reducing power consumption by more than 99 percent when deselected (CE HIGH). The input and output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high impedance state when the device is deselected (CE HIGH), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or a write operation is in progress (CE LOW and WE LOW). $\overline{\text{To}}$ write to the device, take Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>). If Byte High Enable (BHE) is LOW, then data from the I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>). To read from the device, take Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appears on I/O $_0$ to I/O $_7$ . If Byte High Enable (BHE) is LOW, then data from memory appears on I/O $_8$ to I/O $_{15}$ . See the Truth Table on page 11 for a complete description of read and write modes. ## **Logic Block Diagram** **Cypress Semiconductor Corporation**Document Number: 38-05567 Rev. \*H ### Contents | Pin Configurations | 3 | |--------------------------------|---| | Product Portfolio | 3 | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | | | AC Test Loads and Waveforms | | | Data Retention Characteristics | | | Data Retention Waveform | | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering Information | 12 | |-----------------------------------------|----| | Ordering Code Definitions | 12 | | Package Diagrams | 13 | | Acronyms | 15 | | Document Conventions | 15 | | Units of Measure | 15 | | Document History Page | 16 | | Sales, Solutions, and Legal Information | 18 | | Worldwide Sales and Design Support | 18 | | Products | 18 | | PSoC Solutions | 18 | ## **Pin Configurations** Figure 1. 48-ball VFBGA pinout [1, 2] Figure 2. 44-pin TSOP II pinout [1] ### **Product Portfolio** | | | | 01 | | | | Power Di | ssipation | | | | |---------------|------------------------------|---------------------------|---------|------------|-------|--------------------|----------------------|--------------------|----------------------------------------|--------------------|-----| | Product | Range | V <sub>CC</sub> Range (V) | | Speed (ns) | | Operating | I <sub>CC</sub> (mA) | | Standby | Iona (uA) | | | | | | | | ( - / | f = 1 MHz | | max | Standby I <sub>SB2</sub> (μ <b>A</b> ) | | | | | | Min | Typ [3] | Max | | Typ <sup>[3]</sup> | Max | Typ <sup>[3]</sup> | Max | Typ <sup>[3]</sup> | Max | | CY62146EV30LL | Industrial /<br>Automotive-A | 2.2 | 3.0 | 3.6 | 45 | 2 | 2.5 | 15 | 20 | 1 | 7 | - 1. NC pins are not connected on the die. - 2. Pins H1, G2, and H6 in the BGA package are address expansion pins for 8 Mb, 16 Mb and 32 Mb, respectively. - 3. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ)}$ , $T_A = 25$ °C. ## **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with Supply voltage to ground potential ......-0.3 V to + 3.9 V (V<sub>CCmax</sub> + 0.3 V) DC voltage applied to outputs in High-Z state $^{[4,\ 5]}$ .....-0.3 V to 3.9 V (V\_{CCmax} + 0.3 V) | DC input voltage $^{[4, 5]}$ –0.3 V to 3.9 V (V <sub>CC max</sub> | + 0.3 V) | |--------------------------------------------------------------------|----------| | Output current into outputs (LOW) | . 20 mA | | Static Discharge Voltage (per MIL-STD-883, Method 3015) | >2001 V | | Latch-up Current> | 200 mA | ### **Operating Range** | Device | Device Range | | V <sub>CC</sub> [6] | | |-------------|------------------------------|------------------|---------------------|--| | CY62146EV30 | Industrial /<br>Automotive-A | –40 °C to +85 °C | 2.2 V to 3.6 V | | ### **Electrical Characteristics** Over the Operating Range | D | Do continution | Total Conditions | 45 : | ns (Ind'I/Aut | to-A) | I I mit | |---------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|-----------------------|---------| | Parameter | Description | Test Conditions | Min | Typ <sup>[7]</sup> Max | | Unit | | V <sub>OH</sub> | Output high voltage | I <sub>OH</sub> = -0.1 mA | 2.0 | - | _ | V | | | | $I_{OH} = -1.0 \text{ mA}, V_{CC} \ge 2.70 \text{ V}$ | 2.4 | - | _ | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 0.1 mA | _ | - | 0.4 | V | | | | $I_{OL}$ = 2.1 mA, $V_{CC} \ge 2.70 \text{ V}$ | - | - | 0.4 | V | | V <sub>IH</sub> | Input high voltage | V <sub>CC</sub> = 2.2 V to 2.7 V | 1.8 | - | V <sub>CC</sub> + 0.3 | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2.2 | - | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage | V <sub>CC</sub> = 2.2 V to 2.7 V | -0.3 | _ | 0.6 | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | -0.3 | - | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | <b>–</b> 1 | - | +1 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_O \le V_{CC}$ , Output disabled | <b>–</b> 1 | _ | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | | _ | 15 | 20 | mA | | | | f = 1 MHz I <sub>OUT</sub> = 0 mA<br>CMOS levels | - | 2 | 2.5 | | | I <sub>SB1</sub> | Automatic CE power down current – CMOS inputs | | - | 1 | 7 | μА | | I <sub>SB2</sub> <sup>[8]</sup> | Automatic CE power down current – CMOS inputs | $\overline{\text{CE}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V},$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V or V}_{\text{IN}} \le 0.2 \text{ V},$ $\text{f} = 0, \text{V}_{\text{CC}} = 3.60 \text{ V}$ | - | 1 | 7 | μА | - Notes V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. V<sub>IL(min)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. Full device AC operation assumes a minimum of 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. ## Capacitance | Parameter [9] | Description | Test Conditions | | Unit | |------------------|--------------------|---------------------------------------------------------------------|----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [9] | Description Test Conditions | | VFBGA | TSOP II | Unit | |-------------------|---------------------------------------|---------------------------------------------------------------------------|-------|---------|------| | U/A | | Still air, soldered on a 3 × 4.5 inch,<br>two-layer printed circuit board | 75 | 77 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 10 | 13 | °C/W | ### **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveforms | Parameters | 2.50 V | 3.0 V | Unit | |-----------------|--------|-------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | ### Note <sup>9.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Description Conditions | | Min | <b>Typ</b> [10] | Max | Unit | |----------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | | 1.5 | _ | _ | V | | I <sub>CCDR</sub> [11] | Data retention current | $V_{CC} = 1.5 \text{ V},$<br>$CE \ge V_{CC} - 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V} \text{ or}$<br>$V_{IN} \le 0.2 \text{ V}$ | Industrial /<br>Automotive-A | - | 0.8 | 7 | μА | | t <sub>CDR</sub> <sup>[12]</sup> | Chip deselect to data retention time | - | | 0 | _ | - | ns | | t <sub>R</sub> [13] | Operation recovery time | _ | | 45 | _ | _ | ns | ### **Data Retention Waveform** Figure 4. Data Retention Waveform <sup>10.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 11. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub>/I<sub>SB2</sub>/I<sub>CCDR</sub> spec. Other inputs can be left floating. 12. Tested initially and after any design or process changes that may affect these parameters. 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. ## **Switching Characteristics** Over the Operating Range | Parameter [14, 15] | Description | | ns<br>strial /<br>otive-A) | Unit | |--------------------|-----------------------------------|-----|----------------------------|------| | | | Min | Max | | | Read Cycle | | | | • | | t <sub>RC</sub> | Read cycle time | 45 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 22 | ns | | t <sub>LZOE</sub> | OE LOW to Low-Z <sup>[16]</sup> | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High-Z [16, 17] | _ | 18 | ns | | t <sub>LZCE</sub> | CE LOW to Low-Z [16] | 10 | - | ns | | t <sub>HZCE</sub> | CE HIGH to High-Z [16, 17] | _ | 18 | ns | | t <sub>PU</sub> | CE LOW to power up | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power down | _ | 45 | ns | | t <sub>DBE</sub> | BLE / BHE LOW to data valid | _ | 22 | ns | | t <sub>LZBE</sub> | BLE / BHE LOW to Low-Z [16] | 5 | _ | ns | | t <sub>HZBE</sub> | BLE / BHE HIGH to High-Z [16, 17] | _ | 18 | ns | | Write Cycle [18] | | | | | | t <sub>WC</sub> | Write cycle time | 45 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | ns | | t <sub>BW</sub> | BLE / BHE LOW to write end | 35 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | - | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | ns | | t <sub>HZWE</sub> | WE LOW to High-Z [16, 17] | _ | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z [16] | 10 | _ | ns | <sup>14.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns (1 V/ns) or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the spe<u>cified I<sub>OL</sub>/I<sub>OH</sub></u> as shown in the Figure 3 on page 5. 15. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification. 16. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. <sup>17.</sup> t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state. 18. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. ## **Switching Waveforms** Figure 5. Read Cycle 1 (Address Transition Controlled) [19, 20] Figure 6. Read Cycle No. 2 (OE Controlled) [20, 21] <sup>19.</sup> The device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{\parallel L}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{\parallel L}$ . 20. $\overline{WE}$ is HIGH for read cycle. <sup>21.</sup> Address valid before or similar to $\overline{\text{CE}}$ and $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ transition LOW. ### Switching Waveforms (continued) Figure 7. Write Cycle No. 1 ( $\overline{\text{WE}}$ Controlled) [22, 23, 24] Figure 8. Write Cycle No. 2 (CE Controlled) [22, 23, 24] - 22. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. 23. Data I/O is high impedance if OE = V<sub>IL</sub>. 24. If CE goes HIGH simultaneously with WE = V<sub>IH</sub>, the output remains in a high impedance state. - 25. During this period, the I/Os are in output state and input signals must not be applied. ## Switching Waveforms (continued) Figure 9. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) [26] Figure 10. Write Cycle No. 4 (BHE/BLE Controlled, OE LOW) [26] <sup>26.</sup> If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high impedance state. 27. During this period, the I/Os are in output state and input signals must not be applied. ### **Truth Table** | CE [28] | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |---------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | Х | Х | Х | Х | High-Z | Deselect/power-down | Standby (I <sub>SB</sub> ) | | L | Х | Х | Н | Н | High-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | L | L | L | Data out (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | High-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | High-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | Х | L | L | Data in (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | Х | Н | L | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High-Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High-Z | Write | Active (I <sub>CC</sub> ) | Note 28. Chip enable must be at CMOS levels (not floating). Intermediate voltage levels on this pin is not permitted. ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|----------------------|--------------------|--------------------------|--------------------| | 45 | CY62146EV30LL-45BVXI | 51-85150 | 48-ball VFBGA (Pb-free) | Industrial | | | CY62146EV30LL-45ZSXI | 51-85087 | 44-pin TSOP II (Pb-free) | | | | CY62146EV30LL-45ZSXA | 51-85087 | 44-pin TSOP II (Pb-free) | Automotive-A | Please contact your local Cypress sales representative for availability of other parts ### **Ordering Code Definitions** ## **Package Diagrams** Figure 11. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150 NOTE: PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web. 51-85150 \*H ### Package Diagrams (continued) Figure 12. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*E # **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | BHE | Byte High Enable | | BLE | Byte Low Enable | | CMOS | Complementary Metal Oxide Semiconductor | | CE | Chip Enable | | I/O | Input/Output | | ŌĒ | Output Enable | | SRAM | Static Random Access Memory | | TSOP | Thin Small Outline Package | | VFBGA | Very Fine-Pitch Ball Gird Array | | WE | Write Enable | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | |--------|-----------------|--| | °C | degree Celsius | | | MHz | megahertz | | | μΑ | microampere | | | mA | milliampere | | | ns | nanosecond | | | Ω | ohm | | | pF | picofarad | | | V | volt | | | W | watt | | # **Document History Page** | Document<br>Document | Document Title: CY62146EV30 MoBL <sup>®</sup> , 4-Mbit (256 K × 16) Static RAM<br>Document Number: 38-05567 | | | | |----------------------|-------------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 223225 | AJU | See ECN | New data sheet. | | *A | 247373 | SYT | See ECN | Changed Advance Information to Preliminary Moved Product Portfolio to Page 2 Changed $V_{CC}$ stabilization time in footnote #8 from 100 $\mu s$ to 200 $\mu s$ Removed Footnote #14( $t_{LZBE}$ ) from Previous revision Changed $I_{CCDR}$ from 2.0 $\mu A$ to 2.5 $\mu A$ Changed typo in Data Retention Characteristics ( $t_R$ ) from 100 $\mu s$ to $t_{RC}$ ns Changed $t_{OHA}$ from 6 ns to 10 ns for both 35 ns and 45 ns Speed Bin Changed $t_{HZOE}$ , $t_{HZBE}$ , $t_{HZWE}$ from 12 to 15 ns for 35 ns Speed Bin and 15 to 18 ns for 45 ns Speed Bin Changed $t_{SCE}$ and $t_{BW}$ from 25 to 30 ns for 35 ns Speed Bin and 40 to 35 ns for 45 ns Speed Bin Changed $t_{HZCE}$ from 12 to 18 ns for 35 ns Speed Bin and 15 to 22 ns for 45 ns Speed Bin Changed $t_{SD}$ from 15 to 18 ns for 35 ns Speed Bin and 20 to 22 ns for 45 ns Speed Bin Changed $t_{DDE}$ from 15 to 18 ns for 35 ns Speed Bin Changed $t_{DDE}$ from 15 to 18 ns for 35 ns Speed Bin Changed $t_{DDE}$ from 15 to 18 ns for 35 ns Speed Bin Changed Ordering Information to include Pb-Free Packages | | *B | 414807 | ZSD | See ECN | Changed from Preliminary information to Final Changed the address of Cypress Semiconductor Corporation on Page #1 from "3901 North First Street" to "198 Champion Court" Removed 35ns Speed Bin Removed "L" version of CY62146EV30 Changed ball E3 from DNU to NC Removed the redundant foot note on DNU. Changed $I_{CC}$ (Max) value from 2 mA to 2.5 mA and $I_{CC}$ (Typ) value from 1.5 mA to 2 mA at f=1 MHz Changed $I_{CC}$ (Typ) value from 12 mA to 15 mA at f = $f_{max}$ Changed $I_{SB1}$ and $I_{SB2}$ Typ values from 0.7 $\mu$ A to 1 $\mu$ A and Max values from 2.5 $\mu$ A to 7 $\mu$ A. Changed the AC test load capacitance from 50pF to 30pF on Page# 4 Changed $I_{CCDR}$ from 2.5 $\mu$ A to 7 $\mu$ A. Added $I_{CCDR}$ typical value. Changed $I_{LZCE}$ from 3 ns to 5 ns Changed $I_{LZCE}$ and $I_{LZWE}$ from 6 ns to 10 ns Changed $I_{LZCE}$ from 22 ns to 18 ns Changed $I_{CCDR}$ from 22 ns to 25 ns. Updated the package diagram 48-ball VFBGA from *B to *D Updated the ordering information table and replaced the Package Name column with Package Diagram. | | *C | 925501 | VKN | See ECN | Added footnote #8 related to I <sub>SB2</sub> and I <sub>CCDR</sub> Added footnote #12 related AC timing parameters | | *D | 2678796 | VKN/PYRS | 03/25/2009 | Added Automotive-A information | | *E | 2944332 | 06/04/2010 | VKN | Added Contents Removed byte enable from footnote #2 in Electrical Characteristics Added footnote related to chip enable in Truth Table Updated Package Diagrams Updated links in Sales, Solutions, and Legal Information | # **Document History Page** (continued) | ocument Title: CY62146EV30 MoBL <sup>®</sup> , 4-Mbit (256 K × 16) Static RAM<br>ocument Number: 38-05567 | | | | | |-----------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | *F | 3109050 | 12/13/2010 | PRAS | Changed Table Footnotes to Footnotes. Added Ordering Code Definitions. | | *G | 3302915 | 07/14/2011 | RAME | Updated as per template. Added Units of Measure table. Updated all the notes. Ordering Code Definition updated. Removed the references of AN1064 SRAM system guidelines from the datasheet. | | *H | 3961126 | 04/10/2013 | TAVA | Updated Package Diagrams:<br>spec 51-85150 – Changed revision from *F to *H.<br>spec 51-85087 – Changed revision from *C to *E. | | | | | | Completing Sunset Review. | ### Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless ### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2004–2013. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-05567 Rev. \*H