# 2-Mbit (128K x 16) Static RAM #### **Features** ■ Very high speed: 45 ns ■ Temperature ranges ☐ Industrial: -40°C to +85°C ☐ Automotive-A: -40°C to +85°C ☐ Automotive-E: -40°C to +125°C ■ Wide voltage range: 2.20V-3.60V Pin compatible with CY62137CV/CV25/CV30/CV33, CY62137V, and CY62137EV30 ■ Ultra low standby power Typical standby current: 1 μA □ Maximum standby current: 5 µA (Industrial) ■ Ultra low active power Typical active current: 1.6 mA at f = 1 MHz (45 ns speed) ■ Easy memory expansion with CE and OE features ■ Automatic power down when deselected ■ CMOS for optimum speed and power ■ Byte power down feature Available in Pb free 48-Ball VFBGA and 44-pin TSOP II package # **Functional Description** The CY62137FV30 is a high performance CMOS static RAM organized as 128K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption by 90% when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99% when deselected (CE HIGH or both BLE and BHE are HIGH). The input and output pins (IO<sub>0</sub> through IO<sub>15</sub>) are placed in a high impedance state in the following conditions: - Deselected (CE HIGH) - Outputs are disabled (OE HIGH - Both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH) - Write operation is active (CE LOW and WE LOW) Write to the device by taking Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ inputs LOW. If Byte Low Enable (BLE) is LOW, then data from IO pins (IO $_0$ through IO $_7$ ) is written into the location specified on the address pins (A $_0$ through A $_16$ ). If Byte High Enable (BHE) is LOW, then data from IO pins (IO $_8$ through IO $_15$ ) is written into the location specified on the address pins (A $_0$ through A $_16$ ). Read from the device by taking Chip Enable $(\overline{\text{CE}})$ and Output Enable $(\overline{\text{OE}})$ LOW, while forcing the Write Enable $(\overline{\text{WE}})$ HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appear on IO $_0$ to IO $_7$ . If Byte High Enable (BHE) is LOW, then data from memory appears on IO $_8$ to IO $_{15}$ . See the "Truth Table" on page 9 for a complete description of read and write modes. For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines. Cypress Semiconductor Corporation Document Number: 001-07141 Rev. \*F 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 #### **Product Portfolio** | | | | | | | | F | Power Di | ssipatio | า | | |---------------|---------------------------|-------------------------------|---------|--------------------------------|----|----------------------|-------------------------|----------------|----------|----------------|-----| | Product | V <sub>CC</sub> Range (V) | | Speed | Operating I <sub>CC</sub> (mA) | | 7) | Standby I <sub>SB</sub> | | | | | | Product | Range | (ns) $f = 1MHz$ $f = f_{max}$ | | f = 1MHz | | f = f <sub>max</sub> | | A) | | | | | | | Min | Typ [1] | Max | | <b>Typ</b> [1] | Max | <b>Typ</b> [1] | Max | <b>Typ</b> [1] | Max | | CY62137FV30LL | Ind'l/Auto-A | 2.2V | 3.0V | 3.6V | 45 | 1.6 | 1.6 2.5 | | 18 | 1 | 5 | | | Auto-E | 2.2V | 3.0V | 3.6V | 55 | 2 | 3 | 15 | 25 | 1 | 20 | ### **Pin Configuration** Figure 1. 48-Ball VFBGA Pinout [2, 3] Figure 2. 44-Pin TSOP II [2] - Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25°C. - 2. NC pins are not connected on the die. - 3. Pins D3, H1, G2, and H6 in the VFBGA package are address expansion pins for 4 Mb, 8 Mb, 16 Mb, and 32 Mb, respectively. ### **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to + 150°C Ambient Temperature with Power Applied ......-55°C to + 125°C Supply Voltage to Ground Potential .....-0.3V to 3.9V DC Voltage Applied to Outputs in High Z state $^{[4,\,5]}$ .....-0.3V to 3.9V | DC Input Voltage [4, 5] | 0.3V to 3.9V | |----------------------------------------------------|--------------| | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(MIL-STD-883, Method 3015) | > 2001V | | Latch up Current | > 200 mA | ## **Operating Range** | Device | Range | Ambient<br>Temperature | V <sub>CC</sub> [6] | |---------------|--------------|------------------------|---------------------| | CY62137FV30LL | Ind'l/Auto-A | -40°C to +85°C | 2.2V to 3.6V | | | Auto-E | -40°C to +125°C | | ### **Electrical Characteristics** Over the Operating Range | Dovernates | Description | Took Co | | 45 n | s (Ind' | l/Auto-A) | 55 ns (Auto-E) | | | Unit | |---------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------|---------|-----------------------|----------------|--------------------|-----------------------|------| | Parameter | Description | lest Co | onditions Min Typ <sup>[1]</sup> Max | | | | Min | Typ <sup>[1]</sup> | Max | Unit | | V <sub>OH</sub> | Output HIGH Voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | $I_{OH} = -0.1 \text{ mA}$ | 2.0 | | | 2.0 | | | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | | | 2.4 | | | V | | $V_{OL}$ | Output LOW Voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | I <sub>OL</sub> = 0.1 mA | | | 0.4 | | | 0.4 | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | I <sub>OL</sub> = 2.1mA | | | 0.4 | | | 0.4 | V | | $V_{IH}$ | Input HIGH Voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | | 1.8 | | V <sub>CC</sub> + 0.3 | 1.8 | | V <sub>CC</sub> + 0.3 | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | | 2.2 | | V <sub>CC</sub> + 0.3 | 2.2 | | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | | -0.3 | | 0.6 | -0.3 | | 0.6 | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | | -0.3 | | 0.8 | -0.3 | | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | | -1 | | +1 | -4 | | +4 | μΑ | | I <sub>OZ</sub> | Output Leakage<br>Current | $GND \le V_O \le V_{CC}$ , Out | put disabled | -1 | | +1 | -4 | | +4 | μΑ | | I <sub>CC</sub> | | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CC(max)}$ | | 13 | 18 | | 15 | 25 | mA | | | Current | f = 1 MHz | I <sub>OUT</sub> = 0 mÀ<br>CMOS levels | | 1.6 | 2.5 | | 2 | 3 | | | I <sub>SB1</sub> | Automatic CE Power<br>Down Current – CMOS<br>Inputs | $\overline{CE} \ge V_{CC} - 0.2V$ ,<br>$V_{IN} \ge V_{CC} - 0.2V$ , $V_{IN} \le 0.2V$<br>= $f_{max}$ (address and data only),<br>= $0$ ( $\overline{OE}$ , $\overline{WE}$ , $\overline{BHE}$ , and $\overline{BLE}$ ), $V_{CC} = 3.60V$ | | | 1 | 5 | | 1 | 20 | μА | | I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE Power<br>Down Current – CMOS<br>Inputs | $\overline{\text{CE}} \ge V_{\text{CC}} - 0.2V,$<br>$V_{\text{IN}} \ge V_{\text{CC}} - 0.2V \text{ or }$<br>$f = 0, V_{\text{CC}} = 3.60V$ | $CE \ge V_{CC} - 0.2V,$<br>$V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V,$ | | 1 | 5 | | 1 | 20 | μА | ### Capacitance Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 10 | pF | - V<sub>IL(min)</sub> = -2.0V for pulse durations less than 20 ns. V<sub>IH(max)</sub>=V<sub>CC</sub>+0.75V for pulse durations less than 20 ns. Full device AC operation assumes a minimum of 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization. Only chip enable (CE) and byte enables (BHE and BLE) are tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating. #### Thermal Resistance Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description Test Conditions | | VFBGA | TSOP II | Unit | |-----------------|---------------------------------------|------------------------------------------------------------------------|-------|---------|------| | $\Theta_{JA}$ | | Still air, soldered on a 3 x 4.5 inch, two layer printed circuit board | 75 | 77 | °C/W | | Θ <sup>JC</sup> | Thermal Resistance (Junction to Case) | | 10 | 13 | °C/W | ### **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveform | Parameters | 2.5V (2.2V to 2.7V) | 3.0V (2.7V to 3.6V) | Unit | |-----------------|---------------------|---------------------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> [1] | Max | Unit | | |----------------------------------|--------------------------------------|--------------------------------------------------------|--------------|-----------------|-----|------|----| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | | 1.5 | | | V | | I <sub>CCDR</sub> <sup>[7]</sup> | Data Retention Current | $V_{CC} = 1.5V, \overline{CE} \ge V_{CC} - 0.2V,$ | Ind'I/Auto-A | | | 4 | μΑ | | | | $V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$ | Auto-E | | | 12 | | | t <sub>CDR</sub> [8] | Chip Deselect to Data Retention Time | | | 0 | | | ns | | t <sub>R</sub> <sup>[9]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | | ns | ### **Data Retention Waveform** Figure 4. Data Retention Waveform [10] - 8. Tested initially and after any design or process changes that may affect these parameters. 9. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 10. BHE BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE. # **Switching Characteristics** Over the Operating Range [11, 12] | | 2 | 45 ns (Inc | l'I/Auto-A) | 55 ns ( | | | |-------------------|---------------------------------|------------|-------------|---------|-----|------| | Parameter | Description | Min | Max | Min | Max | Unit | | Read Cycle | | | | | | | | t <sub>RC</sub> | Read Cycle Time | 45 | | 55 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 45 | | 55 | ns | | t <sub>OHA</sub> | Data Hold From Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 45 | | 55 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 22 | | 25 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z [13] | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [13, 14] | | 18 | | 20 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [13] | 10 | | 10 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [13, 14] | | 18 | | 20 | ns | | t <sub>PU</sub> | CE LOW to Power Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power Down | | 45 | | 55 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to Data Valid | | 45 | | 55 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to Low Z [13, 15] | 5 | | 10 | | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to High Z [13, 14] | | 18 | | 20 | ns | | Write Cycle [1 | 6] | | | | | | | t <sub>WC</sub> | Write Cycle Time | 45 | | 55 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 35 | | 40 | | ns | | t <sub>AW</sub> | Address Setup to Write End | 35 | | 40 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Setup to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 35 | | 40 | | ns | | t <sub>BW</sub> | BLE/BHE LOW to Write End | 35 | | 40 | | ns | | t <sub>SD</sub> | Data Setup to Write End | 25 | | 25 | | ns | | t <sub>HD</sub> | Data Hold From Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z [13, 14] | | 18 | | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [13] | 10 | | 10 | | ns | Test conditions for all parameters, other than tri-state parameters, assume signal transition time of 3 ns (1V/ns) or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in "AC Test Loads and Waveforms" on page 4. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. Please see application note AN13842 for further clarification. <sup>13.</sup> At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 14. t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state. 15. If both byte enables are toggled together, this value is 10 ns. <sup>16.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals are ACTIVE to initiate a write and any of these signals terminate a write by going INACTIVE. The data input setup and hold timing are referenced to the edge of the signal that terminates the write. # **Switching Waveforms** Figure 5. Read Cycle 1: Address Transition Controlled [17, 18] Figure 6. Read Cycle 2: OE Controlled [18, 19] <sup>17.</sup> The device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{IL}$ . 18. $\overline{WE}$ is HIGH for read cycle. <sup>19.</sup> Address valid before or similar to CE and BHE, BLE transition LOW. # Switching Waveforms (continued) Figure 7. Write Cycle 1: WE Controlled [16, 20, 21] Figure 8. Write Cycle 2: $\overline{\text{CE}}$ Controlled [16, 20, 21] - 20. Data IO is high impedance if $\overline{\text{OE}} = \text{V}_{\text{IH}}$ . 21. If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high impedance state. 22. During this period, the IOs are in output state. Do not apply input signals. # Switching Waveforms (continued) Figure 9. Write Cycle 3: WE Controlled, OE LOW [21] Figure 10. Write Cycle 4: BHE/BLE Controlled, OE LOW [21] # **Truth Table** | CE | WE | OE | BHE | BLE | Inputs or Outputs | Mode | Power | | |----|----|----|-----|-----|----------------------------------------------------------------------------------------------|------------------------|----------------------------|--| | Н | Χ | Х | Х | Х | High Z | Deselect or Power Down | Standby (I <sub>SB</sub> ) | | | Х | Χ | Х | Н | Н | High Z | Deselect or Power Down | Standby (I <sub>SB</sub> ) | | | L | Н | L | L | L | Data Out (IO <sub>0</sub> –IO <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | | L | Н | L | Н | L | Data Out (IO <sub>0</sub> –IO <sub>7</sub> );<br>IO <sub>8</sub> –IO <sub>15</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | | L | Н | L | L | Н | Data Out (IO <sub>8</sub> –IO <sub>15</sub> );<br>IO <sub>0</sub> –IO <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | | L | Н | Н | L | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | | L | Н | Н | Н | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | | L | Н | Н | L | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | | L | L | Х | L | L | Data In (IO <sub>0</sub> –IO <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | | L | L | Х | Н | L | Data In (IO <sub>0</sub> –IO <sub>7</sub> );<br>IO <sub>8</sub> –IO <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | | L | L | Х | L | Н | Data In (IO <sub>8</sub> –IO <sub>15</sub> );<br>IO <sub>0</sub> –IO <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | ### **Ordering Information** | Speed (ns) | Ordering Code Diagram | | Package Type | Operating<br>Range | |------------|-----------------------|----------|--------------------------|--------------------| | 45 | CY62137FV30LL-45BVI | 51-85150 | 48-Ball VFBGA | Industrial | | | CY62137FV30LL-45BVXI | | 48-Ball VFBGA (Pb-free) | | | | CY62137FV30LL-45ZSXI | 51-85087 | 44-Pin TSOP II (Pb-free) | | | 45 | CY62137FV30LL-45ZSXA | 51-85087 | 44-Pin TSOP II (Pb-free) | Automotive-A | | 55 | CY62137FV30LL-55ZSXE | 51-85087 | 44-Pin TSOP II (Pb-free) | Automotive-E | Contact your local Cypress sales representative for availability of these parts. # **Package Diagram** Figure 11. 48-Ball VFBGA (6 x 8 x 1 mm) 51-85150-\*D # Package Diagram (continued) Figure 12. 44-Pin TSOP II D[MENS|DN [N MM ([NCH) MAX MIN. ### **Document History Page** | | ent Title: C | | | Mbit (128K x 16) Static RAM | |------|--------------|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | ** | 449438 | See ECN | NXR | New datasheet | | *A | 464509 | See ECN | NXR | Changed the $I_{SB2(typ)}$ value from 1.0 $\mu$ A to 0.5 $\mu$ A Changed the $I_{SB2(max)}$ value from 4 $\mu$ A to 2.5 $\mu$ A Changed the $I_{CC(typ)}$ value from 2 mA to 1.6 mA and $I_{CC(max)}$ value from 2.5 mA to 2.25 mA for f=1 MHz test condition Changed the $I_{CC(typ)}$ value from 15 mA to 13 mA and $I_{CC(max)}$ value from 20 mA to 18 mA for f=1 MHz test condition Changed the $I_{CCDR(typ)}$ value from 0.7 $\mu$ A to 0.5 $\mu$ A and $I_{CCDR(max)}$ value from 3 $\mu$ A to 2.5 $\mu$ A | | *B | 566724 | See ECN | NXR | Converted from preliminary to final Changed the $I_{CC(max)}$ value from 2.25 mA to 2.5 mA for test condition f=1 MHz Changed the $I_{SB2(typ)}$ value from 0.5 $\mu$ A to 1 $\mu$ A Changed the $I_{SB2(max)}$ value from 2.5 $\mu$ A to 5 $\mu$ A Changed the $I_{CCDR(typ)}$ value from 0.5 $\mu$ A to 1 $\mu$ A and $I_{CCDR(max)}$ value from 2.5 $\mu$ A to 1 $\mu$ A | | *C | 869500 | See ECN | VKN | Added Automotive-A and Automotive-E information Updated Ordering Information Table Added footnote 13 related to t <sub>ACE</sub> | | *D | 901800 | See ECN | VKN | Added footnote 9 related to I <sub>SB2</sub> and I <sub>CCDR</sub> Made footnote 14 applicable to AC parameters from t <sub>ACE</sub> | | *E | 1371124 | See ECN | VKN/AESA | Converted Automotive information from preliminary to final Changed $I_{IX}$ min spec from $-1~\mu A$ to $-4~\mu A$ and $I_{IX}$ max spec from $+1~\mu A$ to $+4~\mu A$ Changed $I_{OZ}$ min spec from $-1~\mu A$ to $-4~\mu A$ and $I_{OZ}$ max spec from $+1~\mu A$ to $+4~\mu A$ | | *F | 1875374 | See ECN | VKN/AESA | Added -45BVI part in the Ordering Information table | © Cypress Semiconductor Corporation, 2006-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-07141 Rev. \*F Revised January 2, 2008 Page 12 of 12 MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.