











CSD87381P

SLPS405F - MARCH 2013-REVISED MARCH 2015

# **CSD87381P Synchronous Buck NexFET™ Power Block II**

#### **Features**

- Half-Bridge Power Block
- 90% System Efficiency at 10 A
- Up to 15 A Operation
- High Density − 3 x 2.5 mm LGA Footprint
- **Double Side Cooling Capability**
- Ultra-Low Profile 0.48 mm Max
- Optimized for 5 V Gate Drive
- Low Switching Losses
- Low Inductance Package
- **RoHS Compliant**
- Halogen Free
- Pb Free

# 2 Applications

- Synchronous Buck Converters
  - High Current, Low Duty Cycle Applications
- Multiphase Synchronous Buck Converters
- POL DC-DC Converters

## 3 Description

The CSD87381P NexFET™ power block II is a highly optimized design for synchronous buck applications offering high current and high efficiency capability in a small 3 mm x 2.5 mm outline. Optimized for 5 V gate drive applications, this product offers an efficient and flexible solution capable of providing a high density power supply when paired with any 5 V gate driver from an external controller/driver.

#### Device Information<sup>(1)</sup>

| Device     | ce Media Qty |      | Package     | Ship     |  |  |
|------------|--------------|------|-------------|----------|--|--|
| CSD87381P  | 13-Inch Reel | 2500 | 225104      | Tape and |  |  |
| CSD87381PT | 7-Inch Reel  | 250  | 3 × 2.5 LGA | Reel     |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### **Typical Circuit**



#### Typical Power Block Efficiency and Power Loss





# **Table of Contents**

| 1 | Features 1                                       | 7 | Layout                                           | 14        |
|---|--------------------------------------------------|---|--------------------------------------------------|-----------|
| 2 | Applications 1                                   |   | 7.1 Layout Guidelines                            |           |
| 3 | Description 1                                    |   | 7.2 Layout Example                               | 14        |
| 4 | Revision History2                                | 8 | Device and Documentation Support                 | 15        |
| 5 | Specifications                                   |   | 8.1 Trademarks                                   | 15        |
| • | 5.1 Absolute Maximum Ratings                     |   | 8.2 Electrostatic Discharge Caution              | 15        |
|   | 5.2 Recommended Operating Conditions             |   | 8.3 Glossary                                     | 15        |
|   | 5.3 Power Block Performance                      | 9 | Mechanical, Packaging, and Orderable Information | 16        |
|   | 5.4 Thermal Information                          |   | 9.1 CSD87381P Package Dimensions                 | 16        |
|   | 5.6 Typical Power Block Characteristics          |   | 9.2 Land Pattern Recommendation                  | 17        |
|   | 5.7 Typical Power Block MOSFET Characteristics 7 |   | 9.3 Stencil Recommendation (100 µm)              | 18        |
| 6 | Application and Implementation 10                |   | 9.4 Stencil Recommendation (125 µm)              | 18        |
| • | 6.1 Application Information                      |   | 9.5 Pin Drawing                                  | 19        |
|   | 0.1 Application information                      |   | 9.6 CSD87381P Embossed Carrier Tape Dimens       | sions. 19 |
|   |                                                  |   |                                                  |           |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Page |
|------|
| 8    |
| 8    |
| Page |
| 1    |
| Page |
| 1    |
| 1    |
| Page |
| 1    |
| 1    |
| 4    |
| 14   |
| Page |
| 4    |
| 7    |
| Page |
| 1    |
|      |



# 5 Specifications

# 5.1 Absolute Maximum Ratings

 $T_A = 25$ °C (unless otherwise noted) (1)

|                  |                                                      |                                             | MIN  | MAX | UNIT |  |
|------------------|------------------------------------------------------|---------------------------------------------|------|-----|------|--|
|                  |                                                      | V <sub>IN</sub> to P <sub>GND</sub>         | -0.8 | 30  |      |  |
|                  |                                                      | V <sub>SW</sub> to P <sub>GND</sub>         |      | 30  |      |  |
| Voltage          |                                                      | V <sub>SW</sub> to P <sub>GND</sub> (10 ns) |      | 32  | V    |  |
|                  |                                                      | $T_G$ to $V_{SW}$                           | -8   | 10  |      |  |
|                  |                                                      | B <sub>G</sub> to P <sub>GND</sub>          | -8   | 10  |      |  |
| $I_{DM}$         | I <sub>DM</sub> Pulsed Current Rating <sup>(2)</sup> |                                             |      | 40  | Α    |  |
| $P_{D}$          | Power Dissipation (3)                                |                                             |      | 4   | W    |  |
| _                | Avalanche Energy                                     | Sync FET, $I_D = 27$ , $L = 0.1$ mH         |      | 36  | m l  |  |
| E <sub>AS</sub>  | Avaianche Energy                                     | Control FET, $I_D = 20$ , $L = 0.1$ mH      |      | 20  | mJ   |  |
| TJ               | Operating Junction                                   |                                             | -55  | 150 | °C   |  |
| T <sub>stg</sub> | Storage Temperature Range                            |                                             | -55  | 150 | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 Recommended Operating Conditions

 $T_A = 25^{\circ}$  (unless otherwise noted)

|          |                       |                             | MIN | MAX  | UNIT |
|----------|-----------------------|-----------------------------|-----|------|------|
| $V_{GS}$ | Gate Drive Voltage    |                             | 4.5 | 8    | V    |
| $V_{IN}$ | Input Supply Voltage  |                             |     | 24   | V    |
| $f_{SW}$ | Switching Frequency   | $C_{BST} = 0.1 \mu F (min)$ | 200 | 1500 | kHz  |
|          |                       | No Airflow                  |     | 15   |      |
| Operat   | ing Current           | With Airflow (200 LFM)      |     | 20   | Α    |
|          |                       | With Airflow + Heat Sink    |     | 25   |      |
| $T_{J}$  | Operating Temperature |                             |     | 125  | °C   |

#### 5.3 Power Block Performance

 $T_A = 25^{\circ}$  (unless otherwise noted)

|                   | PARAMETER                         | CONDITIONS                                                                                                                                                                                    | MIN | TYP | MAX | UNIT |
|-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>LOSS</sub> | Power Loss <sup>(1)</sup>         | $V_{IN} = 12 \text{ V}, V_{GS} = 5 \text{ V},$<br>$V_{OUT} = 1.3 \text{ V}, I_{OUT} = 8 \text{ A},$<br>$f_{SW} = 500 \text{ kHz},$<br>$L_{OUT} = 0.3 \mu\text{H}, T_{J} = 25^{\circ}\text{C}$ |     | 1   |     | W    |
| I <sub>QVIN</sub> | V <sub>IN</sub> Quiescent Current | $T_G$ to $T_{GR} = 0$ V $B_G$ to $P_{GND} = 0$ V                                                                                                                                              |     | 10  |     | μΑ   |

<sup>(1)</sup> Measurement made with six 10 µF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins and using a high current 5 V driver IC.

<sup>(2)</sup> Pulse Duration ≤50 µs, duty cycle ≤0.01

<sup>(3)</sup> Device mounted on FR4 material with 1 inch<sup>2</sup> (6.45 cm<sup>2</sup>) Cu



#### 5.4 Thermal Information

 $T_A = 25$ °C (unless otherwise stated)

|                 | THERMAL METRIC                                                            | MIN | TYP | MAX  | UNIT |
|-----------------|---------------------------------------------------------------------------|-----|-----|------|------|
| D               | Junction-to-ambient thermal resistance (min Cu) (1)                       |     |     | 184  |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance (max Cu) (2)(1)                    |     |     | 84   | °C/W |
| 0               | Junction-to-case thermal resistance (top of package) (1)                  |     |     | 4.9  | C/VV |
| $R_{\theta JC}$ | Junction-to-case thermal resistance (P <sub>GND</sub> pin) <sup>(1)</sup> |     |     | 1.65 |      |

<sup>(1)</sup> R<sub>BJC</sub> is determined with the device mounted on a 1 inch² (6.45 cm²), 2 oz. (0.071 mm thick) Cu pad on a 1.5 inches x 1.5 inches (3.81 cm x 3.81 cm), 0.06 inch (1.52 mm) thick FR4 board. R<sub>BJC</sub> is specified by design while R<sub>BJA</sub> is determined by the user's board design.

#### 5.5 Electrical Characteristics

 $T_A = 25$ °C (unless otherwise stated)

|                     | D.D.111575D                      | TEGT COMPLETIONS                                   | Q1 Control FET |      |      | Q2 Sync FET |      |      |      |
|---------------------|----------------------------------|----------------------------------------------------|----------------|------|------|-------------|------|------|------|
|                     | PARAMETER                        | TEST CONDITIONS                                    | MIN            | TYP  | MAX  | MIN         | TYP  | MAX  | UNIT |
| STATIC C            | HARACTERISTICS                   |                                                    |                |      |      |             |      | '    |      |
| BV <sub>DSS</sub>   | Drain-to-Source Voltage          | V <sub>GS</sub> = 0 V, I <sub>DS</sub> = 250<br>μA | 30             |      |      | 30          |      |      | V    |
| I <sub>DSS</sub>    | Drain-to-Source Leakage Current  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 24<br>V   |                |      | 1    |             |      | 1    | μA   |
| I <sub>GSS</sub>    | Gate-to-Source Leakage Current   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 10 V      |                |      | 100  |             |      | 100  | nA   |
| V <sub>GS(th)</sub> | Gate-to-Source Threshold Voltage | $V_{DS} = V_{GS}$ , $I_{DS} = 250$ $\mu A$         | 1.1            |      | 1.9  | 1           |      | 1.7  | V    |
| D                   | David to Course Co Bootstone     | $V_{GS} = 4.5 \text{ V}, I_{DS} = 8 \text{ A}$     |                | 15.7 | 18.9 |             | 7    | 8.4  | 0    |
| R <sub>DS(on)</sub> | Drain-to-Source On-Resistance    | V <sub>GS</sub> = 8 V, I <sub>DS</sub> = 8 A       |                | 13.6 | 16.3 |             | 6.3  | 7.6  | mΩ   |
| 9 <sub>f</sub> s    | Transconductance                 | V <sub>DS</sub> = 10 V, I <sub>DS</sub> = 8 A      |                | 40   |      |             | 89   |      | S    |
| DYNAMIC             | CHARACTERISTICS                  |                                                    |                |      |      |             |      | ľ    |      |
| C <sub>ISS</sub>    | Input Capacitance (1)            | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 15        |                | 434  | 564  |             | 1020 | 1320 | pF   |
| Coss                | Output Capacitance (1)           | V,                                                 |                | 225  | 293  |             | 308  | 400  | pF   |
| C <sub>RSS</sub>    | Reverse Transfer Capacitance (1) | f = 1 MHz                                          |                | 9.1  | 11.8 |             | 40   | 52   | pF   |
| $R_G$               | Series Gate Resistance (1)       |                                                    |                | 5    | 6.4  |             | 1.25 | 2.5  | Ω    |
| Qg                  | Gate Charge Total (4.5 V) (1)    |                                                    |                | 3.9  | 5    |             | 8.9  | 11.5 | nC   |
| Q <sub>gd</sub>     | Gate Charge – Gate-to-Drain      | V <sub>DS</sub> = 15 V,                            |                | 0.9  |      |             | 2.5  |      | nC   |
| Q <sub>gs</sub>     | Gate Charge – Gate-to-Source     | I <sub>DS</sub> = 8 A                              |                | 1.2  |      |             | 2    |      | nC   |
| Q <sub>g(th)</sub>  | Gate Charge at V <sub>th</sub>   |                                                    |                | 0.7  |      |             | 1.3  |      | nC   |
| Q <sub>OSS</sub>    | Output Charge                    | V <sub>DD</sub> = 12 V, V <sub>GS</sub> = 0<br>V   |                | 4.9  |      |             | 8.5  |      | nC   |
| t <sub>d(on)</sub>  | Turn On Delay Time               |                                                    |                | 6.7  |      |             | 7.9  |      | ns   |
| t <sub>r</sub>      | Rise Time                        | $V_{DS} = 15 \text{ V}, V_{GS} = 4.5$              |                | 19.3 |      |             | 16.3 |      | ns   |
| t <sub>d(off)</sub> | Turn Off Delay Time              | $I_{DS} = 8 \text{ A}, R_G = 2 \Omega$             |                | 10.6 |      |             | 16.8 |      | ns   |
| $t_f$               | Fall Time                        |                                                    |                | 3    |      |             | 2.9  |      | ns   |
| DIODE CH            | HARACTERISTICS                   |                                                    |                |      |      |             |      | ,    |      |
| V <sub>SD</sub>     | Diode Forward Voltage            | I <sub>DS</sub> = 8 A, V <sub>GS</sub> = 0 V       |                | 0.85 |      |             | 0.79 |      | V    |
| Q <sub>rr</sub>     | Reverse Recovery Charge          | $V_{dd} = 15 \text{ V}, I_F = 8 \text{ A},$        |                | 8    |      |             | 16   |      | nC   |
| t <sub>rr</sub>     | Reverse Recovery Time            | di/dt = 300 A/µs                                   |                | 13   |      |             | 17   |      | ns   |
|                     |                                  |                                                    |                |      |      |             |      |      |      |

<sup>(1)</sup> Specified by design

<sup>(2)</sup> Device mounted on FR4 material with 1 inch<sup>2</sup> (6.45 cm<sup>2</sup>) Cu.





Max  $R_{\theta JA} = 84^{\circ}\text{C/W}$  when mounted on 1 inch<sup>2</sup> (6.45 cm<sup>2</sup>) of 2 oz. (0.071 mm thick) Cu.



Max  $R_{\theta JA} = 184^{\circ}\text{C/W}$  when mounted on minimum pad area of 2 oz. (0.071 mm thick) Cu.

# 5.6 Typical Power Block Characteristics

 $T_J$  = 125°C, unless stated otherwise. For Figure 3 and Figure 4, the Typical Power Block System Characteristic curves are based on measurements made on a PCB design with dimensions of 4 inches (W) × 3.5 inches (L) × 0.062 inch (H) and 6 copper layers of 1 oz. copper thickness. See *Application and Implementation* for detailed explanation.





# Typical Power Block Characteristics (continued)

 $T_J = 125$ °C, unless stated otherwise. For Figure 3 and Figure 4, the Typical Power Block System Characteristic curves are based on measurements made on a PCB design with dimensions of 4 inches (W) × 3.5 inches (L) × 0.062 inch (H) and 6 copper layers of 1 oz. copper thickness. See *Application and Implementation* for detailed explanation.





# 5.7 Typical Power Block MOSFET Characteristics

 $T_A = 25$ °C, unless stated otherwise.



# TEXAS INSTRUMENTS

# Typical Power Block MOSFET Characteristics (continued)

 $T_A = 25$ °C, unless stated otherwise.



I<sub>SD</sub> - Source-to-Drain Current (A)

0.1

0.01

0.001

0.0001

0.2



# Typical Power Block MOSFET Characteristics (continued)

 $T_A = 25$ °C, unless stated otherwise.





Figure 21. Control MOSFET Normalized R<sub>DS(on)</sub>



10





Figure 22. Sync MOSFET Normalized R<sub>DS(on)</sub>

Figure 23. Control MOSFET Body Diode

0.6

V<sub>SD</sub> - Source-to-Drain Voltage (V)







Figure 24. Sync MOSFET Body Diode

Figure 25. Control MOSFET Unclamped Inductive Switching

Figure 26. Sync MOSFET Unclamped Inductive Switching



# 6 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI 's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 6.1 Application Information

The CSD87381P NexFET power block is an optimized design for synchronous buck applications using 5 V gate drive. The control FET and sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a new rating method is needed, which is tailored towards a more systems-centric environment. System-level performance curves such as Power Loss, Safe Operating Area, and normalized graphs allow engineers to predict the product performance in the actual application.

#### 6.1.1 Power Loss Curves

MOSFET-centric parameters such as  $R_{DS(ON)}$  and  $Q_{gd}$  are needed to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, TI has provided measured power loss performance curves. Figure 1 plots the power loss of the CSD87381P as a function of load current. This curve is measured by configuring and running the CSD87381P as it would be in the final application (see Figure 27). The measured power loss is the CSD87381P loss and consists of both input conversion loss and gate drive loss. Equation 1 is used to generate the power loss curve.

$$(V_{IN} \times I_{IN}) + (V_{DD} \times I_{DD}) - (V_{SW AVG} \times I_{OUT}) = Power Loss$$
 (1)

The power loss curve in Figure 1 is measured at the maximum recommended junction temperatures of 125°C under isothermal test conditions.

#### 6.1.2 Safe Operating Curves (SOA)

The SOA curves in the CSD87381P data sheet provides guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. Figure 3 to Figure 4 outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of 4 inches  $(W) \times 3.5$  inches  $(L) \times 0.062$  inch (T) and 6 copper layers of 1 oz. copper thickness.

#### 6.1.3 Normalized Curves

The normalized curves in the CSD87381P data sheet provide guidance on the power loss and SOA adjustments based on their application-specific needs. These curves show how the power loss and SOA boundaries adjust for a given set of systems conditions. The primary y-axis is the normalized change in power loss, and the secondary y-axis is the change is system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the power loss curve, and the change in temperature is subtracted from the SOA curve.



# **Application Information (continued)**



Figure 27. Typical Application



# **Application Information (continued)**

#### 6.1.4 Calculating Power Loss and SOA

The user can estimate product loss and SOA boundaries by arithmetic means (see *Design Example*). Though the power loss and SOA curves in this data sheet are taken for a specific set of test conditions, the following procedure outlines the steps the user should take to predict product performance for any set of system conditions.

#### 6.1.4.1 Design Example

**Operating Conditions:** 

- Output Current = 8 A
- Input Voltage = 4 V
- Output Voltage = 1 V
- Switching Frequency = 800 kHz
- Inductor = 0.2 μH

#### 6.1.4.2 Calculating Power Loss

- Power Loss at 8 A = 1.44 W (Figure 1)
- Normalized Power Loss for input voltage ≈ 1.06 (Figure 6)
- Normalized Power Loss for output voltage ≈ 0.97 (Figure 7)
- Normalized Power Loss for switching frequency ≈ 1.11 (Figure 5)
- Normalized Power Loss for output inductor ≈ 1.13 (Figure 8)
- Final calculated power loss = 1.44 W x 1.06 x 0.97 x 1.11 x 1.13 ≈ 1.86 W

#### 6.1.4.3 Calculating SOA Adjustments

- SOA adjustment for input voltage ≈ 0.7°C (Figure 6)
- SOA adjustment for output voltage ≈ -0.3°C (Figure 7)
- SOA adjustment for switching frequency ≈ 1.03°C (Figure 5)
- SOA adjustment for output inductor ≈ 1.5°C (Figure 8)
- Final calculated SOA adjustment = 0.7 + (-0.3) + 1.3 + 1.5 ≈ 2.2°C

In the previous design example, the estimated power loss of the CSD87381P would increase to 1.86 W. In addition, the maximum allowable board or ambient temperature, or both, would have to decrease by 2.2°C. Figure 28 graphically shows how the SOA curve would be adjusted accordingly.

- 1. Start by drawing a horizontal line from the application current to the SOA curve.
- 2. Draw a vertical line from the SOA curve intercept down to the board or ambient temperature.
- 3. Adjust the SOA board or ambient temperature by subtracting the temperature adjustment value.



# **Application Information (continued)**

In the design example, the SOA temperature adjustment yields a reduction in allowable board or ambient temperature of 2.2°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board or ambient temperature.



Figure 28. Power Block SOA



# 7 Layout

#### 7.1 Layout Guidelines

#### 7.1.1 Recommended PCB Design Overview

There are two key system-level parameters that can be addressed with a proper PCB design: electrical and thermal performance. Properly optimizing the PCB layout yields maximum performance in both areas. The following provides a brief description on how to address each parameter.

#### 7.1.2 Electrical Performance

The CSD87381P has the ability to switch voltages at rates greater than 10 kV/µs. Take care with the PCB layout design and placement of the input capacitors, inductor, and output capacitors.

- The placement of the input capacitors relative to VIN and PGND pins of CSD87381P device should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the VIN and PGND pins (see Figure 29). The example in Figure 29 uses 1 x 10 nF 0402 25 V and 4 x 10 µF 1206 25 V ceramic capacitors (TDK part number C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the power stage, C21, C5, C8, C19, and C18 should follow in order.
- The switching node of the output inductor should be placed relatively close to the Power Block II CSD87381P VSW pins. Minimizing the VSW node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level. See Figure 29. (1)

#### 7.1.3 Thermal Performance

The CSD87381P has the ability to utilize the PGND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that wicks down the via barrel:

- Intentionally space out the vias from each other to avoid a cluster of holes in a given area.
- Use the smallest drill size allowed in your design. The example in Figure 29 uses vias with a 10 mil drill hole and a 16 mil capture pad.
- Tent the opposite side of the via with solder-mask.

The number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities.

#### 7.2 Layout Example



Figure 29. Recommended PCB Layout (Top Down View)

 Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri – Rolla



# 8 Device and Documentation Support

## 8.1 Trademarks

NexFET is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 8.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 8.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### 9.1 CSD87381P Package Dimensions



Bottom View

| Pin Configuration |                 |  |  |  |  |
|-------------------|-----------------|--|--|--|--|
| Position          | Designation     |  |  |  |  |
| Pin 1             | TG              |  |  |  |  |
| Pin 2             | V <sub>IN</sub> |  |  |  |  |
| Pin 3             | $P_{GND}$       |  |  |  |  |
| Pin 4             | BG              |  |  |  |  |
| Pin 5             | $V_{SW}$        |  |  |  |  |



# 9.2 Land Pattern Recommendation



# 9.3 Stencil Recommendation (100 µm)



# 9.4 Stencil Recommendation (125 µm)



For recommended circuit layout for PCB designs, see application note SLPA005 – Reducing Ringing Through PCB Layout Techniques.



## 9.5 Pin Drawing



# 9.6 CSD87381P Embossed Carrier Tape Dimensions



(1) Pin 1 is oriented in the top-left quadrant of the tape enclosure (closest to the carrier tape sprocket holes).



# PACKAGE OPTION ADDENDUM

25-Feb-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Diawing            |      | ωιy            | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CSD87381P        | ACTIVE | PTAB         | MPC                | 5    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 150   | 87381P         | Samples |
| CSD87381PT       | ACTIVE | PTAB         | MPC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 87381P         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

25-Feb-2015

| n no event shall TI's liability arising out of | such information exceed the total purchase pr | rice of the TI part(s) at issue in this | document sold by TI to Customer on an annual basis. |
|------------------------------------------------|-----------------------------------------------|-----------------------------------------|-----------------------------------------------------|
|                                                |                                               |                                         |                                                     |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Feb-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD87381P  | PTAB            | MPC                | 5 | 2500 | 330.0                    | 12.4                     | 2.7        | 3.2        | 0.55       | 8.0        | 12.0      | Q1               |
| CSD87381PT | PTAB            | MPC                | 5 | 250  | 180.0                    | 12.4                     | 2.7        | 3.2        | 0.55       | 8.0        | 12.0      | Q1               |

www.ti.com 24-Feb-2015



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| CSD87381P  | PTAB         | MPC             | 5    | 2500 | 367.0       | 367.0      | 35.0        |  |
| CSD87381PT | PTAB         | MPC             | 5    | 250  | 210.0       | 185.0      | 35.0        |  |



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity