# Industry First Low Capacitance ESD Protection Arrays with Backdrive Protection

#### **Product Description**

The CM1223 family of diode arrays has been designed to provide ESD protection for electronic components or subsystems requiring minimal capacitive loading. These devices are ideal for protecting systems with high data and clock rates or for circuits requiring low capacitive loading. Each ESD channel consists of a pair of diodes in series, which steer the positive or negative ESD current pulse to either the positive (V<sub>P</sub>) or negative (V<sub>N</sub>) supply rail. A Zener diode is embedded between V<sub>P</sub> and V<sub>N</sub>, to absorb positive ESD strikes and provide ESD protection for the V<sub>P</sub> rail. An additional diode is integrated to serve as backdrive current protection. The CM1223 protects against ESD pulses up to  $\pm 8$  kV per the IEC 61000–4–2 standard. In addition, all pins are protected from contact discharges of greater than  $\pm 15$  kV as outlined by the MIL–STD–883D (Method 3015) specification for Human Body Model (HBM) ESD.

These devices are particularly well-suited for protecting systems using high-speed ports such as USB2.0, IEEE1394 (Firewire<sup>®</sup>, iLink<sup>™</sup>), serial ATA, DVI, HDMI and corresponding ports in removable storage, digital camcorders, DVD-RW drives, as well as other applications where extremely low loading capacitance with ESD protection are required in a small package footprint.

#### Features

- Two, Four, and Eight Channels of ESD Protection with Integrated Backdrive Protection on all Lines
- Provides ESD Protection to IEC61000-4-2 Level 4: ±8 kV Contact Discharge & ±15 kV Air Discharge
- Low Channel Input Capacitance of 1.0 pF (typical)
- Minimal Capacitance Change with Temperature and Voltage
- Channel I/O to GND Capacitance Difference of 0.02 pF Typical is Ideal for Differential Signals
- Mutual Capacitance between Signal Pin and Adjacent Signal Pin at 0.11 pF (typical)
- Zener Diode Protects Supply Rail and Eliminates the Need for External Bypass Capacitors
- Pin Compatible with CM1213-02, -04, and -08
- Each I/O Pin Can Withstand over 1000 ESD Strikes
- Available in SOT, and MSOP Packages
- These Devices are Pb-Free and are RoHS Compliant

#### Applications

- USB 2.0 Ports at 480 Mbps in Desktop PCs, Notebooks and Peripherals
- IEEE1394 Firewire<sup>®</sup> Ports at 400 Mbps / 800 Mbps
- DVI Ports, HDMI Ports in Notebooks, Set Top Boxes, Digital TVs, LCD Displays



# **ON Semiconductor®**

http://onsemi.com



SO SUFFIX CASE 527AH



CASE 527AJ

SOT-143 SR SUFFIX CASE 318A

MSOP 10 MR SUFFIX CASE 846AE

BLOCK DIAGRAM

(see page 2)



#### **ORDERING INFORMATION**

| Device      | Package               | Shipping         |
|-------------|-----------------------|------------------|
| CM1223-02SO | SOT23-5<br>(Pb-Free)  | 3000/Tape & Reel |
| CM1223-02SR | SOT143-4<br>(Pb-Free) | 3000/Tape & Reel |
| CM1223-04SO | SOT23-6<br>(Pb-Free)  | 3000/Tape & Reel |
| CM1223-04MR | MSOP-10<br>(Pb-Free)  | 4000/Tape & Reel |
| CM1223-08MR | MSOP-10<br>(Pb-Free)  | 4000/Tape & Reel |

+ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

- UDI and Display Ports
- Serial ATA Ports in Desktop PCs and Hard Disk Drives
- PCI Express Ports
- General Purpose High-speed Data Line ESD Protection

### **BLOCK DIAGRAM**



CM1223-02SC CM1223-02SR





#### Table 1. PIN DESCRIPTIONS

|                           | 2–Channel, 5–Lead SOT23–5 Package |     |                              |  |  |
|---------------------------|-----------------------------------|-----|------------------------------|--|--|
| Pin Name Type Description |                                   |     |                              |  |  |
| 1                         | NC                                |     | No Connect                   |  |  |
| 2                         | V <sub>N</sub>                    | GND | Negative voltage supply rail |  |  |
| 3                         | CH1                               | I/O | ESD Channel                  |  |  |
| 4                         | CH2                               | I/O | ESD Channel                  |  |  |
| 5                         | VP                                | PWR | Positive voltage supply rail |  |  |

|     | 4–Channel, 6–Lead SOT23–6 Package |      |                              |  |  |
|-----|-----------------------------------|------|------------------------------|--|--|
| Pin | Name                              | Туре | Description                  |  |  |
| 1   | CH1                               | I/O  | ESD Channel                  |  |  |
| 2   | V <sub>N</sub>                    | GND  | Negative voltage supply rail |  |  |
| 3   | CH2                               | I/O  | ESD Channel                  |  |  |
| 4   | СНЗ                               | I/O  | ESD Channel                  |  |  |
| 5   | VP                                | PWR  | Positive voltage supply rail |  |  |
| 6   | CH4                               | I/O  | ESD Channel                  |  |  |

|     | 4–Channel, 10–Lead MSOP–10 Package |      |                              |  |
|-----|------------------------------------|------|------------------------------|--|
| Pin | Name                               | Туре | Description                  |  |
| 1   | CH1                                | I/O  | ESD Channel                  |  |
| 2   | NC                                 |      | No Connect                   |  |
| 3   | V <sub>P</sub>                     | PWR  | Positive voltage supply rail |  |
| 4   | CH2                                | I/O  | ESD Channel                  |  |
| 5   | NC                                 |      | No Connect                   |  |
| 6   | СНЗ                                | I/O  | ESD Channel                  |  |
| 7   | NC                                 |      | No Connect                   |  |
| 8   | V <sub>N</sub>                     | GND  | Negative voltage supply rail |  |
| 9   | CH4                                | I/O  | ESD Channel                  |  |
| 10  | NC                                 |      | No Connect                   |  |

|     | 8–Channel, 10–Lead MSOP–10 Package |      |                              |  |  |
|-----|------------------------------------|------|------------------------------|--|--|
| Pin | Name                               | Туре | Description                  |  |  |
| 1   | CH1                                | I/O  | ESD Channel                  |  |  |
| 2   | CH2                                | I/O  | ESD Channel                  |  |  |
| 3   | СНЗ                                | I/O  | ESD Channel                  |  |  |
| 4   | CH4                                | I/O  | ESD Channel                  |  |  |
| 5   | V <sub>N</sub>                     | GND  | Negative voltage supply rail |  |  |
| 6   | CH5                                | I/O  | ESD Channel                  |  |  |
| 7   | CH6                                | I/O  | ESD Channel                  |  |  |
| 8   | VP                                 | PWR  | Positive voltage supply rail |  |  |
| 9   | CH7                                | I/O  | ESD Channel                  |  |  |
| 10  | CH8                                | I/O  | ESD Channel                  |  |  |

| 2–Channel, 4–Lead SOT143–4 Package |                         |     |                              |  |  |
|------------------------------------|-------------------------|-----|------------------------------|--|--|
| Pin                                | n Name Type Description |     |                              |  |  |
| 1                                  | V <sub>N</sub>          | GND | Negative voltage supply rail |  |  |
| 2                                  | CH1                     | I/O | ESD Channel                  |  |  |
| 3                                  | CH2                     | I/O | ESD Channel                  |  |  |
| 4                                  | VP                      | PWR | Positive voltage supply rail |  |  |

## PACKAGE / PINOUT DIAGRAMS







| Top View |                       |      |                        |                               |  |  |  |  |
|----------|-----------------------|------|------------------------|-------------------------------|--|--|--|--|
|          | 1<br>2<br>3<br>4<br>5 | D338 | 10<br>9<br>8<br>7<br>6 | HNC<br>CH4<br>VN<br>NC<br>CH3 |  |  |  |  |

10-Lead MSOP-10

| Top View                                                      |      |                                           |  |  |  |  |
|---------------------------------------------------------------|------|-------------------------------------------|--|--|--|--|
| CH1 1<br>CH2 2<br>CH3 2<br>CH3 2<br>CH4 4<br>V <sub>N</sub> 5 | D336 | 10 CH8<br>9 CH7<br>8 VP<br>7 CH6<br>6 CH5 |  |  |  |  |

10-Lead MSOP-10

#### **SPECIFICATIONS**

#### Table 2. ABSOLUTE MAXIMUM RATINGS

| Parameter                                                   | Rating                                           | Units |
|-------------------------------------------------------------|--------------------------------------------------|-------|
| Operating Supply Voltage (V <sub>P</sub> - V <sub>N</sub> ) | 6.0                                              | V     |
| Operating Temperature Range                                 | -40 to +85                                       | °C    |
| Storage Temperature Range                                   | 65 to +150                                       | °C    |
| DC Voltage at any channel input                             | (V <sub>N</sub> – 0.5) to (V <sub>P</sub> + 0.5) | V     |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **Table 3. STANDARD OPERATING CONDITIONS**

| Parameter                                                                                                                                                                                  | Rating                          | Units |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|
| Operating Temperature Range                                                                                                                                                                | -40 to +85                      | °C    |
| Package Power Rating<br>SOT143-4 Package (CM1223-02SR)<br>SOT23-5 Package (CM1223-02SO)<br>SOT23-6 Package (CM1223-04SO)<br>MSOP-10 Package (CM1223-04MR)<br>MSOP-10 Package (CM1223-08MR) | 225<br>225<br>225<br>400<br>400 | mW    |

#### Table 4. ELECTRICAL OPERATING CHARACTERISTICS (Note1)

| Symbol                 | Parameter                                                                                                                                                                            | Conditions                                                                        | Min         | Тур          | Max  | Units |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------|--------------|------|-------|
| VP                     | Operating Supply Voltage (V <sub>P</sub> -V <sub>N</sub> )                                                                                                                           |                                                                                   |             | 3.3          | 5.5  | V     |
| I <sub>P</sub>         | Operating Supply Current                                                                                                                                                             | (V <sub>P</sub> -V <sub>N</sub> ) = 3.3 V                                         |             |              | 8.0  | μΑ    |
| V <sub>SCL</sub>       | Signal Clamp Voltage<br>Positive Transients<br>Negative Transients                                                                                                                   | I <sub>F</sub> = 8 mA; T <sub>A</sub> = 25°C                                      | 6.7<br>0.60 | 8.2<br>0.80  |      | V     |
| I <sub>LEAK</sub>      | Channel Leakage Current                                                                                                                                                              | $T_A = 25^{\circ}C; V_P = 5 V, V_N = 0 V$                                         |             | ±0.1         | ±1.0 | μA    |
| C <sub>IN</sub>        | Channel Input Capacitance                                                                                                                                                            | At 1 MHz, V <sub>P</sub> = 3.3 V, V <sub>N</sub> = 0 V, V <sub>IN</sub> = 1.65 V  |             | 1.0          | 1.5  | pF    |
| $\Delta C_{\text{IN}}$ | Channel Input Capacitance Matching                                                                                                                                                   | At 1 MHz, V <sub>P</sub> = 3.3 V, V <sub>N</sub> = 0 V, V <sub>IN</sub> = 1.65 V  |             | 0.02         |      | pF    |
| C <sub>MUTUAL</sub>    | Mutual Capacitance between signal pin and adjacent signal pin                                                                                                                        | At 1 MHz, $V_P$ = 3.3 V, $V_N$ = 0 V, $V_{IN}$ = 1.65 V                           |             | 0.11         |      | pF    |
| V <sub>ESD</sub>       | ESD Protection – Peak Discharge<br>Voltage at any channel input, in system<br>a) Contact discharge per<br>IEC 61000-4-2 standard<br>b) Human Body Model,<br>MIL-STD-883, Method 3015 | T <sub>A</sub> = 25°C; (Notes 3 and 4)<br>T <sub>A</sub> = 25°C; (Notes 2 and 4)  | ±8<br>±15   |              |      | kV    |
| V <sub>CL</sub>        | Channel Clamp Voltage<br>Positive Transients<br>Negative Transients                                                                                                                  | T <sub>A</sub> = 25°C, I <sub>PP</sub> = 1A, t <sub>P</sub> = 8/20 μS<br>(Note 4) |             | +8.8<br>-1.4 |      | V     |
| R <sub>DYN</sub>       | Dynamic Resistance<br>Positive Transients<br>Negative Transients                                                                                                                     | $T_A$ = 25°C, $I_{PP}$ = 1A, $t_P$ = 8/20 $\mu S$ Any I/O pin to Ground (Note 4)  |             | 0.7<br>0.4   |      | Ω     |

1. All parameters specified at  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$  unless otherwise noted. 2. Human Body Model per MIL-STD-883, Method 3015,  $C_{Discharge} = 100 \text{ pF}$ ,  $R_{Discharge} = 1.5 \text{ k}\Omega$ ,  $V_P = 3.3 \text{ V}$ ,  $V_N$  grounded. 3. Standard IEC 61000-4-2 with  $C_{Discharge} = 150 \text{ pF}$ ,  $R_{Discharge} = 330 \Omega$ ,  $V_P = 3.3 \text{ V}$ ,  $V_N$  grounded. 4. These measurements performed with no external capacitor on  $V_P$  ( $V_P$  floating).

#### **PERFORMANCE INFORMATION**

#### Input Channel Capacitance Performance Curves







# Typical Variation of CIN vs. Temp

(f=1MHz,  $V_{IN}$ =30mV,  $V_P$  = 3.3V,  $V_N$  = 0V, 0.1  $\mu$ F chip capacitor between  $V_P$  and  $V_N$ )

#### **PERFORMANCE INFORMATION (Cont'd)**



Typical Filter Performance (nominal conditions unless specified otherwise, 50 Ohm Environment)

Figure 1. Insertion Loss (S21) vs. Frequency (0 V DC Bias, V<sub>P</sub>=3.3 V, MSOP-10 Package)



Figure 2. Insertion Loss (S21) vs. Frequency (2.5 V DC Bias, V<sub>P</sub>=3.3 V, MSOP-10 Package)

#### **BACKDRIVE PROTECTION**

Backdrive protection is needed to block against backdrive current flowing from a high potential voltage node toward a lower potential voltage node through the interface cable.

For example, consider a DVD player connected to a TV via an HDMI interface. If the DVD player is switched off and the TV is left on, there is a possibility of reverse current flow back into the main power supply rail of the DVD player. Typically, the DVD's power supply has some form of associated bulk supply capacitance, and it is possible over time to charge that bulk supply capacitance to some intermediate level.

If that level rises above the power-on-reset (POR) voltage level of some of the integrated circuits, the DVD player may not reset properly when the DVD player is turned back on. This is largely because all CMOS logic exhibits a very high impedance on the power rail node even when "off".

To avoid this situation, the CM1223 with integrated backdrive protection diode was designed to block backdrive current, guaranteeing no more than 5 µA on any I/O pin when the I/O pin voltage is greater than the CM1223 supply voltage.

#### **APPLICATION INFORMATION**

#### **Design Considerations**

To realize the maximum protection against ESD pulses, care must be taken in the PCB layout to minimize parasitic series inductances on the Supply/Ground rails as well as the signal trace segments between the signal input (typically a connector) and the ESD protection device. Application of Positive ESD Pulse between Input Channel and Ground illustrates an example of a positive 8 kV ESD pulse striking an input channel. The 8 kV ESD current pulse will divert along the path as indicated in Application of Positive ESD Pulse between Input Channel and Ground, through the D1 diode and the Zener diode back to the ground rail.

An ESD current pulse can rise from zero to its peak value in a very short time. For example, a level 4 contact discharge per the IEC61000–4–2 standard results in a current pulse that rises from zero to 30 Amps in 1ns. The CM1223 has a fast response time of less than 1ns and low clamp voltage to handle this pulse scenario.

Similarly for negative ESD pulses, parasitic series inductance from the  $V_N$  pin to the ground rail will lead to drastically increased negative voltage on the line being protected.

The CM1223 also has an integrated backdrive diode between  $V_P$  and  $V_N$  to prevent backdrive current flow from the powered sources.

As a general rule, the ESD Protection Array should be located as close as possible to the point of entry of expected electrostatic discharges.

### **ADDITIONAL INFORMATION**

See also ON Semiconductor Application Note "Design Considerations for ESD Protection", in the Applications section.



Figure 3. Application of Positive ESD Pulse between Input Channel and Ground



Figure 4. Application of Positive ESD Pulse between Input Channel and Ground

## **MECHANICAL DETAILS**

The CM1223 is available in SOT143–4, SOT23–5, SOT23–6, and MSOP–10 packages with a lead–free finishing. The various package drawings are presented below.

#### **SOT143 Mechanical Specifications**

The CM1223–02SR is supplied in 4–pin SOT143 package, the CM1223–02SO in a 5–pin SOT23 package, the CM1223–04SO in a 6–pin SOT23 package, and the CM1223–08MR in a 10–lead MSOP package. Dimensions are presented below.

#### Table 5. TAPE AND REEL SPECIFICATIONS

| Part Number | Chip Size (mm)     | Pocket Size (mm)<br>B <sub>0</sub> X A <sub>0</sub> X K <sub>0</sub> | Tape Width<br>W | Reel<br>Diameter | Qty per<br>Reel | Po   | P <sub>1</sub> |
|-------------|--------------------|----------------------------------------------------------------------|-----------------|------------------|-----------------|------|----------------|
| CM1223-02SR | 2.92 X 2.37 X 1.01 | 2.60 X 3.15 X1.20                                                    | 8 mm            | 178 mm (7″)      | 3000            | 4 mm | 4 mm           |
| CM1223-02SO | 2.90 X 2.80 X 1.45 | 3.20 X 3.20 X1.40                                                    | 8 mm            | 178 mm (7″)      | 3000            | 4 mm | 4 mm           |
| CM1223-04SO | 2.90 X 2.80 X 1.45 | 3.20 X 3.20 X1.40                                                    | 8 mm            | 178 mm (7″)      | 3000            | 4 mm | 4 mm           |
| CM1223-08MR | 3.00 X 3.00 X 0.85 | 3.30 X 5.30 X1.30                                                    | 12 mm           | 330 mm (13″)     | 4000            | 4 mm | 8 mm           |



#### PACKAGE DIMENSIONS

SOT-143 CASE 318A-06 ISSUE U



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

- IDIENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIM-UM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE
- UM LEAU THICKNESS IS THE MINIMUM THICKNESS OF DAGE MATERIAL
  DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PRO-TRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, AND GATE BURRS SHALL NOT EXCEED 0.25 PER SIDE.
  DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH AND PROTRUSION SHALL LING FLYCETED ACT DED INTERLEAD FLASH AND PROTRUSION SHALL
- NOT EXCEED 0.25 PER SIDE. 5. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H. 6. DATUMS A AND B ARE DETERMINED AT DATUM H.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.80        | 1.12 |  |
| A1  | 0.01        | 0.15 |  |
| b   | 0.30        | 0.51 |  |
| b1  | 0.76        | 0.94 |  |
| C   | 0.08        | 0.20 |  |
| D   | 2.80        | 3.05 |  |
| Е   | 2.10        | 2.64 |  |
| E1  | 1.20        | 1.40 |  |
| e   | 1.92 BSC    |      |  |
| e1  | 0.20 BSC    |      |  |
| L   | 0.35        | 0.70 |  |
| L2  | 0.25 BSC    |      |  |

## PACKAGE DIMENSIONS

SOT-23, 5 Lead CASE 527AH-01 ISSUE O



TOP VIEW

| SYMBOL | MIN      | NOM  | MAX  |
|--------|----------|------|------|
| А      | 0.90     |      | 1.45 |
| A1     | 0.00     |      | 0.15 |
| A2     | 0.90     | 1.15 | 1.30 |
| b      | 0.30     |      | 0.50 |
| с      | 0.08     |      | 0.22 |
| D      | 2.90 BSC |      |      |
| E      | 2.80 BSC |      |      |
| E1     | 1.60 BSC |      |      |
| е      | 0.95 BSC |      |      |
| L      | 0.30     | 0.45 | 0.60 |
| L1     | 0.60 REF |      |      |
| L2     | 0.25 REF |      |      |
| θ      | 0°       | 4°   | 8°   |
| θ1     | 5°       | 10°  | 15°  |
| θ2     | 5°       | 10°  | 15°  |



SIDE VIEW



All dimensions in millimeters. Angles in degrees.
 Complies with JEDEC standard MO-178.



END VIEW

#### PACKAGE DIMENSIONS



#### PACKAGE DIMENSIONS

MSOP 10, 3x3 CASE 846AE-01



iLink<sup>™</sup> is a trademark of S.J.Electro Systems, Inc. FireWire® is a registered trademark of Apple Computer, Inc.

ON Semiconductor and or registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the explication or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC preducts are neglication of personal injury or death associated with such unintended or unauthorized use, given if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative