## L4949ED-E L4949EP-E # Multifunction very low drop voltage regulator #### **Features** - ECOPACK®: lead free and RoHS compliant - Automotive Grade: compliance with AEC guidelines - Operating DC supply voltage range 5 V 28 V - Transient supply voltage up to 40V - Extremely low quiescent current in standby mode - High precision standby output voltage 5V±1% - Output current capability up to 100mA - Very low dropout voltage less than 0.5V - Reset circuit sensing the output voltage - Programmable reset pulse delay with external capacitor - Voltage sense comparator - Thermal shutdown and short circuit protections #### **Description** The L4949ED-E and L4949EP-E are monolithic integrated 5V voltage regulators with a very low dropout output and additional functions as power-on reset and input voltage sense. They are designed for supplying the microcomputer controlled systems especially in automotive applications. Table 1. Device summary | Package | Order codes | | | |----------|-------------|---------------|--| | r ackage | Tube | Tape and reel | | | SO-8 | L4949ED-E | L4949EDTR-E | | | SO-20W | L4949EP-E | L4949EPTR-E | | ## **Contents** | 1 | Blo | ck diagram and pin description5 | |---|------|---------------------------------| | 2 | Elec | trical specifications | | | 2.1 | Absolute maximum ratings | | | 2.2 | Thermal data 7 | | | 2.3 | Electrical characteristics | | 3 | Арр | lication information | | | 3.1 | Supply voltage transient | | | 3.2 | Functional description 10 | | | 3.3 | Voltage regulator 11 | | | 3.4 | Preregulator | | | 3.5 | Reset circuit | | | 3.6 | Sense comparator | | 4 | Pacl | kage and packing information | | | 4.1 | ECOPACK <sup>®</sup> packages15 | | | 4.2 | SO-8 TP package information | | | 4.3 | SO-20 TP package information | | 5 | Revi | sion history | ## List of tables | Table 1. | Device summary | 1 | |-----------|-------------------------------|----| | Table 2. | Pin definitions and functions | 6 | | Table 3. | Absolute maximum ratings | 7 | | Table 4. | Thermal data | 7 | | Table 5. | Electrical characteristics | 8 | | Table 6. | Reset | | | Table 7. | Sense | 9 | | Table 8. | Preregulator | 9 | | Table 9. | SO-8 TP mechanical data | _ | | Table 10. | SO-20 TP mechanical data | 16 | | Table 11. | Document revision history | 18 | ## **List of figures** | Figure 1. | Block diagram | . 5 | |-----------|-------------------------------------------|-----| | Figure 2. | Configuration diagram (top view) | | | Figure 3. | Application circuit <sup>(1)</sup> | 10 | | Figure 4. | Foldback characteristic of V <sub>O</sub> | | | Figure 5. | Output voltage vs input voltage | | | Figure 6. | Quiescent current vs supply voltage | | | Figure 7. | Block circuit of reset circuit | | | Figure 8. | Waveforms | 14 | | Figure 9. | SO-8 TP package dimensions | 16 | | Figure 10 | SO20 TP package dimensions | 17 | ## 1 Block diagram and pin description Figure 1. Block diagram Note: The block diagram illustrates only a major internal device functionality and it is not intended to mimic any details of hardware design Figure 2. Configuration diagram (top view) Table 2. Pin definitions and functions | Pin N° | | Symbol | Function | |--------|-------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SO-8 | SO-20 | Symbol | runction | | 1 | 19 | $V_S$ | Input supply voltage. Block to GND via an external capacitor (see <i>Figure 3</i> ). | | 2 | 20 | S <sub>I</sub> | Sense input pin to supervise input voltage. Connect via an external voltage divider connected to $V_{\rm S}$ and to GND. | | 3 | 1 | V <sub>Z</sub> | Preregulator output voltage. For details, see Section 3.4:<br>Preregulator. | | 4 | 2 | C <sub>T</sub> | Reset pulse delay adjustment. Connecting this pin via a capacitor to GND | | 5 | 4, 5, 6, 7, 14,<br>15, 16, 17 | GND | Ground reference | | 6 | 10 | RES | Reset output. It is pulled down when the output voltage goes below $V_{\text{RT}}$ . | | 7 | 11 | S <sub>O</sub> | Sense output. This open collector pin must be connected to $V_{OUT}$ via an external resistor. It is pulled down whenever the $S_{\rm I}$ voltage becomes lower than an internal voltage. | | 8 | 12 | V <sub>OUT</sub> | Output voltage. Block to GND via an external capacitor (see Figure 3) | | - | 3, 8, 9, 13, 18 | NC | Not connected pins | # 2 Electrical specifications ## 2.1 Absolute maximum ratings Table 3. Absolute maximum ratings<sup>(1)</sup> | Symbol | Parameter | Value | Unit | |------------------------------------|-----------------------------------|--------------------|------| | V <sub>SDC</sub> | DC operating supply voltage | 28 | V | | V <sub>STR</sub> | Transient supply voltage (T < 1s) | 40 | V | | I <sub>O</sub> | Output current | Internally limited | | | V <sub>O</sub> | Output voltage | 20 | V | | $V_{RES}, V_{SO}$ | Output voltage | 20 | V | | I <sub>RES</sub> , I <sub>SO</sub> | Output current | 5 | mA | | V <sub>CT</sub> | Reset delay voltage | 7 | V | | V <sub>SIDC</sub> | Sense input voltage | 28 | V | | V <sub>Z</sub> | Preregulator output voltage | 7 | V | | IZ | Preregulator output current | 5 | mA | | TJ | Junction temperature | -40 to +150 | °C | | T <sub>stg</sub> | Storage temperature range | -55 to +150 | °C | <sup>1.</sup> The circuit is ESD protected according to MIL-STD-883C. #### 2.2 Thermal data Table 4. Thermal data | Symbol | Description | SO-8 | SO20L | Unit | |------------------------|-------------------------------------------|------|-------|------| | R <sub>th j-amb</sub> | Thermal Resistance Junction-ambient (max) | 200 | 50 | °C/W | | R <sub>th j-pins</sub> | Thermal Resistance Junction-pins (max) | | 15 | °C/W | | TJSD | Thermal Shutdown Junction temperature | 165 | | °C | #### 2.3 Electrical characteristics $V_S$ = 14 V; -40 $^{\circ}C$ < $T_j$ < 125 $^{\circ}C$ unless otherwise specified Table 5. Electrical characteristics | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|------------------| | V <sub>O</sub> | Output voltage | $T_J = 25 ^{\circ}\text{C}; I_O = 1 \text{mA}$ | 4.95 | 5 | 5.05 | V | | V <sub>O</sub> | Output voltage | 6 V < V <sub>IN</sub> < 28 V, 1 mA < I <sub>O</sub> < 50 mA | 4.90 | 5 | 5.10 | V | | V <sub>O</sub> | Output voltage | V <sub>IN</sub> = 40 V;<br>T < 1 s; 5 mA < I <sub>O</sub> < 100 mA | 4.75 | | 5.25 | V | | V <sub>DP</sub> | Dropout voltage | I <sub>O</sub> = 10 mA<br>I <sub>O</sub> = 50 mA<br>I <sub>O</sub> = 100 mA | | 0.1<br>0.2<br>0.3 | 0.25<br>0.4<br>0.5 | <b>&gt; &gt;</b> | | V <sub>IO</sub> | Input to output voltage difference in undervoltage condition | V <sub>IN</sub> = 4 V, I <sub>O</sub> = 35 mA | | | 0.4 | V | | I <sub>outh</sub> <sup>(1)</sup> | Max output leakage | V <sub>IN</sub> = 25 V, V <sub>O</sub> = 5.5 V | 20 | 50 | 80 | μΑ | | V <sub>OL</sub> | Line regulation | 6 V < V <sub>IN</sub> < 28 V; I <sub>O</sub> = 1 mA | | | 20 | mV | | V <sub>OLO</sub> | Load regulation | 1 mA < I <sub>O</sub> < 100 mA | | | 30 | mV | | I <sub>LIM</sub> | Current limit | $V_O = 4.5 \text{ V}$<br>$V_O = 4.5 \text{ V}; T_J = 25 \text{ °C}$<br>$V_O = 0 \text{ V}^{(2)}$ | 105<br>120 | 200<br>100 | 400<br>400 | mA<br>mA<br>mA | | I <sub>QSE</sub> | Quiescent current | $I_{O} = 0.3 \text{ mA}; T_{J} < 100 ^{\circ}\text{C}$ | | 200 | 300 | μΑ | | ΙQ | Quiescent current | I <sub>O</sub> = 100 mA | | | 5 | mA | <sup>1.</sup> With this test we guarantee that with no output current the output voltage will not exceed 5.5V Table 6. Reset | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------|-----------------------------------------------------------------|------|--------------|------|------| | V <sub>RT</sub> | Reset threshold voltage | | | VO -<br>0.5V | | V | | V <sub>RTH</sub> | Reset threshold hysteresis | | 50 | 100 | 200 | mV | | t <sub>RD</sub> | Reset pulse delay | $C_T = 100 \text{ nF}; T_R \ge 100 \mu\text{s}$ | 55 | 100 | 180 | ms | | $V_{RL}$ | Reset output low voltage | $R_{RES} = 10 \text{ K}\Omega \text{ to } V_{O} V_{S} \ge 1.5V$ | | | 0.4 | ٧ | | I <sub>RH</sub> | Reset output high leakage current | V <sub>RES</sub> = 5 V | | | 1 | μΑ | | V <sub>CTth</sub> | Delay comparator threshold | | | 2 | | V | | V <sub>CTth, hy</sub> | Delay comparator threshold hysteresis | | | 100 | | mV | <sup>2.</sup> Foldback characteristic Table 7. Sense | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------|----------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>st</sub> | Sense low threshold | | 1.16 | 1.23 | 1.35 | V | | V <sub>sth</sub> | Sense threshold hysteresis | | 20 | 100 | 200 | mV | | V <sub>SL</sub> | Sense output low voltage | $V_{SI} \le 1.16 \text{ V}; V_S \ge 3 \text{ V}$<br>$R_{SO} = 10 \text{ K}\Omega \text{ to } V_O$ | | | 0.4 | V | | I <sub>SH</sub> | Sense output leakage | $V_{SO} = 5 \text{ V}; V_{SI} \ge 1.5 \text{ V}$ | | | 1 | μΑ | | I <sub>SI</sub> | Sense input current | V <sub>SI</sub> = 0 | -20 | -8 | -3 | μΑ | Table 8. Preregulator | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------|-----------------------------|------------------------|------|------|------|------| | V <sub>Z</sub> | Preregulator output voltage | I <sub>Z</sub> = 10 μA | 4.5 | 5 | 6 | V | | I <sub>Z</sub> | Preregulator output current | | | | 10 | μΑ | ## 3 Application information Figure 3. Application circuit<sup>(1)</sup> 1. For stability: $C_S \ge 1 \mu F$ , $C_O \ge 4.7 \mu F$ , ESR < $10 \Omega$ at 10 KHz. Recommended for application: $C_S = C_O = 10 \mu F$ to $100 \mu F$ #### 3.1 Supply voltage transient High supply voltage transients can cause a reset output signal disturbance. For supply voltages greater than 8V the circuit shows a high immunity of the reset output against supply transients of more than 100V/µs. For supply voltages less than 8V supply transients of more than 0.4V/µs can cause a reset signal disturbance. To improve the transient behaviour for supply voltages less than 8V a capacitor at pin $V_Z$ can be used. This capacitor (C3 $\leq$ 1 $\mu$ F) reduces also the output noise. #### 3.2 Functional description The L4949ED-E and L4949EP-E are monolithic integrated voltage regulator, based on the STM modular voltage regulator approach. Several outstanding features and auxiliary functions are implemented to meet the requirements of supplying microprocessor systems in automotive applications. Nevertheless, it is suitable also in other applications where the 10/19 Doc ID 16823 Rev 1 present functions are required. The modular approach of this device allows to get easily also other features and functions when required. #### 3.3 Voltage regulator The voltage regulator uses an Isolated Collector Vertical PNP transistor as a regulating element. Figure 4. Foldback characteristic of Vo With this structure very low dropout voltage at currents up to 100mA is obtained. The dropout operation of the standby regulator is maintained down to 3V input supply voltage. The output voltage is regulated up to the transient input supply voltage of 40V. With this feature no functional interruption due to overvoltage pulses is generated. The typical curve showing the standby output voltage as a function of the input supply voltage is shown in *Figure 5*. The current consumption of the device (quiescent current) is less than 300 $\mu$ A. To reduce the quiescent current peak in the undervoltage region and to improve the transient response in this region, the dropout voltage is controlled, the quiescent current as a function of the supply input voltage is shown in *Figure 6*. Figure 5. Output voltage vs input voltage #### 3.4 Preregulator To improve the transient immunity a preregulator stabilizes the internal supply voltage to 5 V. This internal voltage is present at Pin 3 ( $V_Z$ ). This voltage should not be used as an output because the output capability is very small ( $\leq$ 10 $\mu$ A). This output may be used as an option when a better transient behaviour for supply voltages less than 8 V is required (see also application note). In this case a capacitor (100 nF - 1 $\mu$ F) must be connected between pin $V_Z$ and GND. If this feature is not used pin $V_Z$ must be left open. 12/19 Doc ID 16823 Rev 1 #### 3.5 Reset circuit The block circuit diagram of the reset circuit is shown in *Figure 7*. The reset circuit supervises the output voltage. The reset threshold of 4.5 V is defined with the internal reference voltage and standby output divider. The reset pulse delay time t<sub>RD</sub>, is defined with the charge time of an external capacitor C<sub>T</sub>: $$t_{RD} = \frac{C_T \bullet 2V}{2\mu A}$$ The reaction time of the reset circuit originates from the discharge time limitation of the reset capacitor CT and is proportional to the value of CT. The reaction time of the reset circuit increases the noise immunity. Standby output voltage drops below the reset threshold only a bit longer than the reaction time results in a shorter reset delay time. The nominal reset delay time is generated for standby output voltage drops longer than approximately 50ms. The typical reset output waveforms are shown in *Figure 8*. #### 3.6 Sense comparator The sense comparator compares an input signal with an internal voltage reference of typical 1.23V. The use of an external voltage divider makes this comparator very flexible in the application. It can be used to supervise the input voltage either before or after the protection diode and to give additional informations to the microprocessor like low voltage warnings. Figure 7. Block circuit of reset circuit Figure 8. Waveforms ## 4 Package and packing information ## 4.1 ECOPACK® packages In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. ## 4.2 SO-8 TP package information Table 9. SO-8 TP mechanical data | | T T T T T T T T T T T T T T T T T T T | | 1 | |------------------|---------------------------------------|------------|------| | Dim. | | mm | | | Dilli. | Min. | Тур. | Max. | | А | | | 1.75 | | a1 | 0.1 | | 0.25 | | a2 | | | 1.65 | | a3 | 0.65 | | 0.85 | | b | 0.35 | | 0.48 | | b1 | 0.19 | | 0.25 | | С | 0.25 | | 0.5 | | c1 | | 45° (typ.) | | | D <sup>(1)</sup> | 4.8 | | 5.0 | | E | 5.8 | | 6.2 | | е | | 1.27 | | | e3 | | 3.81 | | | F <sup>(1)</sup> | 3.8 | | 4.0 | | L | 0.4 | | 1.27 | | M | | | 0.6 | | S | | 8° (max.) | | D and F do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm (.006inch). Figure 9. SO-8 TP package dimensions ## 4.3 SO-20 TP package information Table 10. SO-20 TP mechanical data | Dim. | mm | | | | |------|------|------|-------|--| | | Min. | Тур. | Max. | | | А | 2.35 | | 2.65 | | | A1 | 0.1 | | 0.3 | | | В | 0.33 | | 0.51 | | | С | 0.23 | | 0.32 | | | D | 12.6 | | 13 | | | E | 7.4 | | 7.6 | | | е | | 1.27 | | | | Н | 10 | | 10.65 | | Table 10. SO-20 TP mechanical data (continued) | Dim. | mm | | | |------|------------------|------|------| | | Min. | Тур. | Max. | | h | 0.25 | | 0.75 | | L | 0.4 | | 1.27 | | К | 0 (min.)8 (max.) | | | Figure 10. SO20 TP package dimensions ## 5 Revision history Table 11. Document revision history | Date | Revision | Description of changes | |-------------|----------|------------------------| | 24-Nov-2009 | 1 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com