# SPOC - BTS5590G SPI Power Controller **Automotive Power** ### **Table of Contents** | 1 | Overview | 4 | |--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | <b>2</b><br>2.1 | Block Diagram | | | <b>3</b><br>3.1<br>3.2 | Pin Configuration Pin Assignment SPOC - BTS5590G Pin Definitions and Functions | 9 | | <b>4</b><br>4.1 | Electrical Characteristics Absolute Maximum Ratings | | | <b>5</b><br>5.1<br>5.2<br>5.3<br>5.4 | Power Supply Power Supply Modes Reset Electrical Characteristics Command Description | . 13<br>. 14<br>. 15 | | 6<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5 | Power Stages Output ON-State Resistance Input Circuit Power Stage Output Electrical Characteristics Command Description | . 17<br>. 17<br>. 18<br>. 19 | | 7 7.1 7.2 7.3 7.4 7.5 7.6 7.7 | $ \begin{array}{c} \textbf{Protection Functions} \\ \textbf{Over Load Protection} \\ \textbf{Over Temperature Protection} \\ \textbf{Reverse Polarity Protection} \\ \textbf{Over Voltage Protection} \\ \textbf{Loss of Ground} \\ \textbf{Loss of } V_{\text{bb}} \\ \textbf{Electrical Characteristics} \\ \textbf{Command Description} \\ \end{array} $ | . 22<br>. 23<br>. 23<br>. 23<br>. 23<br>. 23 | | 8<br>8.1<br>8.2<br>8.3<br>8.4<br>8.5 | Diagnosis Diagnosis Word at SPI Load Current Sense Diagnosis Switch Bypass Diagnosis Electrical Characteristics Command Description | . 27<br>. 27<br>. 29<br>. 30 | | 9<br>9.1<br>9.2<br>9.3<br>9.4 | Limp Home Watchdog Trigger State Machine Electrical Characteristics Command Description | . 33<br>. 34<br>. 35 | | 10<br>10.1<br>10.2<br>10.3<br>10.4<br>10.5 | Serial Peripheral Interface (SPI) SPI Signal Description Daisy Chain Capability Timing Diagrams Electrical Characteristics SPI Protocol | . 37<br>. 38<br>. 38<br>. 39 | ### SPOC - BTS5590G | 10.6 | Register Overview | . 42 | |------|----------------------------------|------| | 11 | Application Description | . 43 | | 12 | Package Outlines SPOC - BTS5590G | . 44 | | 13 | Revision History | . 45 | #### **SPI Power Controller** SPOC - BTS5590G # for Advanced Light Control with Integrated LED Mode and Watchdog ### 1 Overview The SPOC - BTS5590G is a five channel high-side smart power switch in PG-DSO-36-34 package providing embedded protective functions. It is especially designed to control standard exterior lighting in automotive applications. In order to use the same hardware with bulbs and LEDs, the device can be configured to bulb or LED mode. As a result, both load types are handeled optimized in switching and diagnosis accuracy. It is designed to drive lamps up to 3\*27W + 2\*10W. Configuration and status diagnosis is done via SPI. Additionally, there is a current sense signal available for each channel that is routed via a multiplexer to a single diagnosis pin. PG-DSO-36-34 The SPOC - BTS5590G provides a fail-safe function with integrated watchdog. The watchdog is served via SPI by a sophisticated state machine providing secure limp home functionality. ### **Product Summary** | Operating Voltage Power Switch | | $V_{BB}$ | 4.5 28 V | |-----------------------------------------------------|------------------------------------------|---------------------|--------------------------------------------------| | Logic Supply Voltage | | $V_{DD}$ | 3.8 5.5 V | | Over Voltage Protection | | $V_{BB(AZ,min)}$ | 40 V | | Maximum Stand-By Current at 25 °C | | $I_{BB(OFF)}$ | 3 μΑ | | On-State Resistance at $T_{\rm j}$ = 150 $^{\circ}$ | channel 0, 1<br>channel 2<br>channel 3,4 | | 50 m $\Omega$<br>80 m $\Omega$<br>200 m $\Omega$ | | SPI Access Frequency | | $f_{\rm SCLK(max)}$ | 1 MHz | | Туре | Package | Marking | |-----------------|--------------|----------| | SPOC - BTS5590G | PG-DSO-36-34 | BTS5590G | Data Sheet 4 Rev. 1.3, 2007-10-30 Overview #### **Basic Features** - 8 bit serial peripheral interface (daisy chain capable SPI) for control and diagnostics - CMOS compatible parallel input pins for each channel provide straightforward PWM operation - Selectable AND- / OR-combination for parallel inputs (PWM control) - · Very low stand-by current - · Optimized electromagnetic compatibility (EMC) for bulbs as well as LEDs - Stable behavior at under voltage - Device ground independent from load ground - Green Product (RoHS-Compliant) - AEC Qualified #### **Protective Functions** - Reverse battery protection with external components - · Short circuit protection - · Over load protection - Multi step current limitation - · Thermal shutdown with latch - Over voltage protection - Loss of ground protection - Electrostatic discharge protection (ESD) #### **Diagnostic Functions** - Multiplexed proportional load current sense signals (IS) - Enable function for current sense signal configurable via SPI - High accuracy of current sense signal at wide load current range - Current sense ratio (k<sub>ILIS</sub>) configurable for LEDs or bulbs - Very fast diagnosis in LED mode (<2% duty cycle at 100 Hz)</li> - Feedback on over temperature and over load via SPI - Multiplexed switch bypass monitor provides short circuit to $V_{\rm bb}$ detection ### **Application Specific Functions** - Integration of adjustable watchdog timer with external capacitor - Sophisticated trigger state machine with two bit increment and lock, served via SPI - Fail-safe configuration via input pins - Load type configuration via SPI (bulbs or LEDs) for optimized load control ### **Applications** - High-side power switch for 12 V grounded loads in automotive application - Especially designed for standard exterior lighting like tail light, brake light, reverse light, parking light, license plate lighting, turn signal indicators and equivalent LEDs - Replaces electromechanical relays, fuses and discrete circuits Overview Figure 1 Application Example ### **Abbreviations:** BL Brake Light (21 W, 27 W) RL Reverse Light (21 W, 27 W) TL Tail Light (5 W, 7 W, 10 W) LIC License plate lighting (5 W, 10 W) IND Indicator / Flasher (21 W, 27 W) **Block Diagram** ### 2 Block Diagram The SPOC - BTS5590G is a five channel high-side power switch in PG-DSO-36-34 package providing embedded protective functions. There is a watchdog integrated with two bit increment trigger. An 8 bit serial peripheral interface (SPI) is used for configuration and diagnosis. The SPI can be used in daisy chain configuration. The sophisticated watchdog function provides secure limp home in combination with a limp home out signal. This signal can be individually connected to every input pin. The device provides a current sense signal per channel that is multiplexed to the diagnosis pin IS. It can be enabled and disabled via SPI commands. An over load and over temperature flag is provided in the SPI diagnosis word. A multiplexed switch bypass monitor provides diagnosis at short-circuit to $V_{\rm BB}$ . The power transistors are built by N-channel vertical power MOSFETs with charge pumps. The device is monolithically integrated in SMART SIPMOS technology. Figure 2 Block Diagram SPOC - BTS5590G **Block Diagram** ### 2.1 Terms The following figure shows all terms used in this data sheet. Figure 3 Terms In all tables of electrical characteristics is valid: Channel related symbols without channel number are valid for each channel separately (e.g. $V_{\rm DS}$ specification is valid for $V_{\rm DS0}$ ... $V_{\rm DS4}$ ). All SPI register bits are marked as follows: ADDR.PARAMETER (e.g. HWCR.CTL). In SPI register description, the values in bold letters (e.g. 0) are default values. **Pin Configuration** ### 3 Pin Configuration ### 3.1 Pin Assignment SPOC - BTS5590G Figure 4 Pin Configuration PG-DSO-36-34 **Pin Configuration** ### 3.2 Pin Definitions and Functions | Pin | Symbol | I/O | Function | |------------------------------|----------|-----|----------------------------------------------------------------------| | Power Supply Pins | 5 | · · | | | 1, 18, 19, 36 <sup>1)</sup> | VBB | _ | Positive power supply for high-side power switch and limp home block | | 3 | VDD | _ | Logic supply (5 V) | | 2 | GND | _ | Ground connection | | Parallel Input Pins | <u> </u> | 1 | | | 8 | IN0 | I | Input signal of channel 0 | | 9 | IN1 | I | Input signal of channel 1 | | 10 | IN2 | I | Input signal of channel 2 | | 11 | IN3 | I | Input signal of channel 3 | | 12 | IN4 | I | Input signal of channel 4 | | Power Output Pins | 3 | | | | 32, 33, 34, 35 <sup>2)</sup> | OUT0 | О | Protected high-side power output of channel 0 | | 28, 29,30, 31 <sup>2)</sup> | OUT1 | О | Protected high-side power output of channel 1 | | 24, 25,26, 27 <sup>2)</sup> | OUT2 | 0 | Protected high-side power output of channel 2 | | 22, 23 <sup>2)</sup> | OUT3 | 0 | Protected high-side power output of channel 3 | | 20, 21 <sup>2)</sup> | OUT4 | О | Protected high-side power output of channel 4 | | SPI & Diagnosis Pi | ins | | | | 7 | CS | I | Chip select of SPI interface (low active) | | 6 | SCLK | I | Serial clock of SPI interface | | 5 | SI | I | Serial input of SPI interface | | 4 | SO | 0 | Serial output of SPI interface | | 13 | IS | О | Diagnosis output signal | | Limp Home Pins | <u> </u> | | | | 14 | LHEN | I | WD and LH Enable signal | | 15 | LHD | I/O | Connection for external time base of watchdog | | 16 | LHO | 0 | Limp Home output | | Other Pins | , | • | | | 17 | n.c. | _ | not connected, floating | | | | | | <sup>1)</sup> All VBB pins have to be connected. <sup>2)</sup> All output pins of each channel have to be connected. **Electrical Characteristics** ### 4 Electrical Characteristics ### 4.1 Absolute Maximum Ratings ### Absolute Maximum Ratings<sup>1)</sup> $T_{\rm j}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin. (unless otherwise specified). | Pos. | Parameter | Symbol | Limit ' | Limit Values | | Conditions | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|--------------|----|------------------------------------------------------------------------------------------------------------------------------| | | | | min. | max. | | | | Suppl | y Voltage | <del>'</del> | | | - | | | 4.1.1 | Power supply voltage | $V_{BB}$ | -0.3 | 28 | V | _ | | 4.1.2 | Logic supply voltage | $V_{DD}$ | -0.3 | 5.5 | V | _ | | 4.1.3 | Reverse polarity voltage according Figure 26 | -V <sub>BAT(rev)</sub> | - | 16 | V | $T_{\text{jStart}} = 25 ^{\circ}\text{C}$<br>$t \leq 2 ^{2}$ | | 4.1.4 | Supply voltage for full short circuit protection (single pulse) $(T_{j(0)} = -40 ^{\circ}\text{C} 150 ^{\circ}\text{C})$ | V <sub>BB(SC)</sub> | 0 | 20 | V | $R_{\rm ECU}$ = 20m $\Omega$<br>$R_{\rm Cable}$ = 16m $\Omega$ /m<br>$L_{\rm Cable}$ = 1 $\mu$ H/m<br>$I$ = 0 or 5m $^{3}$ ) | | 4.1.5 | Voltage at power transistor | $V_{DS}$ | 1 | 54 | V | _ | | 4.1.6 | Supply Voltage for Load Dump protection | $V_{BB(LD)}$ | 1 | 41 | V | $R_1 = 2 \Omega^{4}$<br>t = 400 ms | | 4.1.7 | Current through ground pin | $I_{GND}$ | -100 | 25 | mA | <i>t</i> ≤ 2 min | | 4.1.8 | Current through VDD pin | $I_{DD}$ | -25 | 12 | mA | <i>t</i> ≤ 2 min | | Powe | r Stages | | | | | | | 4.1.9 | Load current | $I_{L}$ | $-I_{L(LIM)}$ | $I_{L(LIM)}$ | Α | 5) | | Diagn | osis Pin | | | | | | | 4.1.10 | Current through sense pin IS | $I_{IS}$ | -10 | 10 | mA | <i>t</i> ≤ 2 min | | Input | Pins | | | | | | | 4.1.11 | Voltage at input pins | $V_{IN}$ | -0.3 | 8.0 | V | _ | | 4.1.12 | Current through input pins | $I_{IN}$ | -0.75<br>-2.0 | 0.75<br>2.0 | mA | | | SPI Pi | ns | | | | | | | 4.1.13 | Voltage at chip select pin | $V_{CS}$ | -0.3 | 5.7 | V | _ | | 4.1.14 | Current through chip select pin | $I_{CS}$ | -2.0 | 2.0 | mA | <i>t</i> ≤ 2 min | | 4.1.15 | Voltage at serial input pin | $V_{SI}$ | -0.3 | 5.7 | V | _ | | 4.1.16 | Current through serial input pin | $I_{SI}$ | -2.0 | 2.0 | mA | <i>t</i> ≤ 2 min | | 4.1.17 | Voltage at serial clock pin | $V_{SCLK}$ | -0.3 | 5.7 | V | _ | | 4.1.18 | Current through serial clock pin | $I_{SCLK}$ | -2.0 | 2.0 | mA | <i>t</i> ≤ 2 min | | 4.1.19 | Current through serial output pin SO | $I_{SO}$ | -2.0 | 2.0 | mA | <i>t</i> ≤ 2 min | | Limp | Home Pins | | | | | | | 4.1.20 | Voltage at limp home enable pin | $V_{LHEN}$ | -0.3 | 8.0 | V | _ | | 4.1.21 | Current through limp home enable pin | $I_{LHEN}$ | -0.75<br>-2.0 | 0.75<br>2.0 | mA | | | 4.1.22 | Current through limp home output pin | $I_{LHO}$ | -2.0 | 2.0 | mA | <i>t</i> ≤ 2 min | | - | The state of s | - | | | | 1 | #### **Electrical Characteristics** ### Absolute Maximum Ratings<sup>1)</sup> $T_{\rm j}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin. (unless otherwise specified). | Pos. | Parameter | Symbol | Limit ' | Values | Unit | Conditions | |--------|----------------------------------------------|--------------------|---------|--------|------|-------------------| | | | | min. | max. | | | | 4.1.23 | Voltage at limp home delay pin | $V_{LHD}$ | -0.3 | 5.7 | V | _ | | 4.1.24 | Current through limp home delay pin | $I_{LHD}$ | -1.0 | 1.0 | mA | <i>t</i> ≤ 2 min | | Tempe | eratures | - | | | * | | | 4.1.25 | Junction temperature | $T_{j}$ | -40 | 150 | °C | _ | | 4.1.26 | Dynamic temperature increase while switching | $\Delta T_{\rm j}$ | _ | 60 | K | _ | | 4.1.27 | Storage temperature | $T_{STG}$ | -55 | 150 | °C | _ | | ESD S | usceptibility | | | | 1 | | | 4.1.28 | ESD resistivity HBM | $V_{ESD}$ | | | kV | HBM <sup>6)</sup> | | | OUT pin | | -4 | 4 | | _ | | | other pin | S | -2 | 2 | | _ | - 1) Not subject to production test, specified by design. - 2) Specified $R_{\rm thJA}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). - 3) In accordance to AEC Q100-012 and AEC Q101-006. - 4) $R_1$ is the internal resistance of the load dump pulse generator. - 5) Current limitation is a protection feature. Operation in current limitation is considered as "outside" normal operating range. Protection features are not designed for continuous repetitive operation. - 6) ESD resistivity, HBM according to EIA/JESD 22-A 114B (1.5k $\Omega$ , 100pF). Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. ### 5 Power Supply The SPOC - BTS5590G is supplied by two supply voltages $V_{\rm BB}$ and $V_{\rm DD}$ . The $V_{\rm BB}$ supply line is used by the power switches and by an internal power supply for the limp home function. The limp home power supply is enabled by pin LHEN. As a result, the stand-by current is minimized only when limp home function is disabled. The $V_{\rm DD}$ supply line is used by the SPI related circuitry and for driving the SO line. A capacitor between pins VDD and GND is recommended. There is a power-on reset function implemented for the $V_{\rm DD}$ logic supply voltage. After start-up of the logic power supply, all SPI registers are reset to their default values. The SPI interface including daisy chain function is active as soon as $V_{\rm DD}$ is provided in the specified range independent of $V_{\rm BB}$ . ### 5.1 Power Supply Modes The following table shows all possible power supply modes for $V_{\rm BB}$ , $V_{\rm DD}$ and the internal power supply that is enabled by pin LHEN. | Power Supply Modes | | | | | | | | | |--------------------|-------|-------|-----|-----|--------|-------------|-------------|------------------------| | VBB | 0 V | 0 V | 0 V | 0 V | 13.5 V | 13.5 V | 13.5 V | 13.5 V | | VDD | 0 V | 0 V | 5 V | 5 V | 0 V | 0 V | 5 V | 5 V | | LHEN | 0 V | 5 V | 0 V | 5 V | 0 V | 5 V | 0 V | 5 V | | PROFET operating | _ | _ | _ | _ | 1 | 1 | 1 | 1 | | Watchdog active | _ | _ | _ | _ | _ | <b>√</b> 1) | _ | <b>√</b> 1) | | SPI (logic) | reset | reset | 1 | 1 | reset | reset | 1 | <b>√</b> <sup>2)</sup> | | Stand-by current | _ | _ | _ | _ | 1 | _ | _ | _ | | Idle current | _ | _ | _ | _ | _ | _ | <b>√</b> 3) | _ | | Diagnosis | _ | _ | _ | _ | _ | _ | 1 | <b>✓</b> <sup>4)</sup> | - 1) An active and unserved watchdog will cause limp home mode after overrun. - 2) SPI reset in limp home mode. - 3) When all channels are in OFF-state and all SPI registers are at default values. - 4) Current sense diagnosis not available in limp home mode. To achieve stand-by mode, the limp home block must be disabled (LHEN = 0 V), all channels must be switched off and the thermal latches have to be cleared. As a result the stand-by current $I_{\text{BB(OFF)}}$ is valid as listed. In case of active $V_{\text{DD}}$ supply, the idle mode parameters are valid only, when additionally all SPI registers are at default values (see Section 10.6) e.g. after a reset command. Data Sheet 13 Rev. 1.3, 2007-10-30 ### 5.2 Reset There are several reset trigger implemented in the device. They reset the SPI registers to their default values. The power stages as well as the analog watchdog block are not affected by the reset signals. The first SPI transmission after any kind of reset contains at pin SO the read information from register OUT, and the transmission error bit TER is set. #### **Power-On Reset** The power-on reset is released, when $V_{\rm DD}$ voltage level is higher than $V_{\rm DD(PO)}$ . The SPI interface can be accessed after wake up time $t_{\rm WU(PO)}$ . #### **Reset Command** There is a reset command available to reset all register bits of the register bank and the diagnosis registers. As soon as HWCR.RST = 1, a reset is triggered equivalent to power-on reset. The SPI interface can be accessed after transfer delay time $t_{CS(td)}$ . #### **Limp Home Mode** In limp home mode, the SPI write-registers are reset. The SPI interface is operating normally, so the limp home register bits LHO and LHEN as well as the error flags can be read. Data Sheet 14 Rev. 1.3, 2007-10-30 ### 5.3 Electrical Characteristics #### **Electrical Characteristics Power Supply** Unless otherwise specified: $V_{\rm BB}$ = 9 V to 16 V, $V_{\rm DD}$ = 3.8 V to 5.5 V, $T_{\rm j}$ = -40 °C to +150 °C. typical values: $V_{\rm BB}$ = 13.5 V, $V_{\rm DD}$ = 4.3 V, $T_{\rm j}$ = 25 °C. | Pos. | Parameter | Symbol | Liı | nit Valu | ıes | Unit | <b>Test Conditions</b> | |--------|---------------------------------------------------------------|-------------------------|-----------------|----------|--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------| | | | | min. typ. | | max. | | | | 5.3.1 | Operating voltage power switch | $V_{BB}$ | 4.5 | _ | 28 | V | _ | | 5.3.2 | Operating voltage watchdog | $V_{\rm BB(WD)}$ | 9 | _ | 28 <sup>1)</sup> | V | _ | | 5.3.3 | Operating voltage for Watchdog memory in case of undervoltage | V <sub>BB(WD</sub> | 3 <sup>1)</sup> | _ | V <sub>BB(WD</sub> | V | - | | 5.3.4 | Stand-by current for whole device with loads | $I_{BB(OFF)}$ | | | | μΑ | $V_{\rm DD}$ = 0 V $V_{\rm LHEN}$ = 0 V $V_{\rm IN}$ = 0 V | | | | | _ | 1.2 | 3 | | $T_{\rm j}$ = 25 °C | | | | | _ | _ | 3 | | $T_{\rm j} \leq 85$ °C <sup>1)</sup> | | | | | _ | _ | 50 | | $T_{\rm j}$ = 150 °C | | | Idle current for whole device with loads | $I_{\mathrm{BB(idle)}}$ | | | | μΑ | $\begin{split} V_{\mathrm{DD}} &= 5 \; \mathrm{V} \\ V_{\mathrm{LHEN}} &= 0 \; \mathrm{V} \\ V_{\mathrm{IN}} &= 0 \; \mathrm{V} \end{split}$ | | | | | _ | _ | 3 | | $T_{\rm i}$ = 25 °C | | | | | _ | _ | 3 | | $T_{\rm j} \leq 85 {\rm ^{\circ}C^{1}}$ | | | | | _ | _ | 50 | | T <sub>j</sub> = 150 °C | | 5.3.5 | Logic supply voltage | $V_{DD}$ | 3.8 | _ | 5.5 | V | _ | | 5.3.6 | Logic supply current | $I_{DD}$ | _ | 45 | 150 | μΑ | $V_{\text{CS}} = 0 \text{ V}$<br>$f_{\text{SCLK}} = 0 \text{ Hz}$ | | 5.3.7 | Logic idle current | $I_{\mathrm{DD(idle)}}$ | - | 15 | 35 | μΑ | $V_{\text{CS}} = V_{\text{dd}}$<br>$f_{\text{SCLK}} = 0 \text{ Hz}$ | | 5.3.8 | Operating current for whole device | $I_{GND}$ | _ | 10 | 20 | mA | $f_{\rm SCLK}$ = 0 Hz | | 5.3.9 | Power-On reset threshold voltage | $V_{\rm DD(PO)}$ | _ | _ | 3.8 | V | _ | | 5.3.10 | Power-On wake up time | $t_{\rm WU(PO)}$ | _ | _ | 500 | μS | _ | <sup>1)</sup> Not subject to production test, specified by design. Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing at $V_{BB}$ = 13.5 V, $V_{DD}$ = 4.3 V and $T_j$ = 25 °C. Data Sheet 15 Rev. 1.3, 2007-10-30 ### 5.4 Command Description ### **HWCR** ### **Hardware Configuration Register** | $W/\overline{R}$ | 4 | 3 | 2 | 1 | 0 | |------------------|-----|-----|-----|-----|-----| | read | LHO | WDL | SBM | PWM | CTL | | write | RST | WDL | 0 | PWM | CTL | | Field | Bits | Туре | Description | |-------|------|------|-----------------------------------------| | LHO | 4 | r | Limp Home Out | | | | | Normal operation | | | | | 1 Device in reset due to limp home mode | | RST | 4 | w | Reset Command | | | | | Normal operation | | | | | 1 Execute reset command | ### 6 Power Stages The high-side power stages are built by N-channel vertical power MOSFETs (DMOS) with charge pumps. There are five channels implemented in the device. Each channel can be switched on via an input pin or via SPI register OUT. Channels 0, 1 and 2 provide a load type configuration for bulbs or LEDs in register WDLR. The load type configuration is allowed to be changed in OFF-state only. ### 6.1 Output ON-State Resistance The on-state resistance $R_{\rm DS(ON)}$ depends on the supply voltage $V_{\rm BB}$ as well as on the junction temperature $T_{\rm j}$ . Figure 5 shows those dependencies. The behavior in reverse polarity mode is described in Section 7.3. Figure 5 Typical On-State Resistance ### 6.2 Input Circuit There are two ways of using the input pins in combination with the OUT SPI register by programming the HWCR.PWM parameter. - HWCR.PWM = 0: A channel is switched on either by the according OUT register bit or the input pin. - HWCR. PWM = 1: A channel is switched on by the according OUT register bit only, when the input pin is high. In this configuration, a PWM signal can be given to the input pin and the channel is activated by the SPI register OUT. Figure 6 shows the complete input switch matrix. Figure 6 Input Switch Matrix The current sink to ground at the input pins ensures that the input signal is low in case of an open input pin. The zener diode protects the input circuit against ESD pulses. ### 6.3 Power Stage Output The power stages are built to be used in high side configuration (Figure 7). Figure 7 Power Stage Output The power DMOS switches with a dedicated slope, which is optimized in terms of EMC emission. Figure 8 Switching a Load (resistive) When switching off inductive loads with high-side switches, the voltage $V_{\rm OUT}$ drops below ground potential, because the inductance intends to continue driving the current. To prevent destruction of the device, there is a voltage clamp mechanism implemented that limits that negative output voltage to a certain level ( $V_{\rm ON(CL)}$ (6.4.3)). See Figure 7 for details. The maximum allowed load inductance is limited. Data Sheet 18 Rev. 1.3, 2007-10-30 #### 6.4 **Electrical Characteristics** ### **Electrical Characteristic Power Stages** Unless otherwise specified: $V_{\rm BB}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C. typical values: $V_{\rm BB}$ = 13.5 V, $T_{\rm j}$ = 25 °C. | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | arameter | Symbol | L | imit Values | | Limit Values | | Unit | Test Conditions | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|------|-------------|------|--------------|---------------------------------------------------------------|------|-----------------| | 6.4.1 On-State resistance $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | min. | typ. | max. | | | | | | channel 0, 1 $ \begin{array}{ccccccccccccccccccccccccccccccccccc$ | Characteristics | | | | | | | | | | channel 0, 1 - 22.8 - $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 2.6$ - 39 50 - 74 - $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 2.6$ WDLR. LEDn = 1 - 74 - $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 700$ channel 2 - 31.5 - $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 700$ WDLR. LEDn = 0 $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 700$ WDLR. LEDn = 0 $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 2.6$ WDLR. LEDn = 0 $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 2.6$ WDLR. LEDn = 1 - 91 - $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 2.6$ WDLR. LEDn = 1 $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 700$ To $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 700$ To $^{1)}T_j = 25 ^{\circ}\text{C}, I_L = 700$ | n-State resistance | $R_{DS(ON)}$ | | | | mΩ | | | | | channel 2 $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | channel 0, 1 | | | | | | | | | | channel 2 $ \begin{array}{ccccccccccccccccccccccccccccccccccc$ | | | _ | | _ | | $^{1)}T_{\rm j}$ = 25 °C, $I_{\rm L}$ = 2.6 A | | | | channel 2 $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | _ | 39 | 50 | | | | | | channel 2 $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | _ | 74 | _ | | | | | | channel 2 $ \begin{array}{ccccccccccccccccccccccccccccccccccc$ | | | _ | | 150 | | $T_{\rm i} = 150 {\rm ^{\circ}C}, I_{\rm L} = 700 {\rm mA}$ | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | , L | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | channel 2 | | | | | | WDLR.LEDn = 0 | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | _ | | _ | | $^{1)}T_{\rm j}$ = 25 °C, $I_{\rm L}$ = 2.6 A | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | _ | 62 | 80 | | | | | | $-$ 204 240 $T_{\rm j} = 150 ^{\circ}\text{C}, I_{\rm L} = 700$ | | | | 01 | | | | | | | | | | _ | | 240 | | | | | | | | | | | | | , L | | | | channel 3, 4 - 81 - $^{1)}T_i = 25 ^{\circ}\text{C}, I_L = 1 \text{A}$ | channel 3, 4 | | _ | 81 | _ | | $^{1)}T_{\rm j}$ = 25 °C, $I_{\rm L}$ = 1 A | | | | | | | _ | 157 | 200 | | $T_{\rm j}$ = 150 °C, $I_{\rm L}$ = 1 A | | | | 6.4.2 Output voltage drop limitation at small load currents $V_{\rm DS(NL)}$ mV | | $V_{\mathrm{DS(NL)}}$ | | | | mV | | | | | channel 0, 1, 2 | channel 0, 1, 2 | | _ | 35 | _ | | $I_{\rm L}$ = 35 mA | | | | channel 3, 4 – 35 – $I_L$ = 35 mA | channel 3, 4 | | _ | 35 | _ | | $I_{\rm L}$ = 35 mA | | | | 6.4.3 Output clamp $V_{\text{ON(CL)}}$ 40 47 54 V $I_{\text{L}}$ = 20 mA | utput clamp | $V_{ON(CL)}$ | 40 | 47 | 54 | V | <i>I</i> <sub>L</sub> = 20 mA | | | | 6.4.4 Output leakage current per $I_{L(OFF)}$ $\mu A$ $V_{IN}$ = 0 V | utput leakage current per | 7 | | | | μΑ | $V_{\text{IN}} = 0 \text{ V}$ | | | | channel OUT.OUTn = 0 | nannel | | | | | | OUT.OUTn = 0 | | | | channel 0, 1 $-$ 0.1 10 $V_{LHEN} = 0 \text{ V}$ | channel 0, 1 | | _ | 0.1 | | | | | | | $\left \begin{array}{c c c c c c c c c c c c c c c c c c c $ | | | _ | _ | | | | | | | channel 2 | channel 2 | | _ | 0.1 | | | $V_{\text{LHEN}} = 0 \text{ V}$ | | | | 40 V <sub>LHEN</sub> = 5 V | | | _ | _ | | | | | | | channel 3, 4 $-$ 0.1 8 $V_{LHEN} = 0 \text{ V}$<br>- 40 $V_{LHEN} = 5 \text{ V}$ | channel 3, 4 | | _ | 0.1 | | | | | | | LILIN | worse current canability per | I | _ | _ | 40 | Λ | | | | | 6.4.5 Inverse current capability per channel $-I_{L(IC)}$ A No influence on functionality of | | L(IC) | | | | ^ | | | | | | | | | | | | unaffected channels 1) | | | | channel 0, 1, 2 | channel 0, 1, 2 | | _ | 2.5 | _ | | _ | | | | channel 3, 4 - 1.0 | | | _ | | _ | | _ | | | ### **Electrical Characteristic Power Stages** Unless otherwise specified: $V_{\rm BB}$ = 9 V to 16 V, $T_{\rm i}$ = -40 °C to +150 °C. typical values: $V_{\rm BB}$ = 13.5 V, $T_{\rm j}$ = 25 °C. | Pos. | Parameter | Symbol | Li | Limit Values | | | Test Conditions | | |--------|-----------------------------------------------------------|-----------------|------|--------------|------------|------|--------------------------------------------------------------------------------------------------------------------|--| | | | İ | min. | typ. max. | | | | | | Thern | nal Resistance | | | l . | 1 | | | | | 6.4.6 | Junction to Case | $R_{thJC}$ | _ | _ | 20 | K/W | 1) | | | 6.4.7 | Junction to Ambient, all channels active | $R_{thJA}$ | _ | 40 | _ | K/W | 1) 2) | | | Input | Characteristics | - | | | * | | | | | 6.4.8 | L-input level | $V_{IN(L)}$ | -0.3 | _ | 1.0 | V | - | | | 6.4.9 | H-input level | $V_{IN(H)}$ | 2.6 | _ | 5.5 | V | - | | | 6.4.10 | L-input current | $I_{IN(L)}$ | 3 | 25 | 75 | μΑ | V <sub>IN</sub> = 0.4 V | | | 6.4.11 | H-input current | $I_{IN(H)}$ | 10 | 40 | 75 | μΑ | V <sub>IN</sub> = 5 V | | | Timin | gs | - | | | | | | | | 6.4.12 | Turn-on time to 90% $V_{\rm BB}$ channel 0, 1, 2 | t <sub>ON</sub> | - | _ | 250 | μS | $V_{\rm BB}$ = 13.5 V<br>WDLR.LEDn = 0<br>$R_{\rm I}$ = 6.8 $\Omega$ | | | | | | - | _ | 100 | | WDLR.LEDn = 1 $R_{L} = 33 \Omega$ | | | | channel 3, 4 | | _ | _ | 250 | | $R_{\rm L}$ = 18 $\Omega$ | | | 6.4.13 | Turn-off time to 10% $V_{\rm BB}$ channel 0, 1, 2 | $t_{OFF}$ | - | - | 290<br>120 | μS | $V_{\rm BB}$ = 13.5 V WDLR.LEDn = 0 $R_{\rm L}$ = 6.8 $\Omega$ WDLR.LEDn = 1 | | | | | | | | | | $R_{L}$ = 33 $\Omega$ | | | | channel 3, 4 | | _ | _ | 290 | | $R_{\rm L}$ = 18 $\Omega$ | | | 6.4.14 | Turn-on slew rate 30% to 70% $V_{\rm BB}$ channel 0, 1, 2 | $dV/dt_{ON}$ | 0.1 | _ | 0.5<br>1.5 | V/μs | $V_{\rm BB}$ = 13.5 V<br>WDLR.LEDn = 0<br>$R_{\rm L}$ = 6.8 $\Omega$<br>WDLR.LEDn = 1<br>$R_{\rm L}$ = 33 $\Omega$ | | | | channel 3, 4 | | 0.1 | _ | 0.5 | | $R_{\rm L} = 18 \ \Omega$ | | | 6.4.15 | Turn-off slew rate 70% to 30% $V_{\rm BB}$ | $-dV/dt_{org}$ | | | 3.0 | V/us | V <sub>BB</sub> = 13.5 V | | | | channel 0, 1, 2 | TAY TOPP | 0.1 | _ | 0.5 | | WDLR.LEDn = 0 $R_{L} = 6.8 \Omega$ | | | | | | 0.1 | _ | 1.5 | | WDLR.LEDn = 1 $R_{L} = 33 \Omega$ | | | | channel 3, 4 | | 0.1 | _ | 0.5 | | $R_1 = 18 \Omega$ | | <sup>1)</sup> Not subject to production test, specified by design. <sup>2)</sup> Specified $R_{\rm thJA}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). ### 6.5 Command Description ### OUT ### **Output Configuration Registers** | W/R | RB | 5 | 4 | 3 | 2 | 1 | 0 | |------------|----|---|------|------|------|------|------| | read/write | 0 | 0 | OUT4 | OUT3 | OUT2 | OUT1 | ОПТ0 | | Field | Bits | Type | Description | |--------------|------|------|-------------------------------| | OUTn | n | r/w | Set Output Mode for Channel n | | n = 4 to 0 | | | Channel n is switched off | | | | | 1 Channel n is switched on | ### **WDLR** ### **Watchdog and LED Mode Configuration Register** | $W/\overline{R}$ | 4 | 3 | 2 | 1 | 0 | |------------------|----|-----|------|------|------| | read | WI | DC | LED2 | LED1 | LED0 | | write | WE | OTR | LED2 | LED1 | LED0 | | Field | Bits | Туре | Description | |------------|------|------|-----------------------------| | LEDn | n | rw | Set LED Mode for Channel n | | n = 2 to 0 | | | 0 Channel n is in bulb mode | | | | | 1 Channel n is in LED mode | ### **HWCR** ### **Hardware Configuration Register** | $W/\overline{R}$ | 4 | 3 | 2 | 1 | 0 | |------------------|-----|-----|-----|-----|-----| | read | LHO | WDL | SBM | PWM | CTL | | write | RST | WDL | 0 | PWM | CTL | | Field | Bits | Туре | Description | |-------|------|------|-------------------------------------------------------------------| | PWM | 1 | rw | PWM Configuration | | | | | <b>0</b> Input signal OR-combined with according OUT register bit | | | | | 1 Input signal AND-combined with according OUT register bit | ### 7 Protection Functions The device provides embedded protective functions, which are designed to prevent IC destruction under fault conditions described in this data sheet. Fault conditions are considered as "outside" normal operating range. Protective functions are neither designed for continuous nor for repetitive operation. ### 7.1 Over Load Protection The load current $I_{\rm L}$ is limited by the device itself in case of over load or short circuit to ground. There are multiple steps of current limitation which are selected automatically depending on the voltage $V_{\rm DS}$ across the power DMOS. Please note that the voltage at the OUT pin is $V_{\rm BB}$ - $V_{\rm DS}$ . Please refer to following figures for details. Figure 9 Current Limitation Channels 0, 1 (minimum values) Figure 10 Current Limitation Channels 2 (minimum values) Figure 11 Current Limitation Channels 3, 4 (minimum values) Current limitation to the value $I_{L(LIM)}$ is realized by increasing the resistance of the output channel, which leads to rapid temperature rise inside. ### 7.2 Over Temperature Protection A temperature sensor for each channel causes an overheated channel to switch off latched to prevent destruction ( also even in case of $V_{\rm DD}$ = 0V). All over temperature latches are cleared by SPI command HWCR.CTL = 1. Figure 12 Shut Down by Over Temperature ### 7.3 Reverse Polarity Protection In reverse polarity mode, power dissipation is caused by the intrinsic body diode of each DMOS channel as well as each ESD diode of the logic pins. The reverse current through the channels has to be limited by the connected loads. The current trough the ground pin, sense pin IS, the logic power supply pin VDD, the SPI pins and the watchdog pins has to be limited as well (please refer to the maximum ratings listed on Page 11). Note: No other protection mechanism such as temperature protection or current limitation is active during reverse polarity. ### 7.4 Over Voltage Protection In addition to the output clamp for inductive loads as described in **Section 6.3**, there is a clamp mechanism available for over voltage protection. The current through the ground connection has to be limited during over voltage. Please note that in case of over voltage the pin GND may have a high voltage offset to the module ground. #### 7.5 Loss of Ground In case of complete loss of the device ground connections, but connected load ground, the SPOC - BTS5590G securely changes to or stays in off-state. ### 7.6 Loss of $V_{\rm bb}$ In case of loss of $V_{\rm bb}$ connection in on-state, all inductance of the loads has to be demagnetized through the ground connection or through an additional path from VBB to ground. When a diode is used in the ground path for reverse polarity reasons, the ground connection is not available for demagnetization. Then for example, a resistor can be placed in parallel to the diode or a suppressor diode can be used between VBB and GND. #### 7.7 **Electrical Characteristics** ### **Electrical Characteristics Protection Functions** Unless otherwise specified: $V_{\rm BB}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C typical values: $V_{\rm BB}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol Limit Values | | | es | Unit | <b>Test Conditions</b> | |-------|--------------------------------------|-------------------------|------|-------------------|------------------|------|----------------------------------------| | | | | min. | typ. | max. | | | | Over | Load Protection | , | | | | | | | 7.7.1 | Load current limitation | $I_{L(LIM)}$ | | | | Α | $V_{\rm DS}$ = 7 V | | | channel 0 | , | 24 | _ | 48 <sup>1)</sup> | | WDLR.LEDn = ( | | | | | 7 | _ | 18 <sup>1)</sup> | | WDLR.LEDn = 1 | | | channel 1 | | 24 | _ | 48 <sup>1)</sup> | | WDLR.LEDn = 0 | | | | | 7 | _ | 18 <sup>1)</sup> | | WDLR.LEDn = 1 | | | channel 2 | | 24 | _ | 48 <sup>1)</sup> | | WDLR.LEDn = 0 | | | | | 7 | _ | 18 <sup>1)</sup> | | WDLR.LEDn = 1 | | | channel 3 | | 12 | _ | 27 <sup>1)</sup> | | _ | | | channel 4 | | 12 | _ | 27 <sup>1)</sup> | | _ | | 7.7.2 | Initial short circuit shut down time | $t_{OFF(SC)}$ | | | | μS | $T_{\rm jStart}$ = 25 °C <sup>1)</sup> | | | channel 0, 1 | | _ | 550 | _ | | WDLR.LEDn = ( | | | | | _ | 500 | _ | | WDLR.LEDn = 1 | | | channel 2 | | _ | 400 | _ | | WDLR.LEDn = 0 | | | | | _ | 350 | _ | | WDLR.LEDn = 1 | | | channel 3, 4 | | _ | 400 | _ | | _ | | Over | Temperature Protection | , | | | | | | | 7.7.3 | Thermal shut down temperature | $T_{\rm j(SC)}$ | 150 | 170 <sup>1)</sup> | _ | °C | _ | | 7.7.4 | Thermal hysteresis | $\Delta T_{\rm i}$ | _ | 7 | _ | K | 1) | | Reve | rse Battery | | | 1 | l . | | | | 7.7.5 | Drain-Source diode voltage | $-V_{\mathrm{DS(rev)}}$ | | | | mV | <i>T</i> <sub>i</sub> = 150 °C | | | $(V_{OUT} > V_{bb})$ | | | | | | , | | | channel 0, 1 | | _ | 600 | _ | | $I_{\rm L}$ = -2.5 A | | | channel 2 | | _ | 620 | _ | | $I_{\rm L}$ = -2.5 A | | | channel 3, 4 | | _ | 600 | _ | | $I_1 = -1 \text{ A}$ | | Over | Voltage | | | | I. | | _ | | 7.7.6 | Overvoltage protection | $V_{\mathrm{BB(AZ)}}$ | 40 | 47 | 54 | V | $I_{\rm BB}$ = 4 mA | | Loss | of GND protection | (/ | | 1 | 1 | | ı | | 7.7.7 | Output current while GND | $I_{L(GND)}$ | _ | _ | 1 | mA | 1) | | | disconnected | (/ | | | | | | | | | ٠. | | | | | 1 | <sup>1)</sup> Not subject to production test, specified by design. ### 7.8 Command Description ### **HWCR** ### **Hardware Configuration Register** | $W/\overline{R}$ | 4 | 3 | 2 | 1 | 0 | |------------------|-----|-----|-----|-----|-----| | read | LHO | WDL | SBM | PWM | CTL | | write | RST | WDL | 0 | PWM | CTL | | Field | Bits | Type | Description | |-------|------|------|--------------------------------------| | CTL | 0 | rw | Clear Thermal Latch | | | | | Thermal latches are untouched | | | | | 1 Command: Clear all thermal latches | ### 8 Diagnosis For diagnosis purpose, the SPOC - BTS5590G provides a current sense signal and the diagnosis word at SPI. There is a current sense multiplexer implemented that is controlled via SPI. The sense signal can also be disabled by SPI command. A switch bypass monitor allows to detect a short circuit between the output pin and the battery voltage. Please refer to Figure 13 for details. Figure 13 Block Diagram: Diagnosis For diagnosis feedback at different operation modes, please see following table. Table 1 Operation Modes 1) | Operation Mode | Input Level | <b>Output Level</b> | Current | Error Flag | HWCR. | |-------------------------------|-------------|---------------------|------------------------------|--------------------|-------| | | OUT.OUTn | $V_{OUT}$ | Sense $I_{\rm IS}$ | ERRn <sup>2)</sup> | SBM | | Normal Operation (OFF) | L/0 | GND | Z | 0 | 1 | | Short Circuit to GND | (OFF-state) | GND | Z | 0 | 1 | | Over Temperature | | Z | Z | 0 | Х | | Short Circuit to $V_{\rm BB}$ | | $V_{BB}$ | Z | 0 | 0 | | Open Load | | Z | Z | 0 | Х | | Normal Operation (ON) | H/1 | ~V <sub>BB</sub> | $I_{\rm L} / k_{\rm ILIS}$ | 0 | 0 | | Current Limitation | (ON-state) | < V <sub>BB</sub> | Z | 1 | х | | Short Circuit to GND | | ~GND | Z | 1 | 1 | | Over Temperature | | Z | Z | 1 <sup>3)</sup> | х | | Short Circuit to $V_{\rm BB}$ | | $V_{BB}$ | $< I_{\rm L} / k_{\rm ILIS}$ | 0 | 0 | | Open Load | | $V_{BB}$ | Z | 0 | 0 | <sup>1)</sup> L = low level, H = high level, Z = high impedance, potential depends on leakage currents and external circuit x = undefined <sup>2)</sup> The error flags are latched until they are transmitted in the standard diagnosis word via SPI <sup>3)</sup> The over temperature flag is set latched and can be cleared by SPI command HWCR.CTL ### 8.1 Diagnosis Word at SPI The standard diagnosis at the SPI interface provides information about each channel. The error flags, an OR combination of the over temperature flags and the over load monitoring signals are provided in the SPI standard diagnosis bits ERRn. The over load monitoring signals are latched in the error flags and cleared each time the standard diagnosis is transmitted via SPI. In detail, they are cleared between the second and third raising edge of the SCLK signal. The over temperature flags, which cause an overheated channel to stay switched off, are latched directly at the gate control block. The latches are cleared by SPI command HWCR.CTL. #### Please note: The over temperature information is latched twice. When transmitting a clear thermal latch command (HWCR.CLT), the error flag is cleared during command transmission of the next SPI frame and ready for latching after the third raising edge of the SCLK signal. As a result, the first standard diagnosis information after a CTL command will indicate a failure mode at the previously affected channels although the thermal latches have been cleared already. In case of continuous over load, the error flags are set again immediately because of the over load monitoring signal. In case of high duty cyle (off state of output $< t_{\rm off-state\_min}$ ) the $V_{\rm DS}$ might not be equal to $V_{\rm DD}$ during the off state of the power Mosfet. The over load monitoring signals might be set and latched in the error flags. See Application Note "Software Strategy for Diagnosis during PWM-Operation" for more details. ### 8.2 Load Current Sense Diagnosis There is a current sense signal available at pin IS which provides a current proportional to the load current of one selected channel. The selection is done by a multiplexer which is configured via SPI. The current sense signal (ratio $k_{\rm ILIS}$ = $I_{\rm L}$ / $I_{\rm S}$ ) is provided as long as no failure mode occurs. The ratio $k_{\rm ILIS}$ can be adjusted to the load type (LED or bulb) via SPI register WDLR for channels 0 to 2. Usually a resistor $R_{\rm IS}$ is connected from the current sense pin to GND. It is recommended to use resistors 2.5 k $\Omega$ < $R_{\rm IS}$ < 7 k $\Omega$ . A typical value is 3.3 k $\Omega$ . Figure 14 Current Sense Ratio $k_{\text{ILIS}}$ Channel 0,1 1) <sup>1)</sup> The curves show the behavior based on characterization data. The marked points are guaranteed in this Data Sheet in **Section 8.4** (Position **8.4.1**). Figure 15 Current Sense Ratio $k_{\rm ILIS}$ Channel 2 1) Figure 16 Current Sense Ratio $k_{\rm ILIS}$ Channel 3, 4 $^{\rm 1)}$ In case of over current as well as over temperature, the current sense signal of the affected channel is switched off. To distinguish between over temperature and over load, the SPI diagnosis word can be used. Whereas the over load flag is cleared every time the diagnosis is transmitted, the over temperature flag is cleared by a dedicated SPI command (HWCR.CTL). Details about timings between the current sense signal $I_{\rm IS}$ and the output voltage $V_{\rm OUT}$ and the load current $I_{\rm L}$ can be found in **Figure 17**. <sup>1)</sup> The curves show the behavior based on characterization data. The marked points are guaranteed in this Data Sheet in **Section 8.4** (Position **8.4.1**). Figure 17 Timing of Current Sense Signal #### **Current Sense Multiplexer** There is a current sense multiplexer implemented in the SPOC - BTS5590G that routes the sense current of the selected channel to the diagnosis pin IS. The channel is selected via SPI register DCR.MUX. The sense current also can be disabled by SPI register DCR.MUX. For details on timing of the current sense multiplexer, please refer to Figure 18. Figure 18 Timing of Current Sense Multiplexer ### 8.3 Switch Bypass Diagnosis To detect short circuit to $V_{\rm DD}$ , there is a switch bypass monitor implemented. In case of short circuit between the output pin OUT and $V_{\rm BB}$ in ON-state, the current will flow through the power transistor as well as through the short circuit (bypass) with undefined ratio. As a result, the current sense signal will show lower values than expected by the load current. In OFF-state, the output voltage will stay close to $V_{\rm BB}$ potential which means a small $V_{\rm DS}$ . The switch bypass monitor compares the voltage $V_{\rm DS}$ across the power transistor of that channel which is selected by the current sense multiplexer (DCR.MUX) with threshold $V_{\rm DS(SB)}$ . The result of comparison can be read in SPI register HWCR.SBM. The switch bypass monitor is active in ON- as well as in OFF-state. ### 8.4 Electrical Characteristics ### **Electrical Characteristics Diagnosis** Unless otherwise specified: $V_{\rm BB}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C typical values: $V_{\rm BB}$ = 13.5 V, $T_{\rm j}$ = 25 °C | s. Paramete | er | Symbol | Limit Values | | | Unit | <b>Test Conditions</b> | | |--------------|---------------------------|------------|--------------|------|------|------|--------------------------------|--| | | | | min. | typ. | max. | | | | | d Current S | ense | | | | | | | | | 1 Current se | ense ratio | $k_{ILIS}$ | | | | | | | | channel 0 | , 1 (bulb): | | | | | | WDLR.LEDn = 0 | | | | $I_{\rm L} = 1.3$ | 3 A | 2400 | 3100 | 3800 | | T <sub>i</sub> = -40 °C | | | | $I_{L} = 2.6$ | 6 A | 2400 | 3000 | 3500 | | | | | | $I_{\perp}$ = 6.0 | ) A | 2500 | 3000 | 3500 | | _ | | | | $I_{\rm L} = 1.3$ | ВА | 2450 | 3030 | 3600 | | <i>T</i> <sub>i</sub> = 150 °C | | | | $I_{\rm L}^{-} = 2.6$ | 6 A | 2450 | 3000 | 3350 | | | | | | $I_{\perp}$ = 6.0 | ) A | 2700 | 3000 | 3300 | | _ | | | channel 0 | ,1 (LED): | | | | | | WDLR.LEDn = 1 | | | | $I_{\rm L} = 35 {\rm r}$ | nΑ | 400 | 1300 | 2200 | | T <sub>i</sub> = -40 °C | | | | $I_{L} = 0.3$ | 3 A | 600 | 1100 | 1600 | | | | | | $I_{L} = 0.7$ | 7 A | 650 | 1030 | 1400 | | _ | | | | $I_{L} = 2.0$ | ) A | 750 | 950 | 1150 | | _ | | | | $I_{L} = 35 \text{ r}$ | mA | 500 | 1250 | 2000 | | <i>T</i> <sub>i</sub> = 150 °C | | | | $I_{L} = 0.3$ | 3 A | 650 | 1080 | 1500 | | | | | | $I_{L} = 0.7$ | 7 A | 700 | 1000 | 1300 | | _ | | | | $I_{L} = 2.0$ | ) A | 800 | 965 | 1130 | | _ | | | channel 2 | (bulb): | | | | | | WDLR.LEDn = 0 | | | | $I_{L} = 1.3$ | 3 A | 2400 | 3100 | 3800 | | T <sub>i</sub> = -40 °C | | | | $I_{\perp}$ = 2.6 | 6 A | 2400 | 3000 | 3500 | | _ | | | | $I_{\perp} = 3.5$ | 5 A | 2500 | 3000 | 3500 | | _ | | | | $I_{\rm L} = 1.3$ | ВА | 2450 | 3000 | 3600 | | <i>T</i> <sub>i</sub> = 150 °C | | | | $I_{L} = 2.6$ | 6 A | 2450 | 3000 | 3350 | | | | | | $I_{\perp} = 3.5$ | 5 A | 2700 | 3000 | 3300 | | _ | | | channel 2 | (LED): | | | | | | WDLR.LEDn = 1 | | | | $I_{\rm L}$ = 35 r | mA | 400 | 1300 | 2200 | | $T_{\rm j}$ = -40 °C | | | | $I_{L} = 0.3$ | | 600 | 1100 | 1600 | | _ | | | | $I_{L} = 0.7$ | 7 A | 650 | 1000 | 1400 | | _ | | | | $I_{L} = 1.3$ | 3 A | 750 | 950 | 1150 | | _ | | | | $I_{\rm L}$ = 35 r | mA | 500 | 1250 | 2000 | | <i>T</i> <sub>j</sub> = 150 °C | | | | $I_{L} = 0.3$ | | 650 | 1080 | 1500 | | _ | | | | $I_{L} = 0.7$ | | 700 | 1000 | 1300 | | _ | | | | $I_{\rm L} = 1.3$ | 3 A | 800 | 965 | 1130 | | _ | | | channel 3 | | | | | | | | | | | $I_{L} = 0.3$ | | 550 | 975 | 1400 | | $T_{\rm j}$ = -40 °C | | | | $I_{L} = 0.6$ | | 650 | 925 | 1200 | | _ | | | | $I_{\rm L} = 1.3$ | | 700 | 875 | 1050 | | _ | | | | $I_{L} = 2.0$ | ) A | 700 | 875 | 1050 | | _ | | ### **Electrical Characteristics Diagnosis** Unless otherwise specified: $V_{\rm BB}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C typical values: $V_{\rm BB}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol | I Limit Values | | | Unit | <b>Test Conditions</b> | | |--------|--------------------------------------------------------------|-----------------------|----------------|----------|------|------|----------------------------------------------------------------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | $I_{\rm L} = 0.3 {\rm A}$ | | 600 | 950 | 1300 | | <i>T</i> <sub>i</sub> = 150 °C | | | | $I_{L} = 0.6 \text{ A}$ | | 680 | 890 | 1100 | | | | | | $I_{L} = 1.3 \text{ A}$ | | 720 | 875 | 1030 | | _ | | | | $I_{L} = 2.0 \text{ A}$ | | 720 | 875 | 1030 | | _ | | | 8.4.2 | Current sense voltage limitation | $V_{\rm IS(LIM)}$ | -8% | $V_{dd}$ | 8% | V | $I_{\rm IS}$ = 1 mA | | | 8.4.3 | Current sense leakage / offset current | $I_{IS(en)}$ | _ | _ | 2 | μА | $I_{\rm L}$ = 0 DCR.MUX = $000_{\rm B}$ | | | 8.4.4 | Current sense leakage, while diagnosis disabled | $I_{IS(dis)}$ | _ | _ | 1 | μА | $I_{L} = I_{L(nom)}$<br>DCR.MUX = 111 <sub>B</sub> | | | 8.4.5 | Current sense settling time after channel activation | $t_{\sf sIS(ON)}$ | | | | μS | $V_{\rm BB}$ = 13.5 V<br>$I_{\rm L}$ = $I_{\rm L(nom)}$<br>$R_{\rm IS}$ = 4.7 k $\Omega$ | | | | | | _ | _ | 300 | | WDLR.LEDn = 0 | | | | | | _ | _ | 115 | | WDLR.LEDn = 1 | | | 8.4.6 | Current sense desettling time after channel deactivation | $t_{\sf dIS(OFF)}$ | _ | _ | 25 | μS | $V_{\rm BB}$ = 13.5 V <sup>1)</sup> $I_{\rm L}$ = $I_{\rm L(nom)}$ $R_{\rm IS}$ = 4.7 k $\Omega$ WDLR.LEDn = 0 | | | | | | _ | _ | 25 | | WDLR.LEDn = 1 | | | 8.4.7 | Current sense settling time after change of load current | $t_{\rm sIS(LC)}$ | | | | μS | $V_{\rm BB}$ = 13.5 V <sup>1)</sup> $R_{\rm IS}$ = 4.7 k $\Omega$ WDLR.LEDn = 0 | | | | channel 0, 1, 2 | | _ | _ | 30 | | $I_{\rm L}$ = 1.3 A to 2.6 A | | | | channel 3, 4 | | - | _ | 30 | | $I_{\rm L}$ = 0.6 A to 1.3 A | | | 3.4.8 | Current sense settling time after current sense activation | $t_{\sf sIS(EN)}$ | _ | _ | 25 | μS | $R_{\rm IS} = 4.7 \text{ k}\Omega$<br>DCR.MUX:111 <sub>B</sub> -> 000 <sub>E</sub> | | | 3.4.9 | Current sense settling time after multiplexer channel change | $t_{\sf sIS(MUX)}$ | _ | _ | 30 | μS | $R_{\rm IS} = 4.7 \text{ k}\Omega$<br>DCR.MUX:000 <sub>B</sub> -> 001 <sub>E</sub> | | | 3.4.10 | Current sense deactivation time | $t_{\sf dIS(MUX)}$ | _ | _ | 25 | μS | $^{1)}R_{IS}$ = 4.7 kΩ<br>DCR.MUX: 001 <sub>B</sub> -> 111 | | | 3.4.11 | Off state time during PWM operation | $t_{\rm off}$ | 350 | _ | _ | μs | WDLR.LEDn = 0 | | | | | state_min | 150 | _ | _ | | WDLR.LEDn = 1 | | | witc | h Bypass Monitor | | 1 | 1 | 1 | 1 | 1 | | | | Switch bypass monitor threshold | $V_{\mathrm{DS(SB)}}$ | 0.7 | _ | 2.5 | V | _ | | | | · · · · · · · · · · · · · · · · · · · | רס(סם) | 1 | 1 | 1 | | | | <sup>1)</sup> Not subject to production test, specified by design. ### 8.5 Command Description ### DCR ### **Diagnosis Control Registers** | 4 | 3 | 2 | 1 | 0 | |---|---|---|-----|---| | 0 | 0 | | MUX | 1 | | | | | | | | Field | Bits | Туре | Description | |-------|------|------|----------------------------------------------------| | MUX | 2:0 | rw | Set Current Sense Multiplexer Configuration | | | | | 000 current sense of channel 0 is routed to IS pin | | | | | 001 current sense of channel 1 is routed to IS pin | | | | | 010 current sense of channel 2 is routed to IS pin | | | | | 011 current sense of channel 3 is routed to IS pin | | | | | 100 current sense of channel 4 is routed to IS pin | | | | | 101 IS pin is high impedance | | | | | 110 IS pin is high impedance | | | | | 111 IS pin is high impedance | #### **HWCR** ### **Hardware Configuration Register** | W/R | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----| | read | LHO | WDL | SBM | PWM | CTL | | write | RST | WDL | 0 | PWM | CTL | | Field | Bits | Type | Description | |-------|------|------|-----------------------------------------------------------------------------------------| | SBM | 2 | r | Switch Bypass Monitor <sup>1)</sup> $0 V_{DS} < V_{DS(SB)}$ $1 V_{DS} > V_{DS(SB)}$ | <sup>1)</sup> Invalid in stand-by mode ### **Standard Diagnosis** | CS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|------|-----|------|------|------|------|------| | TER | 0 | LHEN | WDL | ERR4 | ERR3 | ERR2 | ERR1 | ERR0 | | Field | Bits | Туре | escription | | | |--------------|------|------|-------------------------|--|--| | ERRn | n | r | Error flag Channel n | | | | n = 4 to 0 | | | 0 normal operation | | | | | | | 1 failure mode occurred | | | ### 9 Limp Home The SPOC - BTS5590G provides a sophisticated watchdog function with trigger state machine to build a secure limp home signalling. The fail safe block is supplied via $V_{\rm BB}$ and provides an output signal at pin LHO in case of watchdog overrun independently of $V_{\rm DD}$ . There is an enable pin LHEN available which is usually connected to the ignition signal of the car. As soon as the limp home function is enabled, the watchdog is started and must be served. The timing can be adjusted in a wide range by choosing the appropriate capacitor. For calculation of the watchdog timing, please refer to **Section 9.1**. The watchdog is served via a trigger state machine, which starts at a defined state when limp home has been enabled. As a result, the state machine might also be reset to this startup state due to a voltage drop at pin LHEN. A watchdog overrun causes the LHO pin to turn from tri-state to a high signal. This signal can be utilized to switch on dedicated channels by connecting LHO to the appropriate input pins and it is suitable to turn other hardware of the system into limp home mode as well. Once the watchdog has been overrun, it can be reset by a low signal at pin LHEN only. There is no software reset mechanism implemented for this function to make sure, a faulty software can not turn off the limp home mode. The status of the watchdog as well as the trigger state machine can be read via SPI. As a result, the micro controller can perform a watchdog check via SPI. Please see following Figure 19 for details. Figure 19 Block Diagram: Limp Home ### 9.1 Watchdog The watchdog function is built as analog trigger watchdog with external capacitor $C_{\rm WD}$ as time base. A high signal at pin LHEN enables the watchdog. A constant current loads the external capacitor, so the voltage rise is linear. When the watchdog is served, the capacitor is discharged to level $V_{\rm LHD(R)}$ and the cycle starts again. Please see following figure for details. Figure 20 Watchdog Behavior The limp home out signal (LHO) is generated, when the voltage at pin LHD exceeds threshold $V_{\text{LHD(O)}}$ . In this case, all SPI registers are reset, but the read-only parameters (LHO, ERRn) are still available. The SPI interface including daisy chain capability is not affected by this reset signal. As a result it can be accessed normally. The maximum watchdog serve time which is the minimum watchdog overrun time $t_{\text{WD(O,min)}}$ is calculated by following formula: $$t_{\text{WD(O,min)}} = \frac{C_{\text{WD(min)}} \cdot (V_{\text{LHD(O,min)}} - V_{\text{LHD(R,max)}})}{I_{\text{LHD(C,max)}}}$$ (1) The maximum watchdog overrun time $t_{WD(O,max)}$ is calculated by following formula: $$t_{\text{WD(O,max)}} = \frac{C_{\text{WD(max)}} \cdot (V_{\text{LHD(O,max)}} - V_{\text{LHD(R,min)}})}{I_{\text{LHD(C,min)}}}$$ (2) There is an under voltage reset implemented in the watchdog block. In case of $V_{\rm BB}$ lower than the operating voltage range of the watchdog (Position 5.3.2, $V_{\rm bb(WD)}$ ), the LHO driver is deactivated and the external capacitor $C_{\rm WD}$ is discharged. As soon as the voltage rises above the under voltage threshold, the capacitor is charged again and the LHO driver is activated. In case of fast $V_{\rm BB}$ transients between $V_{\rm BB(WD\ memory)min}$ and $V_{\rm BB(WD)\ min}$ voltage and $V_{\rm LHD} > V_{\rm LHD(R)}$ the watchdog capacitor $C_{\rm WD}$ is only discharged as long as the voltage is below $V_{\rm BB(WD)\ min}$ . I.e. in case of very short transients the charging or discharging process will continue after the disturbance with the same mode (charging or discharging) as before the voltage break down as long as $V_{\rm LHD} > V_{\rm LHD(R)}$ . ### 9.2 Trigger State Machine A trigger state machine is implemented to ensure secure limp home signalling. Figure 21 Trigger State Machine There are two bits in the SPI register block (WDLR.WDTR) that have to be subsequently increased to serve the watchdog. The WDLR.WDC parameter is increased by the device itself as soon as the capacitor is discharged below threshold $V_{\text{LHD(R)}}$ . The watchdog lock (HWCR.WDL) is set, when an incorrect WDLR.WDTR value (WDLR.WDTR <> WDLR.WDC) has been written via SPI. To serve the watchdog then, the lock bit has to be cleared and the correct WDLR.WDTR value (WDLR.WDTR = WDLR.WDC) has to be written. The HWCR.WDL bit is also part of the standard diagnosis (WDL) and can be monitored at each SPI access. The lock of the state machine trigger ensures that only correct handling will serve the watchdog. Any incorrect WDLR.WDTR value will lock the trigger for the watchdog, which will overrun after the specified timings. The trigger state machine is reset to the default values (see Section 10.6) by the following events: - Pin LHEN = low - Pin LHO = 1 (limp home mode) - The reset sources described in Section 5.2 ### 9.3 Electrical Characteristics ### **Electrical Characteristics Limp Home** Unless otherwise specified: $V_{\rm BB}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C, $V_{\rm LHEN}$ = 5 V. typical values: $V_{\rm BB}$ = 13.5 V, $T_{\rm j}$ = 25 °C. | Pos. | Parameter | Symbol | Li | mit Valu | ies | Unit | <b>Test Conditions</b> | | |--------|---------------------------------------|------------------------|------|----------|------|------|------------------------------------------------|--| | | | | min. | typ. | max. | | | | | Limp | Home | | | | | | | | | 9.3.1 | H-output voltage level of pin LHO | V <sub>LHO(H)</sub> | 5 | _ | 9 | V | $V_{\text{LHD}}$ = 5 V $I_{\text{LHO}}$ = 1 mA | | | 9.3.2 | Current limitation of pin LHO | $I_{LHO(lim)}$ | 2 | _ | _ | mA | <i>V</i> <sub>LHD</sub> = 5 V | | | Watc | ndog | • | | • | • | | • | | | 9.3.3 | Charge current for C <sub>WD</sub> | $I_{LHD(C)}$ | 15 | 22 | 30 | μΑ | _ | | | 9.3.4 | Discharge current for C <sub>WD</sub> | $-I_{\mathrm{LHD}(D)}$ | 300 | _ | _ | μΑ | _ | | | 9.3.5 | Overrun threshold voltage at pin LHD | $V_{LHD(O)}$ | 4.0 | 4.4 | 4.8 | V | _ | | | 9.3.6 | Recharge threshold voltage at pin LHD | $V_{LHD(R)}$ | 0.4 | 0.5 | 0.6 | V | _ | | | Input | Characteristics | | | • | • | | • | | | 9.3.7 | L-input level at pin LHEN | $V_{LHEN(L)}$ | -0.3 | _ | 1.0 | V | _ | | | 9.3.8 | H-input level at pin LHEN | $V_{LHEN(H)}$ | 2.6 | _ | 5.5 | V | _ | | | 9.3.9 | L-input current through pin LHEN | $I_{LHEN(L)}$ | 3 | _ | 85 | μΑ | V <sub>LHEN</sub> = 0.4 V | | | 9.3.10 | H-input current through pin LHEN | $I_{LHEN(H)}$ | 7 | 30 | 85 | μΑ | $V_{LHEN}$ = 5 V | | ### 9.4 Command Description ### **WDLR** ### Watchdog and LED Mode Configuration Register | $W/\overline{R}$ | 4 | 3 | 2 | 1 | 0 | |------------------|----|----|------|------|------| | read | WI | oc | LED2 | LED1 | LED0 | | write | WE | TR | LED2 | LED1 | LED0 | | Field | Bits | Type | Description | |-------|------|------|-----------------------------------------------------------| | WDC | 4:3 | r | Watchdog trigger state machine counter (default value 11) | | WDTR | 4:3 | W | Watchdog trigger register (default value 00) | ### **HWCR** ### **Hardware Configuration Register** | $W/\overline{R}$ | 4 | 3 | 2 | 1 | 0 | |------------------|-----|-----|-----|-----|-----| | read | LHO | WDL | SBM | PWM | CTL | | write | RST | WDL | 0 | PWM | CTL | | Field | Bits | Type | Description | |-------|------|------|--------------------------------------------| | LHO | 4 | r | Limp Home Out | | | | | Device is in normal operation mode | | | | | 1 Device is in limp home mode | | WDL | 3 | rw | Watchdog Lock | | | | | Watchdog can be served | | | | | 1 Watchdog state machine trigger is locked | ### **Standard Diagnosis** | CS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|------|-----|------|------|------|------|------| | TER | 0 | LHEN | WDL | ERR4 | ERR3 | ERR2 | ERR1 | ERR0 | | Field | Bits | Type | Description | | | |-------|------|------|--------------------------------------------|--|--| | LHEN | 6 | r | Limp Home Enable | | | | | | | 0 L-input signal at pin LHEN | | | | | | | 1 H-input signal at pin LHEN | | | | WDL | 5 | r | Watchdog Lock | | | | | | | Watchdog can be served | | | | | | | 1 Watchdog trigger state machine is locked | | | ### 10 Serial Peripheral Interface (SPI) The serial peripheral interface (SPI) is a full duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and $\overline{\text{CS}}$ . Data is transferred by the lines SI and SO at the rate given by SCLK. The falling edge of $\overline{\text{CS}}$ indicates the beginning of an access. Data is sampled in on line SI at the falling edge of $\overline{\text{CS}}$ . A modulo 8 counter ensures that data is taken only, when a multiple of 8 bit has been transferred. The interface provides daisy chain capability. Figure 22 Serial Peripheral Interface ### 10.1 SPI Signal Description ### **CS** - Chip Select: The system micro controller selects the SPOC - BTS5590G by means of the $\overline{CS}$ pin. Whenever the pin is in low state, data transfer can take place. When $\overline{CS}$ is in high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state. ### CS High to Low transition: — - The requested information is transferred into the shift register. - SO changes from high impedance state to high or low state depending on the logic OR combination between the transmission error flag (TER) and the signal level at pin SI. As a result, even in daisy chain configuration, a high signal indicates a faulty transmission. This information stays available to the first rising edge of SCLK. ### CS Low to High transition: - Command decoding is only done, when after the falling edge of CS exactly a multiple (1, 2, 3, ...) of eight SCLK signals have been detected. In case of faulty transmission, the transmission error flag (TER) is set and the command is ignored. - Data from shift register is transferred into the addressed register. #### **SCLK - Serial Clock:** This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in low state whenever chip select $\overline{\text{CS}}$ makes any transition. #### SI - Serial Input: Serial input data bits are shifted-in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. The input data consists of two parts, control bits followed by data bits. Please refer to **Section 10.5** for further information. #### **SO Serial Output:** Data is shifted out serially at this pin, the most significant bit first. SO is in high impedance state until the $\overline{CS}$ pin goes to low state. New data will appear at the SO pin following the rising edge of SCLK. Please refer to Section 10.5 for further information. Data Sheet 37 Rev. 1.3, 2007-10-30 ### 10.2 Daisy Chain Capability The SPI of SPOC - BTS5590G provides daisy chain capability. In this configuration several devices are activated by the same $\overline{\text{CS}}$ signal $\overline{\text{MCS}}$ . The SI line of one device is connected with the SO line of another device (see Figure 23), in order to build a chain. The ends of the chain are connected with the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK which is connected to the SCLK line of each device in the chain. Figure 23 Daisy Chain Configuration In the SPI block of each device, there is one shift register where one bit from SI line is shifted in each SCLK. The bit shifted out occures at the SO pin. After eight SCLK cycles, the data transfer for one device has been finished. In single chip configuration, the $\overline{\text{CS}}$ line must turn high to make the device accept the transferred data. In daisy chain configuration, the data shifted out at device 1 has been shifted in to device 2. When using three devices in daisy chain, three times eight bits have to be shifted through the devices. After that, the $\overline{\text{MCS}}$ line must turn high (see Figure 24). Figure 24 Data Transfer in Daisy Chain Configuration ### 10.3 Timing Diagrams Figure 25 Timing Diagram SPI Access #### 10.4 **Electrical Characteristics** ### **Electrical Characteristics SPI** Unless otherwise specified: $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C, $V_{\rm dd}$ = 3.8 V to 5.5 V typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C, $V_{\rm dd}$ = 4.3 V | Pos. | Parameter | Symbol | Limit Values | | | Unit | Test Conditions | | |---------|----------------------------------------------------------------------------------------|---------------------------------------------|-------------------------|-----------|------------|------|--------------------------------------------------------------------------------------------------------------------|--| | | | | min. | typ. max. | | | | | | Input C | Characteristics (CS, SCLK, SI) | | | 1 | | | 1 | | | 10.4.1 | L level of pin | | | | | V | V <sub>DD</sub> = 4.3 V | | | | CS | $V_{CS(L)}$ | -0.3 | _ | 1.0 | | _ | | | | SCLK | $V_{SCLK(L)}$ | -0.3 | _ | 1.0 | | _ | | | - | SI | $V_{SI(L)}$ | -0.3 | _ | 1.0 | | _ | | | 10.4.2 | H level of pin | 17 | 0.0 | | | V | $V_{\rm DD}$ = 4.3 V | | | | CS<br>SCLK | 00(11) | 2.6<br>2.6 | _ | 5.5<br>5.5 | | _ | | | | SI | $V_{\text{SCLK(H)}}$ | 2.6 | _ | 5.5 | | _ | | | 10.4.3 | L-input pull-up current at CS pin | V <sub>SI(H)</sub> | 10 | 30 | 85 | μА | $V_{\rm DD}$ = 4.3 V, $V_{\rm CS}$ = 0 V | | | 10.4.4 | H-input pull-up current at CS pin | I <sub>CS(L)</sub> | 3 | _ | 85 | μΑ | $V_{\rm DD} = 4.3 \text{ V}, V_{\rm CS} = 0 \text{ V}$<br>$V_{\rm DD} = 4.3 \text{ V}, V_{\rm CS} = 2.6 \text{ V}$ | | | 10.4.5 | L-input pull-down current at pin | $I_{\text{CS(H)}}$ | 3 | | 0.5 | | $V_{\rm DD} = 4.3 \text{ V}, V_{\rm CS} = 2.0 \text{ V}$ | | | 10.4.5 | SCLK | I | 3 | _ | 75 | μΑ | $V_{\text{DD}} = 4.3 \text{ V}$<br>$V_{\text{SCLK}} = 0.4 \text{ V}$ | | | | SI | $I_{\mathrm{SCLK(L)}}$ $I_{\mathrm{SI(L)}}$ | 3 | _ | 75 | | $V_{\rm SI} = 0.4 \text{ V}$ | | | 10.4.6 | H-input pull-down current at pin | -SI(L) | | | | μA | $V_{\rm DD}$ = 4.3 V | | | | SCLK | $I_{\rm SCLK(H)}$ | 10 | 30 | 75 | pu t | $V_{\text{SCLK}} = 4.3 \text{ V}$ | | | | SI | OOLIV(II) | 10 | 30 | 75 | | $V_{\rm SI} = 4.3 \rm V$ | | | Output | Characteristics (SO) | - ( ) | | 1 | | | | | | 10.4.7 | L level output voltage | $V_{SO(L)}$ | 0 | _ | 0.5 | V | $I_{SO}$ = -0.5 mA | | | 10.4.8 | H level output voltage | $V_{SO(H)}$ | V <sub>DD</sub> - 0.5 V | _ | $V_{DD}$ | V | $I_{SO}$ = 0.5 mA, $V_{DD}$ = 4.3 V | | | 10.4.9 | Output tristate leakage current | $I_{\rm SO(OFF)}$ | -10 | _ | 10 | μΑ | $V_{\rm CS} = V_{\rm DD}$ | | | Timing | s | , | | | | | | | | 10.4.10 | Serial clock freqency | $f_{\sf SCLK}$ | 0 | _ | 1 | MHz | _ | | | 10.4.11 | Serial clock period | t <sub>SCLK(P)</sub> | 1 | _ | _ | μS | _ | | | 10.4.12 | Serial clock high time | t <sub>SCLK(H)</sub> | 500 | _ | _ | ns | - | | | 10.4.13 | Serial clock low time | t <sub>SCLK(L)</sub> | 500 | _ | _ | ns | - | | | 10.4.14 | Enable lead time (falling $\overline{\text{CS}}$ to rising SCLK) | t <sub>CS(lead)</sub> | 1 | _ | _ | μS | _ | | | 10.4.15 | Enable lag time (falling SCLK to rising CS) | $t_{\rm CS(lag)}$ | 1 | _ | _ | μS | - | | | 10.4.16 | Transfer delay time (rising $\overline{\text{CS}}$ to falling $\overline{\text{CS}}$ ) | $t_{\mathrm{CS(td)}}$ | 2 | - | - | μS | _ | | | 10.4.17 | Data setup time (required time SI to falling SCLK) | $t_{\rm SI(su)}$ | 100 | _ | - | ns | _ | | | 10.4.18 | Data hold time (falling SCLK to SI) | t <sub>SI(h)</sub> | 100 | _ | _ | ns | _ | | | 10.4.19 | Output enable time (falling $\overline{\text{CS}}$ to SO valid) | t <sub>SO(en)</sub> | _ | _ | 1 | μs | $C_{\rm L}$ = 20 pF <sup>1)</sup> | | ### **Electrical Characteristics SPI** Unless otherwise specified: $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C, $V_{\rm dd}$ = 3.8 V to 5.5 V typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C, $V_{\rm dd}$ = 4.3 V | Pos. | Parameter | Symbol | Li | mit Val | ues | Unit | <b>Test Conditions</b> | | |---------|---------------------------------------------------------------------|----------------------|------|---------|------|------|-----------------------------------|--| | | | | min. | typ. | max. | | | | | 10.4.20 | Output disable time (rising $\overline{\text{CS}}$ to SO tri-state) | t <sub>SO(dis)</sub> | _ | _ | 1 | μs | $C_{\rm L}$ = 20 pF <sup>1)</sup> | | | 10.4.21 | Output data valid time with capacitive load | t <sub>SO(v)</sub> | _ | _ | 500 | ns | $C_{\rm L}$ = 20 pF <sup>1)</sup> | | <sup>1)</sup> Not subject to production test, specified by design. Data Sheet 40 Rev. 1.3, 2007-10-30 ### 10.5 SPI Protocol | | CS <sup>1)</sup> | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------------------|-------------------------|------------|---------|------|------|------|----------|------| | | | Write Regis | ter | | , | ! | | | | | SI | | 1 ADDR | | | | | DATA | | | | | | Read Register | | | | | | | | | SI | | 0 | AD | DR | х | х | х | х | 0 | | | | Read Standard Diagnosis | | | | | | | | | SI | | 0 | х | х | х | х | х | х | 1 | | | | Standard Di | iagnosis | | • | • | | | | | SO | TER | 0 | LHEN | WDL | ERR4 | ERR3 | ERR2 | ERR1 | ERR0 | | | | Second Fra | me of Read | Command | | | | <u> </u> | | | SO | TER | 1 | AD | DR | | | DATA | | | <sup>1)</sup> The SO pin shows this information between $\overline{\text{CS}}$ hi -> lo and first SCLK lo -> hi transition. Note: Reading a register needs two SPI frames. In the first frame the RD command is sent. In the second frame the output at SPI signal SO will contain the requested information. A new command can be executed in the second frame. | Field | Bits | Type | Description | |--------------|------|------|-------------------------------------------------------------------| | TER | CS | r | Transmission Error | | | | | O Previous transmission was successful (modulo 8 clocks received) | | | | | 1 Previous transmission failed or first transmission after reset | | ADDR | 6:5 | rw | Address | | | | | Pointer to register for read and write command | | DATA | 4:0 | rw | Data | | | | | Data written to or read from register selected by address ADDR | | LHEN | 6 | r | Limp Home Enable | | | | | 0 L-input signal at pin LHEN | | | | | 1 H-input signal at pin LHEN | | WDL | 5 | r | Watchdog Lock | | | | | Watchdog can be served | | | | | 1 Watchdog trigger state machine is locked | | ERRx | х | r | Diagnosis of Channel x | | x = 4 to 0 | | | 0 No failure | | | | | 1 Over temperature, over load or short circuit | ### 10.6 Register Overview | Name | W/R | Addr | 4 | 3 | 2 | 1 | 0 | default <sup>1)</sup> | |------|-----|-----------------|------|-------------------|------|------|------|-----------------------| | OUT | W/R | 00 <sub>B</sub> | OUT4 | OUT3 | OUT2 | OUT1 | OUT0 | 00 <sub>H</sub> | | WDLR | R | 01 <sub>B</sub> | WI | WDC | | LED1 | LED0 | 18 <sub>H</sub> | | | W | 01 <sub>B</sub> | WE | TR | LED2 | LED1 | LED0 | 00 <sub>H</sub> | | HWCR | R | 10 <sub>B</sub> | LHO | WDL | SBM | PWM | CTL | 00 <sub>H</sub> | | | W | 10 <sub>B</sub> | RST | WDL <sup>2)</sup> | 0 | PWM | CTL | 00 <sub>H</sub> | | DCR | W/R | 11 <sub>B</sub> | 0 | 0 | | MUX | | 07 <sub>H</sub> | <sup>1)</sup> The default values are set after reset. <sup>2)</sup> Can be cleared only via SPI. The bit is set by internal signals. **Application Description** ## 11 Application Description Figure 26 Application Circuit Example Package Outlines SPOC - BTS5590G ### 12 Package Outlines SPOC - BTS5590G Figure 27 PG-DSO-36-34 (Plastic Dual Small Outline Package) ### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). **Revision History** ## 13 Revision History | Revision | Date | Changes | |----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.3 | 07-10-30 | Chapter 7.1 Current limitation curves channels 0, 1 added | | | | Chapter 11 Package outline drawing changed | | 1.2 | 07-08-28 | 4.1 Conditions updated | | | | <ul> <li>4.1 and 6.4: footnote change to: Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu).</li> <li>4.1.4 Conditions updated</li> </ul> | | | | 4.1.28 Definition change | | | | • 5.2 Reset Command : $t_{CS(td)}$ change to : $t_{CS(td)}$ . | | | | <ul> <li>8.4.3 New parameter: Current sense leakage / offset current</li> <li>Max Input Voltage value change to 40 Volts</li> </ul> | | 1.1 | 07-03-05 | <ul> <li>Product summary Green Product (ROHS compliant) and AEC Qualified added</li> <li>4.1.12 Current through input pins min value change to -0.75mA</li> <li>4.1.21 Current through limp home enable pin min value change to -0.75mA</li> <li>Chapter 9.1 In case of fast V<sub>BB</sub> transients between V<sub>BB(WD memory)min</sub> and V<sub>BB(WD) min</sub> voltage and V<sub>LHD</sub> &gt; V<sub>LHD(R)</sub> the watchdog capacitor C<sub>WD</sub> is only discharged as long as the voltage is below V<sub>BB(WD) min</sub>. I.e. in case of very short transients the charging or discharging process will continue after the disturbance with the same mode (charging or discharging) as before the voltage break down as long as V<sub>LHD</sub> &gt; V<sub>LHD(R)</sub>.</li> <li>Chapter 5.3 New parameter defined: V<sub>BB(WD memory)</sub></li> <li>Chapter 6 R<sub>on</sub> definition changed</li> <li>Chapter 9.2 DCR change to WDLR</li> <li>Chapter 7.2 (also even in case of V<sub>dd</sub> = 0V) added.</li> <li>Basic Feature: Green Logo added</li> <li>Chapter 8.1 In case of high duty cyle (off state of output &lt; t<sub>off state_min</sub>) the V<sub>DS</sub> might not be equal to V<sub>BB</sub> during the off state of the power Mosfet. The over load monitoring signals might be set and latched in the error flags. See Application Note "Software Strategy for Diagnosis during PWM-Operation" for more details</li> <li>Table 8.4.10 Off stateTime during PWM operation definition</li> <li>Chapter 11 68nF added between V<sub>BB</sub> and Gnd</li> <li>page 18: register read value added</li> <li>New template DIN A4 V1.2</li> </ul> | Edition 2007-10-30 Published by Infineon Technologies AG 81726 Munich, Germany © 2007 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). ### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.