## **Data Sheet**



#### Description

APDS-9700 is a signal conditioning IC that enhances the performance and robustness of the optical sensors used for proximity or object detection.

APDS-9700 is a single chip solution that consists of a LED driver circuit, sunlight cancellation and built-in LED stuck high protection circuit integrated into a single chip. APDS-9700 has artificial light immunity and is also operational under the sun. Design flexibility is optimized as APDS-9700 can be paired up with an integrated proximity sensor or discrete pair solution.

APDS-9700 can be disabled to maximize power savings and battery life in applications such as portable or battery-operated devices. The LED current of the optical proximity sensors can be configured to different levels using a limiting resistor at the LEDA pin. APDS-9700 also provides user flexibility to control the pulse width with suitable burst rate, duty cycle and frequency that can reduce power consumption. These low power consumption features makes it also ideal for low power mobile and handheld devices.

APDS-9700 is capable of operating at voltage supply ranging from 2.4 V to 3.6 V. APDS-9700 has two separate output pins for analog and digital outputs. This provides flexibility to use either the analog or digital output (or both) depending on the requirements of the application.

The device is packaged in 8-pin QFN package measuring 0.55mm(H) x 2mm(W) x 2mm(L).

#### **Ordering Information**

| Part Number   | Package     | Shipping Option |
|---------------|-------------|-----------------|
| APDS-9700-020 | Tape & Reel | 2500            |

#### **Application Support Information**

The Application Engineering Group is available to assist you with the application design associated with APDS-9700 module. You can contact them through your local sales representatives for additional details.

#### Features

- Low power consumption
  - LED pulse width control
  - Low shut down current
  - External LED drive-current control
- Complete shutdown mode
- Supply voltage : 2.4 V to 3.6 V
- Operational in sunlight conditions up to 100klux(with HSDL-9100)
- Artificial light immunity
- Analog & Digital output available
  - Built in hysteresis comparator for digital output
- LED stuck High protection
- Wide bandwidth Trans-impedance amplifier
- External capacitor and resistor for integration and gain controls
- Flexibility to enhance detection distance up to 200mm with HSDL-9100 or further with external discretes pair
- Small 2mm x 2mm QFN 8-pin package
- Design flexibility to pair with Avago Proximity Sensors or discretes pair solution
- Lead-free & ROHS Compliant

#### **Applications**

- PDA and mobile phones
- Portable and Handheld devices
- Personal Computers/Notebooks
- Amusement/Games/Vending Machines
- Industrial Automation
- Contactless Switches
- Sanitary Automation

## Absolute Maximum Ratings (Ta=25°C)

| Parameter                    | Symbol          | Min. | Max. | Units | Conditions |
|------------------------------|-----------------|------|------|-------|------------|
| Supply Voltage               | V <sub>CC</sub> | 0    | 4.5  | V     |            |
| Input Logic Voltage          | Vi              | 0    | 4.5  | V     |            |
| Reflow Soldering Temperature |                 |      | 260  | °C    |            |

## **Recommended Operating Conditions**

| Parameter             | Symbol          | Min. | Max. | Units | Conditions |
|-----------------------|-----------------|------|------|-------|------------|
| Operating Temperature | T <sub>A</sub>  | -40  | 105  | °C    |            |
| Storage Temperature   | Ts              | -40  | 125  | °C    |            |
| Supply Voltage        | V <sub>CC</sub> | 2.4  | 3.6  | V     |            |

## Electrical & Optical Specifications (Ta=25°C)

| Parameters                       | Symbol           | Minimum | Typical | Maximum | Units | Conditions                                        |
|----------------------------------|------------------|---------|---------|---------|-------|---------------------------------------------------|
| Input                            |                  |         |         |         |       |                                                   |
| Logic High Voltage, LEDON        | V <sub>IH</sub>  | 1.6     |         | Vcc     | V     |                                                   |
| Logic High Voltage, ENB          | V <sub>IH</sub>  | 1.4     |         | Vcc     | V     | For Vcc = 2.4V                                    |
|                                  |                  | 1.5     |         | Vcc     | V     | For $2.4V < Vcc \le 3V$                           |
|                                  |                  | 1.7     |         | Vcc     | V     | For $3V < Vcc \le 3.6V$                           |
| Logic Low Voltage, LEDON         | V <sub>IL</sub>  | 0       |         | 0.3     | V     |                                                   |
| Logic Low Voltage, ENB           | V <sub>IL</sub>  | 0       |         | 0.3     | V     |                                                   |
| Logic High Input Current, LEDON  | I <sub>IH</sub>  |         | 0.1     | 1       | uA    | $V_I \geq V_{IH}$                                 |
| Logic High Input Current, ENB    | IIH              |         | 0.1     | 1       | μΑ    | $V_I \geq V_{IH}$                                 |
| Logic Low Input Current, LEDON   | IIL              |         | 0.1     | 1       | μΑ    | $V_{I} \leq V_{IL}$                               |
| Logic Low Input Current, ENB     | IIL              |         | 0.1     | 1       | μΑ    | $V_{I} \leq V_{IL}$                               |
| Shutdown Current                 | I <sub>SD</sub>  |         | 0.3     | 1       | μΑ    | Vcc=3V, ENB=3V                                    |
| Idle Current                     | lcc              |         | 500     | 650     | μΑ    | Vcc=3V, ENB=0V                                    |
| Output                           |                  |         |         |         |       |                                                   |
| Digital Output                   | V <sub>OL</sub>  | 0       |         | 0.3     | V     | $I_{DOUT(Low)} = 2mA, Vcc = 3V$                   |
| Rise Time(DOUT)                  | T <sub>R</sub>   |         | 1       |         | us    | $Vcc = 3V, R2 = 10k\Omega$ , Frequency = 10kHz    |
| Fall Time(DOUT)                  | T <sub>F</sub>   |         | 1       |         | us    | $Vcc = 3V, R2 = 10k\Omega$ , Frequency = 10kHz    |
| Transmitter                      |                  |         |         |         |       |                                                   |
| Rise Time (LEDA)                 | T <sub>R</sub>   |         | 40      |         | ns    | Vcc = 3V , I <sub>LED</sub> = 120mA, Freq = 10kHz |
| Fall Time (LEDA)                 | T <sub>F</sub>   |         | 40      |         | ns    | Vcc = 3V , I <sub>LED</sub> = 120mA, Freq = 10kHz |
| Max I <sub>LED</sub> Pulse Width | Max-PW           |         | 120     |         | μs    | Vcc=3V, ENB=0V                                    |
| I <sub>LED</sub> Pulse Current   | I <sub>LED</sub> |         | 120     | 300     | mA    | Vcc=3V, R1 = 10Ω                                  |

## Electrical & Optical Specification (continued)

| Parameters                    | Symbol                              | Minimum | Typical | Maximum | Units | Conditions |
|-------------------------------|-------------------------------------|---------|---------|---------|-------|------------|
| Receiver                      |                                     |         |         |         |       |            |
| Photodiode input current (PD) | I <sub>PD</sub>                     | 0       |         | 3       | μΑ    |            |
| Current Gain                  | I <sub>PFiLT</sub> /I <sub>PD</sub> |         | 20      |         | times | Vcc = 3V   |
| Hysterisis Comparator         |                                     |         |         |         |       |            |
| Hysterisis                    | V <sub>HYS</sub>                    |         | 40      |         | mV    | Vcc= 3.0V  |
| Threshold voltage             | $V_{\text{TH}}$                     |         | 655     |         | mV    | Vcc= 3.0V  |
| Sunlight Cancellation         |                                     |         |         |         |       |            |
| DC Current, PD                | I <sub>DC</sub>                     |         | 100     |         | μA    | Vcc= 3.0V  |

## APDS-9700 pin-out and I/O Configurations



Figure 1. APDS-9700 pin-out and I/O Configurations

## I/O Pins Configuration Table

| Pin | Symbol | Туре           | Description                                                                                                                                                                                                                      |
|-----|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | LEDON  | Digital<br>I/P | LED Driver Input<br>LEDA will turn off when LEDON is<br>stuck in high state for > Max-PW                                                                                                                                         |
| 2   | ENB    | Digital<br>I/P | Power Down Enable<br>ENB = 0 Normal mode operation<br>ENB = 1 Shut down mode                                                                                                                                                     |
| 3   | DOUT   | Digital<br>O/P | Digital Output<br>An open drain output that requires<br>a pull-up resistor of recommended<br>value 10k $\Omega$<br>DOUT = Low when V <sub>PFILT</sub> > V <sub>TH</sub><br>DOUT = High when V <sub>PFILT</sub> < V <sub>TH</sub> |
| 4   | GND    | Ground         | Ground                                                                                                                                                                                                                           |
| 5   | PD     | Analog<br>I/P  | Photo-Detector Input Connect<br>to Cathode of photo-detector<br>(proximity sensor)                                                                                                                                               |
| 6   | PFILT  | Analog<br>O/P  | Analog Output<br>Connect to integration circuit<br>(R3 & CX3)                                                                                                                                                                    |
| 7   | LEDA   | Analog<br>O/P  | LED Driver Output<br>Connect to Anode of LED<br>(proximity sensor)<br>LEDA will turn off when LEDON is<br>stuck in high state for > Max-PW                                                                                       |
| 8   | VCC    | Supply         | Voltage Supply                                                                                                                                                                                                                   |

Application Circuit for APDS-9700



Reflective Object

#### Figure 2. Typical Application Circuit for APDS-9700

| Recommended Avago Proximity Sensor | Description                            |
|------------------------------------|----------------------------------------|
| HSDL-9100                          | Integrated Reflective Proximity Sensor |

| Component | Recommended Values ( with HSDL-9100) |
|-----------|--------------------------------------|
| R1        | 10 Ω                                 |
| R2        | 10k Ω                                |
| R3        | 100k $\Omega$ to 500k $\Omega$       |
| CX1       | 100 nF ± 20% X 7R, Ceramic,          |
| CX2       | 6.8 μF ± 20%, Tantalum               |
| CX3       | 3.3 nF ± 20% X 7R, Ceramic           |

## APDS-9700 Block Diagram



Figure 3. APDS-9700 Block Diagram

## APDS-9700 Typical Timing Waveforms



Note: Pulses at LEDON can only be activated at least 20us after ENB turn from high to low.

Figure 4. APDS-9700 Typical Timing Waveforms





Figure 5. Normalized ILED Vs Vcc (T=25  $^\circ\text{C}$  , R1=10 $\Omega$  )







Figure 9. Normalized ICC SD VS VCC (T= $25^{\circ}$ C)



Figure 6. Normalized ILED VS Temp (VCC=3V,R1=10Ω)









#### **APDS-9700 Package Dimensions**



Dimensions in mm. Tolerance ±0.1mm

Figure 11. Package Outline Dimensions and land patterm

# Recommended Minimum Land pattern and Keep-out Area



#### **Keep-out Area Recommendations:**

- 1. Area of Solder Land pattern = 2.3mm x 2.1mm
- Module placement tolerance & keep out on each side with no lead = 0.55mm & keep out on each side solder lead = 0.8mm
- 3. Keep-out area = 3.9mm x 3.2mm

**SOLDER LAND PATTERN** 

Dimension in mm. Tolerances +0.1mm

Figure 12. Recommended Minimum Land pattern and Keep-out Area



## APDS-9700 Tape Dimensions

Figure 13. APDS-9700 Tape Dimensions

## **Reel Drawings**



Figure 14. Reel Dimension Drawing

## **APDS-9700 Packaging**

All APDS-9700 options are shipped in ESD proof package. This part is compliant to JEDEC MSL1.

#### **Recommended Storage Conditions**

| Storage<br>Temperature                 | The units in tape and reel are recommended<br>to be kept in a controlled climate<br>environment, with temp at 25 +5/-10°C and<br>relative humidity at 55 +/-15%. |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Time from<br>unsealing to<br>soldering | This part is compliant to JEDEC MSL-1<br>(unlimited floor life at < 30'C / 85%RH)                                                                                |

#### **Recommended Reflow Profile**



Figure 15. Recommended Reflow Profile

The reflow profile is a straight-line representation of a nominal temperature profile for a convective reflow solder process. The temperature profile is divided into four process zones, each with different  $\Delta T/\Delta time$  temperature change rates or duration. The  $\Delta T/\Delta time$  rates or duration are detailed in the above table. The temperatures are measured at the component to printed circuit board connections.

In process zone P1, the PC board and APDS-9700 pins are heated to a temperature of 150°C to activate the flux in the solder paste. The temperature ramp up rate, R1, is limited to 3°C per second to allow for even heating of both the PC board and APDS-9700 pins.

Process zone P2 should be of sufficient time duration (100 to 180 seconds) to dry the solder paste. The temperature is raised to a level just below the liquidus point of the solder, usually 200°C (392°F).

Process zone P3 is the solder reflow zone. In zone P3, the temperature is quickly raised above the liquidus point of

solder to 255°C (491°F) for optimum results. The dwell time above the liquidus point of solder should be between 20 and 40 seconds. It usually takes about 20 seconds to assure proper coalescing of the solder balls into liquid solder and the formation of good solder connections. Beyond a dwell time of 40 seconds, the intermetallic growth within the solder connections becomes excessive, resulting in the formation of weak and unreliable connections. The temperature is then rapidly reduced to a point below the solidus temperature of the solder, usually 200°C (392°F), to allow the solder within the connections to freeze solid.

Process zone P4 is the cool down after solder freeze. The cool down rate, R5, from the liquidus point of the solder to 25°C (77°F) should not exceed 6°C per second maximum. This limitation is necessary to allow the PC board and APDS-9700 pins to change dimensions evenly, putting minimal stresses on the APDS-9700.

It is recommended to perform reflow soldering no more than twice.

For product information and a complete list of distributors, please go to our web site: www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2010 Avago Technologies. All rights reserved. AV02-0893EN - March 4, 2010

