# Low Noise, Low Drift, Low Power, 3-Axis MEMS Accelerometers **Data Sheet** ADXL356/ADXL357 #### **FEATURES** Hermetic package offers optimal long-term stability 0 g offset vs. temperature (all axes): 0.75 mg/°C maximum Ultralow noise spectral density (all axes): 75 $\mu g/\sqrt{Hz}$ $\textbf{Low power, V}_{\text{SUPPLY}} \, \textbf{(LDO regulator enabled)}$ ADXL356 in measurement mode: 150 $\mu A$ ADXL357 in measurement mode: 200 $\mu A$ ADXL356/ADXL357 in standby mode: 21 μA ADXL356 has user adjustable analog output bandwidth **ADXL357 digital output features** Digital SPI and limited I<sup>2</sup>C interfaces supported 20-bit ADC Data interpolation routine for synchronous sampling Programmable high- and low-pass digital filters Integrated temperature sensor **Voltage range options** V<sub>SUPPLY</sub> with internal regulators: 2.25 V to 3.6 V $V_{1P8ANA}, V_{1P8DIG}$ with internal LDO regulator bypassed: 1.8 V typical $\pm$ 10% Operating temperature range: $-40^{\circ}$ C to $+125^{\circ}$ C 14-terminal, 6 mm $\times$ 5.6 mm $\times$ 2.2 mm, LCC package #### **APPLICATIONS** Inertial measurement units (IMUs)/attitude and heading reference systems (AHRSs) Platform stabilization systems Structural health monitoring Seismic imaging Tilt sensing Robotics Condition monitoring #### **GENERAL DESCRIPTION** The analog output ADXL356 and the digital output ADXL357 are low noise density, low 0 g offset drift, low power, 3-axis accelerometers with selectable measurement ranges. The ADXL356B supports the $\pm 10~g$ and $\pm 20~g$ ranges, the ADXL356C supports the $\pm 10~g$ and $\pm 40~g$ ranges, and the ADXL357 supports the $\pm 10~g$ , $\pm 20~g$ , and $\pm 40~g$ ranges. The ADXL356/ADXL357 offer industry leading noise, minimal offset drift over temperature, and long-term stability, enabling precision applications with minimal calibration. #### **FUNCTIONAL BLOCK DIAGRAMS** Figure 1. ADXL356 Figure 2. ADXL357 The low drift, low noise, and low power ADXL357 enables accurate tilt measurement in an environment with high vibration. The low noise of the ADXL356 over higher frequencies is ideal for condition-based monitoring and other vibration sensing applications. The ADXL357 multifunction pin names may be referenced only by their relevant function for either the serial peripheral interface (SPI) or limited I<sup>2</sup>C interface. <sup>&</sup>lt;sup>1</sup> Protected by U.S. Patents 8,472,270; 9,041,462; 8,665,627; 8,917,099; 6,892,576; 9,297,825; and 7,956,621. # **TABLE OF CONTENTS** | Features 1 | |--------------------------------------------------------------------| | Applications1 | | Functional Block Diagrams1 | | General Description1 | | Revision History3 | | Specifications4 | | Analog Output for the ADXL3564 | | Digital Output for the ADXL3575 | | SPI Digital Interface Characteristics for the ADXL357 | | I <sup>2</sup> C Digital Interface Characteristics for the ADXL357 | | Absolute Maximum Ratings9 | | Thermal Resistance9 | | Recommended Soldering Profile9 | | ESD Caution9 | | Pin Configurations and Function Descriptions | | Typical Performance Characteristics12 | | Root Allan Variance (RAV) ADXL357 Characteristics 20 | | Theory of Operation21 | | Applications Information22 | | Analog Output22 | | Digital Output22 | | Axes of Acceleration Sensitivity | | Power Sequencing | | Power Supply Description | | Overrange Protection | | Self Test | | Filter | | Serial Communications26 | | SPI Protocol | | SPI Bus Sharing | | I <sup>2</sup> C Protocol | | Reading Acceleration or Temperature Data from the Interface | | 27 | | FIFO | | Interrupts | | DATA_RDY29 | | FIFO_FULL | 29 | |----------------------------------------------------------------|----| | FIFO_OVR | 29 | | Activity | 29 | | External Synchronization and Interpolation | 29 | | ADXL357 Register Map | 32 | | Register Definitions | 33 | | Analog Devices ID Register | 33 | | Analog Devices MEMS ID Register | 33 | | Device ID Register | 33 | | Product Revision ID Register | 33 | | Status Register | 33 | | FIFO Entries Register | 34 | | Temperature Data Registers | 34 | | X-Axis Data Registers | 34 | | Y-Axis Data Registers | 35 | | Z-Axis Data Registers | 35 | | FIFO Access Register | 36 | | X-Axis Offset Trim Registers | 36 | | Y-Axis Offset Trim Registers | 36 | | Z-Axis Offset Trim Registers | 37 | | Activity Enable Register | 37 | | Activity Threshold Registers | 37 | | Activity Count Register | 37 | | Filter Settings Register | 38 | | FIFO Samples Register | 38 | | Interrupt Pin (INTx) Function Map Register | 38 | | Data Synchronization | 39 | | I <sup>2</sup> C Speed, Interrupt Polarity, and Range Register | 39 | | Power Control Register | 39 | | Self Test Register | 40 | | Reset Register | 40 | | PCB Footprint Pattern | 41 | | Outline Dimensions | 42 | | Ordering Guide | 12 | #### **REVISION HISTORY** | 6/2020—Rev. 0 to Rev. A | |-----------------------------------------------------------------------| | Changes to Features Section, Applications Section, and General | | Description Section1 | | Changes to Table 14 | | Changes to Table 25 | | Changes to Input Current Parameter, Table 3 | | Changes to Acceleration (Any Axis, 0.1 ms) Parameter, Table 5; | | Thermal Resistance Section; and Table 69 | | Moved Recommended Soldering Profile Section, Figure 5, and | | Table 79 | | Changes to Table 810 | | Changes to Typical Performance Section and Figure 8 to | | Figure 13 | | Changes to Figure 14 to Figure 1913 | | Changes to Figure 23 to Figure 2514 | | Changes to Figure 32 to Figure 3716 | | Changes to Figure 44 Caption, Figure 47 Caption, and Figure 48 | | Caption | | Changes to Figure 50 Caption, Figure 52 Caption, and | | Figure 53 | | Changes to Theory of Operation Section21 | | Changes to Power Sequencing Section, V <sub>1P8ANA</sub> Section, and | | Overrange Protection Section23 | | Changes to Self Test Section, Filter Section, Figure 62, and | | Figure 63 | | Changes to Table 1125 | | Changes to Serial Communications Section and Figure $64 \ldots 26$ | | Added SPI Bus Sharing Section and Figure 65; Renumbered | | Sequentially26 | | Changes to I <sup>2</sup> C Protocol Section27 | | Changes to FIFO Section | | Changes to DRDY Pin Section, FIFO_OVR Section, Activity | |---------------------------------------------------------------| | Section, NVM_BUSY Section, and External Synchronization | | and Interpolation Section | | Changed EXT_SYNC = 00—No External Sync or Interpolation | | Section to EXT_SYNC = 00, EXT_CLK = 0—No External | | Synchronization or Interpolation Section; EXT_SYNC = 10— | | External Sync with Interpolation Section to EXT_SYNC = 10, | | EXT_CLK = 0—External Synchronization with Interpolation | | Section; and EXT_SYNC = 01—External Sync and External | | Clock, No Interpolation Filter Section to EXT_SYNC = 01, | | EXT_CLK = 1—External Synchronization and External Clock, | | No Interpolation Filter Section30 | | Changes to EXT_SYNC = 00, EXT_CLK = 0—No External | | Synchronization or Interpolation Section, EXT_SYNC = 10, | | EXT_CLK = 0—External Synchronization with Interpolation | | Section, Table 13, and EXT_SYNC = 01, EXT_CLK = 1— | | External Synchronization and External Clock, No Interpolation | | Filter Section | | Added EXT_SYNC = 10, EXT_CLK = 1—External | | Synchronization and External Clock, with Interpolation Filter | | Section | | Changes to Table 1431 | | Changes to Figure 74, Figure 75 Caption, and Figure 7631 | | Changes to Temperature Data Registers Section, Table 23, | | Table 24, and Table 2534 | | Changes to Table 27, Table 28, Table 30 and Table 3135 | | Change to Table 42 Title37 | | Changes to Table 44 | | Changes to Reset Register Section40 | | Changes to Figure 7741 | | Changes to Ordering Guide42 | 2/2017—Revision 0: Initial Version # **SPECIFICATIONS** ### **ANALOG OUTPUT FOR THE ADXL356** $T_A = 25$ °C, $V_{SUPPLY} = 3.3$ V, x-axis acceleration and y-axis acceleration = 0 g, z-axis acceleration = 1 g, and full-scale range = $\pm 10$ g, unless otherwise noted. Table 1. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |----------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------|----------|-------|-----------------| | SENSOR INPUT | Each axis | | | | | | Output Full-Scale Range (FSR) | ADXL356B supports two ranges | | ±10, ±20 | | g | | | ADXL356C supports two ranges | | ±10, ±40 | | g | | Resonant Frequency <sup>1</sup> | | | 5.5 | | kHz | | Nonlinearity | ±10 g | | 0.1 | | % FSR | | | ±40 g | | 1.3 | | % FSR | | Cross Axis Sensitivity | | | 1 | | % | | SENSITIVITY | Ratiometric to V <sub>1P8ANA</sub> | | | | | | Sensitivity at Xout, Yout, Zout | ±10 g | 73.6 | 80 | 86.4 | mV/ <i>g</i> | | | ±20 g | 36.8 | 40 | 43.2 | mV/ <i>g</i> | | | ±40 g | 18.4 | 20 | 21.6 | mV/ <i>g</i> | | Sensitivity Change Due to Temperature | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | ±0.01 | | %/°C | | Repeatability <sup>2</sup> | X-axis and y-axis | | 0.1 | | % | | | Z-axis | | 0.2 | | % | | 0 g OFFSET | Each axis, ±10 g | | | | | | 0 g Output for Хоит, Yоит, Zоит | Referred to V <sub>1P8ANA</sub> /2 | -375 | ±125 | +375 | m <i>g</i> | | 0 g Offset vs. Temperature (X-Axis, Y-Axis, and Z-Axis) <sup>3</sup> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -0.75 | ±0.2 | +0.75 | m <i>g/</i> °C | | Repeatability <sup>2</sup> | X-axis and y-axis | | ±4.25 | | m <i>g</i> | | | Z-axis | | ±5 | | m <i>g</i> | | Vibration Rectification Error (VRE) <sup>4</sup> | Offset due to 7.5 $g$ rms vibration, $\pm 10 g$ range, in a 1 $g$ orientation | | <0.1 | | g | | NOISE | | | | | | | Spectral Density⁵ | | | | | | | X-Axis, Y-Axis, and Z-Axis | ±10 g | | 75 | | μ <i>g</i> /√Hz | | | ±40 g | | 110 | | μ <i>g</i> /√Hz | | Velocity Random Walk | ±10 g | | | | | | X-Axis and Y-Axis | | | 38.2 | | mm/sec/√Hr | | Z-Axis | | | 26.5 | | mm/sec/√Hr | | BANDWIDTH | −3 dB, overall transfer function <sup>6</sup> | | 2.4 | | kHz | | SELF TEST | · | | | | | | Output Change | | | | | | | Z-Axis | ±10 <i>g</i> range <sup>7</sup> | 0.5 | 1.25 | 3.0 | g | | POWER SUPPLY | | | | | | | Voltage Range | | | | | | | V <sub>SUPPLY</sub> <sup>8</sup> | | 2.25 | 2.5 | 3.6 | V | | V <sub>DDIO</sub> | | V <sub>1P8DIG</sub> | 2.5 | 3.6 | V | | V <sub>1P8ANA</sub> , V <sub>1P8DIG</sub> | Internal low dropout (LDO) regulator bypassed, V <sub>SUPPLY</sub> = 0 V | 1.62 | 1.8 | 1.98 | V | | Current | | | | | | | Measurement Mode | | | | | | | V <sub>SUPPLY</sub> | LDO regulator enabled | | 150 | | μΑ | | V <sub>1P8ANA</sub> | LDO regulator disabled | | 138 | | μΑ | | V <sub>1P8DIG</sub> | LDO regulator disabled | | 12 | | μΑ | | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |-----------------------------|---------------------------------|------|-----|-------------------|-------| | Standby Mode | | | | | | | $V_{\sf SUPPLY}$ | LDO regulator enabled | | 21 | | μΑ | | <b>V</b> 1P8ANA | LDO regulator disabled | | 7 | | μΑ | | $V_{1P8DIG}$ | LDO regulator disabled | | 10 | | μΑ | | Turn On Time <sup>9</sup> | 10 <i>g</i> range | | <10 | | ms | | | Power-off to standby | | <10 | | ms | | OUTPUT AMPLIFIER | Хоит, Yоит, Zоит, and TEMP pins | | | | | | Swing | No load | 0.03 | | $V_{1P8ANA}-0.03$ | V | | Output Series Resistance | | | 32 | | kΩ | | TEMPERATURE SENSOR | | | | | | | Output at 25°C | | | 967 | | mV | | Scale Factor | | | 3.0 | | mV/°C | | TEMPERATURE | | | | | | | Operating Temperature Range | | -40 | | +125 | °C | <sup>&</sup>lt;sup>1</sup> The resonant frequency is a sensor characteristic. $^3$ The temperature change is $-40^{\circ}$ C to $+25^{\circ}$ C, or $+25^{\circ}$ C to $+125^{\circ}$ C. <sup>5</sup> Based on characterization. <sup>7</sup> ±10 q indicates a test condition. The self test result converted to the acceleration value is independent of the selected range. #### **DIGITAL OUTPUT FOR THE ADXL357** $T_A = 25$ °C, $V_{SUPPLY} = 3.3$ V, x-axis acceleration and y-axis acceleration = 0 g, z-axis acceleration = 1 g, full-scale range = $\pm 10$ g, and output data rate (ODR) = 500 Hz, unless otherwise noted. Note that multifunction pin names may be referenced only by their relevant function. Table 2. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|------------------------------------------------------|--------|---------------------|--------|-----------------| | SENSOR INPUT | Each axis | | | | | | Output Full Scale Range (FSR) | User selectable, supports three ranges | | ±10,<br>±20,<br>±40 | | g | | Nonlinearity | ±10 g | | 0.1 | | % FSR | | | ±40 g | | 1.3 | | % FSR | | Cross Axis Sensitivity | | | 1 | | % | | SENSITIVITY <sup>1</sup> | Each axis | | | | | | X-Axis, Y-Axis, and Z-Axis Sensitivity | ±10 g | 47,104 | 51,200 | 55,296 | LSB/g | | | ±20 g | 23,552 | 25,600 | 27,648 | LSB/g | | | ±40 g | 11,776 | 12,800 | 13,824 | LSB/g | | X-Axis, Y-Axis, and Z-Axis Scale Factor | ±10 g | | 19.5 | | μ <i>g/</i> LSB | | | ±20 g | | 39 | | μ <i>g/</i> LSB | | | ±40 g | | 78 | | μ <i>g/</i> LSB | | Sensitivity Change due to Temperature | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | ±0.01 | | %/°C | | Repeatability <sup>2</sup> | X-axis and y-axis | | 0.1 | | % | | | Z-axis | | 0.2 | | % | | 0 g OFFSET | Each axis, ±10 g | | | | | | X-Axis, Y-Axis, and Z-Axis 0 g Output | | -375 | ±125 | +375 | m <i>g</i> | | 0 <i>g</i> Offset vs. Temperature (X-Axis, Y-Axis, and Z-Axis) <sup>3</sup> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -0.75 | ±0.20 | +0.75 | m <i>g/</i> °C | <sup>&</sup>lt;sup>2</sup> Repeatability is predicted for a 10 year life and includes shifts due to the high temperature operating life (HTOL) ( $T_A = 150^{\circ}$ C, $V_{SUPPLY} = 3.6$ V, and 1000 hours), temperature cycling (−55°C to +125°C and 1000 cycles), velocity random walk, broadband noise, and temperature hysteresis. Repeatability in relation to time follows the square root law. For example, to obtain offset repeatability of the x-axis for 2.5 years, use the following equation: ±4.25 mg × √(2.5 years/10 years) = ±2.125 mg. <sup>&</sup>lt;sup>4</sup> The VRE measurement is the shift in dc offset while the device is subject to 7.5 g rms of random vibration from 50 Hz to 2 kHz. The device under test (DUT) is configured for the ±10 g range and an output data rate of 4 kHz. The VRE scales with the range setting. $<sup>^{6}</sup>$ Overall transfer function includes the sensor mechanical response and all other filters on the signal chain. <sup>8</sup> When VIPBANA and VIPBANA are generated internally, VSUPPLY is valid. To disable the LDO regulator and drive VIPBANA and VIPBANA and VORDIG externally, connect VSUPPLY to VSS. $<sup>^{9}</sup>$ Standby to measurement mode. This specification is valid when the output is within $^{5}$ mg of the final value. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------|-------|------|-----------------| | Repeatability <sup>2</sup> | X-axis and y-axis | | ±4.25 | | m <i>g</i> | | | Z-axis | | ±5 | | m <i>g</i> | | VRE <sup>4</sup> | Offset due to 7.5 $g$ rms vibration, $\pm 10 g$ range, in a 1 $g$ orientation | | <0.1 | | g | | NOISE | | | | | | | Spectral Density <sup>5</sup> | | | | | | | X-Axis, Y-Axis, and Z-Axis | ±10 g | | 75 | | μ <i>g</i> /√Hz | | | ±40 g | | 90 | | μ <i>g</i> /√Hz | | Velocity Random Walk | ±10 g | | | | | | X-Axis and Y-Axis | | | 38.2 | | mm/sec/√H | | Z-Axis | | | 26.5 | | mm/sec/√H | | BANDWIDTH AND OUTPUT DATA RATE | | | | | | | Analog-to-Digital Converter (ADC) Resolution | | | 20 | | Bits | | Low-Pass Filter Passband Frequency | User programmable, Register 0x28 | 0.977 | | 1000 | Hz | | High-Pass Filter Passband Frequency When<br>Enabled (Disabled by Default) | User programmable, Register 0x28 for 4 kHz<br>ODR | 0.0095 | | 10 | Hz | | SELF TEST | | | | | | | Output Change | | | | | | | Z-Axis | ±10 <i>q</i> range <sup>6</sup> | 0.5 | 1.25 | 3.0 | g | | POWER SUPPLY | ±10 g runge | 0.5 | 1.23 | 3.0 | 9 | | Voltage Range | | | | | | | V <sub>SUPPLY</sub> Operating <sup>7</sup> | | 2.25 | 2.5 | 3.6 | V | | Vodio | | V <sub>1P8DIG</sub> | 2.5 | 3.6 | V | | VIPRANA and VIPRDIG | Internal LDO regulator bypassed, V <sub>SUPPLY</sub> = 0 V | 1.62 | 1.8 | 1.98 | V | | Current | internal EDG regulator Sypussea, V30FFEI | 1.02 | 1.0 | 1.50 | | | Measurement Mode | | | | | | | Vsupply | LDO regulator enabled | | 200 | | μA | | V <sub>1P8ANA</sub> | LDO regulator disabled | | 160 | | μΑ | | V <sub>1P8DIG</sub> | LDO regulator disabled | | 35.5 | | μA | | Standby Mode | | | 55.5 | | P | | Vsupply | LDO regulator enabled | | 21 | | μA | | V <sub>1P8ANA</sub> | LDO regulator disabled | | 7 | | μΑ | | V <sub>1P8DIG</sub> | LDO regulator disabled | | 10 | | μΑ | | Turn On Time <sup>8</sup> | ±10 g range | | <10 | | ms | | | Power-off to standby | | <10 | | ms | | TEMPERATURE SENSOR | , | 1 | - | | | | Output at 25°C | | | 1885 | | LSB | | Scale Factor | | | -9.05 | | LSB/°C | | TEMPERATURE | | 1 | | | | | Operating Temperature Range | | -40 | | +125 | °C | <sup>&</sup>lt;sup>1</sup> Characterized but not 100% tested. <sup>&</sup>lt;sup>2</sup> Repeatability is predicted for a 10 year life and includes shifts due to the HTOL ( $T_A = 150^{\circ}\text{C}$ , $V_{\text{SUPPLY}} = 3.6 \text{ V}$ , and 1000 hours), temperature cycling ( $-55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ and 1000 cycles), velocity random walk, broadband noise, and temperature hysteresis. Repeatability in relation to time follows the square root law. For example, to obtain offset repeatability of the x-axis for 2.5 years, use the following equation: $\pm 4.25 \text{ mg} \times \sqrt{(2.5 \text{ years/10 years})} = \pm 2.125 \text{ mg}$ . $<sup>^3</sup>$ The temperature change is $-40^{\circ}$ C to $+25^{\circ}$ C or $+25^{\circ}$ C to $+125^{\circ}$ C. <sup>&</sup>lt;sup>4</sup> The VRE measurement is the shift in dc offset while the device is subject to 7.5 g rms random vibration from 50 Hz to 2 kHz. The DUT is configured for the ±10 g range and an output data rate of 4 kHz. The VRE scales with the range setting. <sup>&</sup>lt;sup>5</sup> Based on characterization. $<sup>^6</sup>$ ±10 g indicates a test condition. The self test result converted to the acceleration value is independent of the selected range. $<sup>^7</sup>$ When $V_{1P8ANA}$ and $V_{1P8DIG}$ are generated internally, $V_{SUPPLY}$ is valid. To disable the LDO regulator and drive $V_{1P8ANA}$ and $V_{1P8DIG}$ externally, connect $V_{SUPPLY}$ to $V_{SS}$ . <sup>&</sup>lt;sup>8</sup> Standby to measurement mode. This specification is valid when the output is within 1 mq of final value. ### SPI DIGITAL INTERFACE CHARACTERISTICS FOR THE ADXL357 Note that multifunction pin names may be referenced by their relevant function only. Table 3. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |------------------------|-------------------------|-----------------------------------------------|-----------------------|-----|------------------------------|------| | DC INPUT LEVELS | | | | | | | | Input Voltage | | | | | | | | Low Level | VIL | | | | $0.3 \times V_{DDIO}$ | V | | High Level | V <sub>IH</sub> | | $0.7 \times V_{DDIO}$ | | | V | | Input Current | | | | | | | | Low Level | I₁∟ | Input voltage $(V_{IN}) = 0 V$ | -0.2 | | | μΑ | | High Level | I <sub>IH</sub> | $V_{IN} = V_{DDIO}$ | | | 0.2 | μΑ | | DC OUTPUT LEVELS | | | | | | | | Output Voltage | | | | | | | | Low Level | VoL | I <sub>OL</sub> = I <sub>OL</sub> , MIN | | | $0.2 \times V_{\text{DDIO}}$ | V | | High Level | V <sub>OH</sub> | $I_{OH} = I_{OH, MAX}$ | $0.8 \times V_{DDIO}$ | | | V | | Output Current | | | | | | | | Low Level | I <sub>OL</sub> | $V_{OL} = V_{OL, MAX}$ | -10 | | | mA | | High Level | Іон | $V_{OH} = V_{OH, MIN}$ | | | 4 | mA | | AC INPUT LEVELS | | | | | | | | SCLK Frequency | | | 0.1 | | 10 | MHz | | SCLK High Time | t <sub>HIGH</sub> | | 40 | | | ns | | SCLK Low Time | t <sub>LOW</sub> | | 40 | | | ns | | CS Setup Time | t <sub>CSS</sub> | | 20 | | | ns | | CS Hold Time | <b>t</b> <sub>CSH</sub> | | 20 | | | ns | | CS Disable Time | t <sub>CSD</sub> | | 40 | | | ns | | Rising SCLK Setup Time | t <sub>SCLKS</sub> | | 20 | | | ns | | MOSI Setup Time | t <sub>SU</sub> | | 20 | | | ns | | MOSI Hold Time | t <sub>HD</sub> | | 20 | | | ns | | AC OUTPUT LEVELS | | | | | | | | Propagation Delay | t₽ | Load capacitance $(C_{LOAD}) = 30 \text{ pF}$ | | | 30 | ns | | Enable MISO Time | t <sub>EN</sub> | | 30 | | | ns | | Disable MISO Time | t <sub>DIS</sub> | | | | 20 | ns | Figure 3. SPI Interface Timing Diagram #### I<sup>2</sup>C DIGITAL INTERFACE CHARACTERISTICS FOR THE ADXL357 Note that multifunction pin names may be referenced only by their relevant function. Table 4. | | 1 | Test Conditions/ | I2C_HS = 0 (Fast Mode) | | 12C_HS = 1 | (High S | peed Mode) | | | |-------------------------------------------|--------------------|------------------------------------------------------------------------------------------|----------------------------------|-----|-----------------------|-----------------------|------------|-----------------------|------| | Parameter | Symbol | Comments | Min | Тур | Max | Min | Тур | Max | Unit | | DC INPUT LEVELS | | | | | | | | | | | Input Voltage | | | | | | | | | | | Low Level | V <sub>IL</sub> | | | | $0.3 \times V_{DDIO}$ | | | $0.3 \times V_{DDIO}$ | V | | High Level | V <sub>IH</sub> | | $0.7 \times V_{DDIO}$ | | | $0.7 \times V_{DDIO}$ | | | V | | Hysteresis of Schmitt<br>Triggered Inputs | V <sub>HYS</sub> | | $0.05 \times V_{DDIO}$ | | | $0.1 \times V_{DDIO}$ | | | V | | Input Current | I <sub>IL</sub> | $ \begin{array}{c c} 0.1 \times V_{DDIO} < V_{IN} < \\ 0.9 \times V_{DDIO} \end{array} $ | -10 | | +10 | | | | μΑ | | DC OUTPUT LEVELS | | | | | | | | | | | Output Voltage | | $I_{OL} = 3 \text{ mA}$ | | | | | | | | | Low Level | $V_{OL1}$ | $V_{DDIO} > 2 V$ | | | 0.4 | | | 0.4 | V | | | V <sub>OL2</sub> | $V_{DDIO} \leq 2 V$ | | | $0.2 \times V_{DDIO}$ | | | $0.2 \times V_{DDIO}$ | V | | Output Current | | | | | | | | | | | Low Level | I <sub>OL</sub> | $V_{OL} = 0.4 V$ | 20 | | | 20 | | | mA | | | | $V_{OL} = 0.6 \text{ V}$ | 6 | | | 6 | | | mA | | AC INPUT LEVELS | | | | | | | | | | | SCL Frequency | | | 0 | | 1 | 0 | | 3.4 | MHz | | SCL High Time | t <sub>HIGH</sub> | | 260 | | | 60 | | | ns | | SCL Low Time | t <sub>LOW</sub> | | 500 | | | 160 | | | ns | | Start Setup Time | t <sub>SUSTA</sub> | | 260 | | | 160 | | | ns | | Start Hold Time | t <sub>HDSTA</sub> | | 260 | | | 160 | | | ns | | SDA Setup Time | tsudat | | 50 | | | 10 | | | ns | | SDA Hold Time | t <sub>HDDAT</sub> | | 0 | | | 0 | | | ns | | Stop Setup Time | tsusto | | 260 | | | 160 | | | ns | | Bus Free Time | t <sub>BUF</sub> | | 500 | | | | | | ns | | SCL Input Rise Time | t <sub>RCL</sub> | | | | 120 | | | 80 | ns | | SCL Input Fall Time | t <sub>FCL</sub> | | | | 120 | | | 80 | ns | | SDA Input Rise Time | t <sub>RDA</sub> | | | | 120 | | | 160 | ns | | SDA Input Fall Time | t <sub>FDA</sub> | | | | 120 | | | 160 | ns | | Width of Spikes to<br>Suppress | t <sub>SP</sub> | Not shown in Figure 4 | | | 50 | | | 10 | ns | | AC OUTPUT LEVELS | | | | | | | | | | | <b>Propagation Delay</b> | | $C_{LOAD} = 500 \text{ pF}$ | | | | | | | | | Data | t <sub>VDDAT</sub> | | 97 | | 450 | 27 | | 135 | ns | | Acknowledge | t <sub>VDACK</sub> | | | | 450 | | | | ns | | Output Fall Time | t <sub>F</sub> | Not shown in Figure 4 | 20 ×<br>(V <sub>DDIO</sub> /5.5) | | 120 | | | | ns | ### **ABSOLUTE MAXIMUM RATINGS** Table 5. | 1 0010 01 | | |--------------------------------------------------------------------------------|----------------------------------------------| | Parameter | Rating | | Acceleration (Any Axis, 0.1 ms) | | | Unpowered | 10,000 <i>g</i> | | Powered | 10,000 <i>g</i> | | $V_{\text{SUPPLY}}$ , $V_{\text{DDIO}}$ | 5.4 V | | V <sub>1P8ANA</sub> , V <sub>1P8DIG</sub> Configured as Inputs | 1.98 V | | ADXL356 | | | Digital Inputs (RANGE, ST1, ST2, STBY) | $-0.3 \text{ V to V}_{DDIO} + 0.3 \text{ V}$ | | Analog Outputs (X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> , TEMP) | -0.3 V to V <sub>1P8ANA</sub> + 0.3 V | | ADXL357 | | | Digital Pins (CS/SCL, SCLK/V <sub>SSIO</sub> , | $-0.3 \text{ V to V}_{DDIO} + 0.3 \text{ V}$ | | MOSI/SDA, MISO/ASEL, INT1, INT2, | | | DRDY) | | | Operating Temperature Range | −40°C to +125°C | | Storage Temperature Range | −55°C to +150°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### THERMAL RESISTANCE Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required. $\theta_{JA}$ is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure. $\psi_{JB}$ is the junction to board thermal resistance. **Table 6. Thermal Resistance** | Package Type | <b>Ө</b> ЈА | ψյв | Unit | |---------------------|-------------|------|------| | E-14-1 <sup>1</sup> | 42 | 17.6 | °C/W | <sup>&</sup>lt;sup>1</sup> Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with four thermal vias. See JEDEC JESD51. #### RECOMMENDED SOLDERING PROFILE Figure 5 and Table 7 provide details about the recommended soldering profile. Figure 5. Recommended Soldering Profile **Table 7. Recommended Soldering Profile** | Condition | | | | | | | | |------------------------------------------------------------------------|----------------------|----------------------|--|--|--|--|--| | | Con | aition | | | | | | | Profile Feature | Sn63/Pb37 | Pb-Free | | | | | | | Average Ramp Rate from Liquid | 3°C/sec | 3°C/sec | | | | | | | Temperature (T <sub>L</sub> ) to Peak<br>Temperature (T <sub>P</sub> ) | maximum | maximum | | | | | | | Preheat | | | | | | | | | Minimum Temperature<br>(T <sub>SMIN</sub> ) | 100°C | 150°C | | | | | | | Maximum Temperature $(T_{SMAX})$ | 150°C | 200°C | | | | | | | Time from T <sub>SMIN</sub> to T <sub>SMAX</sub> (ts) | 60 sec to | 60 sec to | | | | | | | | 120 sec | 180 sec | | | | | | | $T_{SMAX}$ to $T_L$ Ramp-Up Rate | 3°C/sec | 3°C/sec | | | | | | | | maximum | maximum | | | | | | | Liquid Temperature (T <sub>L</sub> ) | 183°C | 217°C | | | | | | | Time Maintained Above $T_L$ ( $t_L$ ) | 60 sec to<br>150 sec | 60 sec to<br>150 sec | | | | | | | Peak Temperature (T <sub>P</sub> ) | 240°C + | 260°C + | | | | | | | | 0°C/-5°C | 0°C/-5°C | | | | | | | Time of Actual $T_P - 5^{\circ}C$ ( $t_P$ ) | 10 sec to | 20 sec to | | | | | | | | 30 sec | 40 sec | | | | | | | Ramp-Down Rate | 6°C/sec | 6°C/sec | | | | | | | | maximum | maximum | | | | | | | Time from 25°C to Peak | 6 minutes | 8 minutes | | | | | | | Temperature (t <sub>25°C TO PEAK</sub> ) | maximum | maximum | | | | | | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS **Table 8. ADXL356 Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RANGE | Range Selection Pin. Set this pin to ground to select the $\pm 10g$ range, or set this pin to $V_{DDIO}$ to select the $\pm 20g$ or $\pm 40g$ range. This pin is model dependent (see the Ordering Guide section). | | 2 | ST1 | Self Test Pin 1. This pin enables self test mode. This pin must be forced low when not in self test mode. | | 3 | ST2 | Self Test Pin 2. This pin activates electromechanical self test actuation. This pin must be forced low when not in self test mode. | | 4 | TEMP | Temperature Sensor Output. | | 5 | $V_{\text{DDIO}}$ | Digital Interface Supply Voltage. | | 6 | V <sub>SSIO</sub> | Digital Ground. | | 7 | STBY | Standby or Measurement Mode Selection Pin. Set this pin to ground to enter standby mode, or set this pin to $V_{DDIO}$ to enter measurement mode. | | 8 | V <sub>1P8DIG</sub> | Digital Supply. This pin requires a decoupling capacitor. If V <sub>SUPPLY</sub> connects to V <sub>SS</sub> , supply the voltage to this pin externally. | | 9 | V <sub>SS</sub> | Analog Ground. | | 10 | V <sub>1P8ANA</sub> | Analog Supply. This pin requires a decoupling capacitor. If V <sub>SUPPLY</sub> connects to V <sub>SS</sub> , supply the voltage to this pin externally. | | 11 | VSUPPLY | Supply Voltage. When $V_{SUPPLY}$ equals 2.25 V to 3.6 V, $V_{SUPPLY}$ enables the internal LDO regulators to generate $V_{1PBDIG}$ and $V_{1PBANA}$ . For $V_{SUPPLY} = V_{SS}$ , $V_{1PBDIG}$ and $V_{1PBANA}$ are externally supplied. | | 12 | X <sub>OUT</sub> | X-Axis Output. | | 13 | Yout | Y-Axis Output. | | 14 | Z <sub>OUT</sub> | Z-Axis Output. | Figure 7. ADXL357 Pin Configuration (SPI/I<sup>2</sup>C) **Table 9. ADXL357 Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CS/SCL | Chip Select for SPI (CS). | | | | Serial Communications Clock for I <sup>2</sup> C (SCL). | | 2 | SCLK/V <sub>SSIO</sub> | Serial Communications Clock for SPI (SCLK). | | | | I <sup>2</sup> C Mode Enable (V <sub>SSIO</sub> ). Connect this pin to Pin 6 (V <sub>SSIO</sub> ) to enable I <sup>2</sup> C mode. | | 3 | MOSI/SDA | Master Output, Slave Input for SPI (MOSI). | | | | Serial Data for I <sup>2</sup> C (SDA). | | 4 | MISO/ASEL | Master Input, Slave Output for SPI (MISO). | | | | Alternate I <sup>2</sup> C Address Select for I <sup>2</sup> C (ASEL). | | 5 | $V_{\text{DDIO}}$ | Digital Interface Supply Voltage. | | 6 | $V_{SSIO}$ | Digital Ground. | | 7 | RESERVED | Reserved. This pin can be connected to ground or left open. | | 8 | V <sub>1P8DIG</sub> | Digital Supply. This pin requires a decoupling capacitor. If V <sub>SUPPLY</sub> connects to V <sub>SS</sub> , supply the voltage to this pin externally. | | 9 | V <sub>SS</sub> | Analog Ground. | | 10 | V <sub>1P8ANA</sub> | Analog Supply. This pin requires a decoupling capacitor. If V <sub>SUPPLY</sub> connects to V <sub>SS</sub> , supply the voltage to this pin externally. | | 11 | VSUPPLY | Supply Voltage. When V <sub>SUPPLY</sub> equals 2.25 V to 3.6 V, V <sub>SUPPLY</sub> enables the internal LDO regulators to generate V <sub>1P8DIG</sub> and V <sub>1P8ANA</sub> . For V <sub>SUPPLY</sub> = V <sub>SS</sub> , V <sub>1P8DIG</sub> and V <sub>1P8ANA</sub> are externally supplied. | | 12 | INT1 | Interrupt Pin 1. | | 13 | INT2 | Interrupt Pin 2. | | 14 | DRDY | Data Ready Pin. | ### TYPICAL PERFORMANCE CHARACTERISTICS All figures include data for multiple devices and multiple lots, and they were taken in the $\pm 10~g$ range and $T_A = 25$ °C, unless otherwise noted. For Figure 52, the ODR is derived from a master clock, with a frequency of 1.024 MHz and $\pm 1.4\%$ device to device variation (similar to ODR device to device variation). For a given device, however, clock frequency variation over the temperature range (-40°C to +125°C) is no more than $\pm 1.2\%$ , guaranteed by design. Figure 8. ADXL356 Frequency Response for X-Axis Figure 9. ADXL356 Frequency Response for Y-Axis Figure 10. ADXL356 Frequency Response for Z-Axis Figure 11. ADXL357 Frequency Response for X-Axis at 4 kHz ODR Figure 12. ADXL357 Frequency Response for Y-Axis at 4 kHz ODR Figure 13. ADXL357 Frequency Response for Z-Axis at 4 kHz ODR Figure 14. ADXL356 Zero g Offset Normalized Relative to 25°C vs. Temperature, X-Axis Figure 15. ADXL356 Zero g Offset Normalized Relative to 25°C vs. Temperature, Y-Axis Figure 16. ADXL356 Zero g Offset Normalized Relative to 25°C vs. Temperature, Z-Axis Figure 17. ADXL356 Sensitivity Normalized Relative to 25 $^{\circ}$ C vs. Temperature X-Axis Figure 18. ADXL356 Sensitivity Normalized Relative to 25 $^{\circ}$ C vs. Temperature, Y-Axis Figure 19. ADXL356 Sensitivity Normalized Relative to 25°C vs. Temperature, Figure 20. ADXL356 Zero g Offset Histogram at 25°C, X-Axis Figure 21. ADXL356 Zero g Offset Histogram at 25°C, Y-Axis Figure 22. ADXL356 Zero g Offset Histogram at 25°C, Z-Axis Figure 23. ADXL356 Sensitivity Histogram at 25°C, X-Axis Figure 24. ADXL356 Sensitivity Histogram at 25°C, Y-Axis Figure 25. ADXL356 Sensitivity Histogram at 25°C, Z-Axis Figure 26. ADXL356 VRE, X-Axis Offset from +1 g, $\pm 10$ g Range, X-Axis Orientation = +1 g Figure 27. ADXL356 VRE, Y-Axis Offset from +1 g, $\pm$ 10 g Range, Y-Axis Orientation = +1 g Figure 28. ADXL356 VRE, Z-Axis Offset from +1 g, $\pm$ 10 g Range, Z-Axis Orientation = +1 g Figure 29. ADXL356 VRE, X-Axis Offset from -1 g, $\pm 40$ g Range, X-Axis Orientation = -1 g Figure 30. ADXL356 VRE, Y-Axis Offset from -1 g, $\pm 40$ g Range, Y-Axis Orientation = -1 g Figure 31. ADXL356 VRE, Z-Axis Offset from -1 g, $\pm 40$ g Range, Z-Axis Orientation = -1 g Figure 32. ADXL357 Zero g Offset Normalized Relative to 25°C vs. Temperature, X-Axis Figure 33. ADXL357 Zero g Offset Normalized Relative to 25°C vs. Temperature, Y-Axis Figure 34. ADXL357 Zero g Offset Normalized Relative to 25°C vs. Temperature, Z-Axis Figure 35. ADXL357 Sensitivity Normalized Relative to 25°C vs. Temperature X-Axis Figure 36. ADXL357 Sensitivity Normalized Relative to $25^{\circ}$ C vs. Temperature Y-Axis Figure 37. ADXL357 Sensitivity Normalized Relative to 25°C vs. Temperature Figure 38. ADXL357 Zero g Offset Histogram at 25°C, X-Axis Figure 39. ADXL357 Zero g Offset Histogram at 25°C, Y-Axis Figure 40. ADXL357 Zero g Offset Histogram at 25 °C, Z-Axis Figure 41. ADXL357 Sensitivity Histogram at 25°C, X-Axis Figure 42. ADXL357 Sensitivity Histogram at 25°C, Y-Axis Figure 43. ADXL357 Sensitivity Histogram at 25°C, Z-Axis Figure 44. ADXL357 VRE, X-Axis Offset from +1 g, $\pm 10$ g Range, X-Axis Orientation = +1 g Figure 45. ADXL357 VRE, Y-Axis Offset from +1 g, $\pm 10$ g Range, Y-Axis Orientation = +1 g Figure 46. ADXL357 VRE, Z-Axis Offset from +1 g, $\pm 10$ g Range, Z-Axis Orientation = +1 g Figure 47. ADXL357 VRE, X-Axis Offset from -1 g, $\pm 40$ g Range, X-Axis Orientation = -1 g Figure 48. ADXL357 VRE, Y-Axis Offset from -1 g, $\pm 40$ g Range, Y-Axis Orientation = -1 g Figure 49. ADXL357 VRE, Z-Axis Offset from +1 g, $\pm40$ g Range, Z-Axis Orientation = +1 g Figure 50. ADXL356 Temperature Sensor Output and Linear Offset vs. Temperature Figure 51. ADXL356 Total Supply Current, 3.3 V Figure 52. ADXL357 Output Data Rate (Internal Clock) Histogram Figure 53. ADXL357 Temperature Sensor Output and Linear Offset vs. Temperature 15429-053 Figure 54. ADXL357 Total Supply Current, 3.3 V #### **ROOT ALLAN VARIANCE (RAV) ADXL357 CHARACTERISTICS** Figure 55 to Figure 57 include data for multiple devices and multiple lots, and they were taken in the $\pm 10~g$ range, unless otherwise noted. Figure 57. ADXL357 RAV, Z-Axis ### THEORY OF OPERATION The ADXL356 is a complete 3-axis, ultralow noise and ultrastable offset microelectromechanical systems (MEMS) accelerometer with outputs ratiometric to the analog 1.8 V supply, V\_1P8ANA. The ADXL357 adds three high resolution ADCs that use the analog 1.8 V supply as a reference to provide digital outputs insensitive to the supply voltage. The ADXL356B is pin selectable for $\pm 10~g$ or $\pm 20~g$ full scale, the ADXL356C is pin selectable for $\pm 10~g$ or $\pm 40~g$ full scale, and the ADXL357 is programmable for $\pm 10~g$ , $\pm 20~g$ , or $\pm 40~g$ full scale. The ADXL357 offers both SPI and I²C communications ports. The micromachined, sensing elements are fully differential, comprising the lateral x-axis and y-axis sensors and the vertical, teeter totter z-axis sensors. The x-axis and y-axis sensors and the z-axis sensors go through separate signal paths that minimize offset drift and noise. The signal path is fully differential, except for a differential to single-ended conversion at the analog outputs of the ADXL356. The analog accelerometer outputs of the ADXL356 are ratiometric to $V_{\text{1P8ANA}}.$ Therefore, digitize them carefully. The temperature sensor output is not ratiometric. The $X_{\text{OUT}},\,Y_{\text{OUT}},$ and $Z_{\text{OUT}}$ analog outputs are filtered internally with an antialiasing filter. These analog outputs also have an internal 32 k $\Omega$ series resistor that can be used with an external capacitor to set the bandwidth of the output. The ADXL357 includes antialias filters before and after the high resolution $\Sigma$ - $\Delta$ ADC. User-selectable output data rates and filter corners are provided. The temperature sensor is digitized with a 12-bit successive approximation register (SAR) ADC. # APPLICATIONS INFORMATION ANALOG OUTPUT Figure 58 shows the ADXL356 application circuit. The analog outputs ( $X_{OUT}$ , $Y_{OUT}$ , and $Z_{OUT}$ ) are ratiometric to the 1.8 V analog voltage from the $V_{1P8ANA}$ pin. $V_{1P8ANA}$ can be powered with an on-chip LDO regulator that is powered from $V_{SUPPLY}$ . $V_{1P8ANA}$ can also be supplied externally by forcing $V_{SUPPLY}$ to $V_{SS}$ , which disables the LDO regulator. Due to the ratiometric response, the analog output requires referencing to the $V_{1P8ANA}$ supply when digitizing to achieve the inherent noise and offset performance of the ADXL356. The 0 g bias output is nominally equal to $V_{1P8ANA}/2$ . The recommended option is to use the ADXL356 with a ratiometric ADC (for example, the Analog Devices, Inc., AD7682) and $V_{1P8ANA}$ providing the voltage reference. This configuration results in self cancellation of errors due to minor supply variations. The ADXL356 outputs two forms of filtering: internal antialiasing filtering with a cutoff frequency of approximately 1.5 kHz, and external filtering. The external filter uses a fixed, on-chip, 32 k $\Omega$ resistance in series with each output in conjunction with the external capacitors to implement the low-pass filter antialiasing and noise reduction prior to the external ADC. The antialias filter cutoff frequency must be significantly higher than the desired signal bandwidth. If the antialias filter corner is too low, ratiometricity can degrade where the signal attenuation is different from the reference attenuation. #### **DIGITAL OUTPUT** Figure 59 shows the ADXL357 application circuit with the recommended bypass capacitors. The communications interface is either SPI or I<sup>2</sup>C (see the Serial Communications section for additional information). The ADXL357 includes an internal configurable digital bandpass filter. Both the high-pass and low-pass poles of the filter are adjustable, as detailed in the Filter Settings Register section and Table 44. At power-up, the default conditions for the filters are as follows: - High-pass filter (HPF) = dc (off) - Low-pass filter (LPF) = 1000 Hz - Output data rate = 4000 Hz Figure 58. ADXL356 Application Circuit Figure 59. ADXL357 Application Circuit #### **AXES OF ACCELERATION SENSITIVITY** Figure 60 shows the axes of acceleration sensitivity. Note that the output voltage increases when accelerated along the sensitive axis. Figure 60. Axes of Acceleration Sensitivity #### **POWER SEQUENCING** There are two methods for applying power to the device. Typically, internal LDO regulators generate the 1.8 V power for the analog and digital supplies, $V_{1P8ANA}$ and $V_{1P8DIG}$ , respectively. Optionally, the internal LDO regulators can be disabled and $V_{1P8ANA}$ and $V_{1P8DIG}$ are driven by external 1.8 V supplies. When using the internal LDO regulators, connect $V_{\text{SUPPLY}}$ to a voltage source between 2.25 V and 3.6 V. In this case, the recommended power sequence is to apply power to $V_{\text{DDIO}}$ , followed by applying power to $V_{\text{SUPPLY}}$ approximately 10 $\mu$ s later. If necessary, $V_{\text{SUPPLY}}$ and $V_{\text{DDIO}}$ can be powered from the same voltage source, so that both are powered at the same time. However, $V_{\text{SUPPLY}}$ cannot be powered before $V_{\text{DDIO}}$ . To disable the internal LDO regulators, tie $V_{SUPPLY}$ to ground and use external 1.8 V supplies to power $V_{1P8ANA}$ and $V_{1P8DIG}$ . $V_{1P8ANA}$ and $V_{1P8DIG}$ must have the same voltage level. The maximum acceptable tolerance between the external $V_{1P8ANA}$ and $V_{1P8DIG}$ voltage levels is 50 mV. In the case of bypassing the LDO regulators, the recommended power sequence is to apply power to $V_{DDIO}$ , followed by applying power to $V_{1P8DIG}$ approximately 10 $\mu$ s later, and then applying power to $V_{1P8ANA}$ approximately 10 $\mu$ s later. If necessary, $V_{1P8DIG}$ and $V_{DDIO}$ can be powered from the same external 1.8 V supply, which can also be tied to $V_{1P8ANA}$ with proper isolation, so that all are powered at the same time. In this case, proper decoupling and low frequency isolation are important to maintain the noise performance of the sensor. #### **POWER SUPPLY DESCRIPTION** The ADXL356/ADXL357 have four different power supply domains: $V_{\text{SUPPLY}}$ , $V_{\text{IP8ANA}}$ , $V_{\text{IP8DIG}}$ , and $V_{\text{DDIO}}$ . The internal analog and digital circuitry operates at 1.8 V nominal. #### **V**<sub>SUPPLY</sub> $V_{\text{SUPPLY}}$ is 2.25 V to 3.6 V, which is the input range to the two LDO regulators that generate the nominal 1.8 V outputs for $V_{\text{IP8ANA}}$ and $V_{\text{IP8DIG}}$ . Connect $V_{\text{SUPPLY}}$ to $V_{\text{SS}}$ to disable the LDO regulators, which allows driving $V_{\text{IP8ANA}}$ and $V_{\text{IP8DIG}}$ from an external source. #### $V_{1P8ANA}$ All sensor and analog signal processing circuitry operates in this domain. Offset and sensitivity of the analog output ADXL356 are ratiometric to this supply voltage. When using external ADCs, use $V_{1P8ANA}$ as the reference voltage. The ADXL357 includes ADCs that are ratiometric to $V_{1P8ANA}$ , thereby rendering the offset and sensitivity of the digital output ADXL357 insensitive to the value of $V_{1P8ANA}$ . $V_{1P8ANA}$ can be an input or an output as defined by the state of the $V_{SUPPLY}$ voltage. #### $V_{1P8DIG}$ $V_{\rm 1P8DIG}$ is the supply voltage for the internal logic circuitry. A separate LDO regulator decouples the digital supply noise from the analog signal path. $V_{\rm 1P8ANA}$ can be an input or an output as defined by the state of the $V_{\rm SUPPLY}$ voltage. If driven externally, $V_{\rm 1P8DIG}$ must be the same voltage as the $V_{\rm 1P8ANA}$ voltage. #### $V_{DDIO}$ The $V_{\rm DDIO}$ value determines the logic high levels. On the analog output ADXL356, $V_{\rm DDIO}$ sets the logic high level for the self test pins, ST1 and ST2, as well as the $\overline{STBY}$ pin. On the digital output ADXL357, $V_{\rm DDIO}$ sets the logic high level for communications interface ports, as well as the interrupt and DRDY outputs. The LDO regulators are operational when $V_{\text{SUPPLY}}$ is between 2.25 V and 3.6 V. $V_{\text{IP8ANA}}$ and $V_{\text{IP8DIG}}$ are the regulator outputs in this mode. Alternatively, when tying $V_{\text{SUPPLY}}$ to $V_{\text{SS}}$ , $V_{\text{IP8ANA}}$ and $V_{\text{IP8DIG}}$ are supply voltage inputs with a 1.62 V to 1.98 V range. #### **OVERRANGE PROTECTION** To avoid electrostatic capture of the proof mass when the accelerometer is subject to input acceleration beyond its full-scale range, all sensor drive clocks turn off for 0.5 ms. In the $\pm 10~g$ range setting, the overrange protection activates for input signals beyond approximately $\pm 40~g$ ( $\pm 25\%$ ), and for the $\pm 20~g$ and $\pm 40~g$ range settings, the threshold corresponds to about $\pm 80~g$ ( $\pm 25\%$ ). When overrange protection occurs, the X<sub>OUT</sub>, Y<sub>OUT</sub>, and Z<sub>OUT</sub> pins on the ADXL356 begin to drive to midscale, whereas the ADXL357 floats toward zero, and the first in, first out (FIFO) buffer begins filling with this data. #### **SELF TEST** The ADXL356 and ADXL357 incorporate a self test feature that effectively tests the mechanical and electronic system. Enabling self test stimulates the sensor electrostatically to produce an output corresponding to the test signal applied as well as the mechanical force exerted. Only the z-axis response is specified to validate device functionality. In the ADXL356, drive the ST1 pin to $V_{\rm DDIO}$ to invoke self test mode. Then, by driving the ST2 pin to $V_{\rm DDIO}$ , the ADXL356 applies an electrostatic force to the mechanical sensor and induces a change in output in response to the force. The self test delta (or response) is the difference in output voltage in the z-axis when ST2 is high vs. ST2 is low, while ST1 is asserted. After the self test measurement is complete, bring both pins low to resume normal operation. The self test operation is similar in the ADXL357, except ST1 and ST2 can be accessed through the SELF\_TEST register (Register 0x2E). The self test feature rejects externally applied acceleration and only responds to the self test force, which allows an accurate measurement of the self test, even in the presence of external mechanical noise. When the self test feature is not used, both ST1 and ST2 must be kept low. #### **FILTER** The ADXL356/ADXL357 use an analog, low-pass, antialiasing filter to reduce out of band noise and to limit bandwidth. The ADXL357 provides further digital filtering options to maintain optimal noise performance at various ODRs. The analog, low-pass antialiasing filter in the ADXL356/ ADXL357 provides a fixed 3 dB bandwidth of approximately 1.5 kHz, the frequency at which the voltage output response is attenuated by approximately 30%. The shape of the filter response in the frequency domain is that of a sinc filter. While the analog antialiasing filter attenuates the output response around and above its cutoff frequency, the MEMS sensor has a resonance at 5.5 kHz and mechanically amplifies the output response at around 2 kHz and above. These competing trends are apparent in the overall transfer function of the ADXL356, as shown in Figure 8 to Figure 10. Therefore, the overall -3 dB bandwidth of the ADXL356 is 2.4 kHz, and the overall bandwidth with $\pm 4$ dB flatness is about 4.4 kHz. The ADXL356 x-axis, y-axis, and z-axis analog outputs include an amplifier followed by a series 32 k $\Omega$ resistor, and output to the X<sub>OUT</sub>, the Y<sub>OUT</sub>, and the Z<sub>OUT</sub> pins, respectively. The ADXL357 provides an internal 20-bit, $\Sigma$ - $\Delta$ ADC to digitize the filtered analog signal. Additional digital filtering (beyond the analog, low-pass, antialiasing filter) consists of a low-pass digital decimation filter and a bypassable high-pass filter that supports output data rates between 4 kHz and 3.906 Hz. The decimation filter consists of two stages. The first stage is fixed decimation with a 4 kHz ODR and a low-pass filter cutoff (3 dB) at about 1 kHz. A variable second stage decimation filter is used for the 2 kHz output data rate and below (it is bypassed for 4 kHz ODR). Figure 61 shows the low-pass filter response with a 1 kHz corner (4 kHz ODR) for the ADXL357. Note that Figure 61 does not include the fixed frequency analog, low-pass, antialiasing filter with a fixed 3 dB bandwidth of approximately 1.5 kHz. The ADXL357 pass band of the signal path relates to the combined filter responses, including the analog filter previously described, and the digital decimation filter/ODR setting. Table 10 shows the delay associated with the decimation filter for each setting and provides the attenuation at the ODR/4 corner. Figure 61. ADXL357 Digital LPF Response for 4 kHz ODR The ADXL357 also includes an optional digital high-pass filter with a programmable corner frequency. By default, the high-pass filter is disabled. The high-pass corner frequency, where the output is attenuated by 3 dB, is related to the ODR, and the HPF\_CORNER setting in the filter register (Register 0x28, Bits[6:4]). Table 11 shows the HPF\_CORNER response. Figure 62 and Figure 63 show the simulated high-pass filter pass-band and delay responses for a 9.88 Hz cutoff. Figure 62. High-Pass Filter Pass-Band Response for a 4 kHz ODR and an HPF\_CORNER Setting of 001 (Register 0x28, Bits[6:4]) Figure 63. High-Pass Filter Delay Response for a 4 kHz ODR and an HPF\_CORNER Setting of 001 (Register 0x28, Bits[6:4]) The ADXL357 also includes an interpolation filter after the decimation filters that produces oversampled/upconverted data and provides an external synchronization option. See the Data Synchronization section for more details. Table 12 shows the delay and attenuation relative to the programmed ODR. Group delay is the digital filter delay from the input to the ADC until data is available at the interface (see the Filter section). This delay is the largest component of the total delay from sensor to serial interface. Table 10. Digital Filter Group Delay and Profile | | Del | ay | Attenuation | | | |---------------------|--------------|-----------|-------------------------|-------------------------|--| | Programmed ODR (Hz) | ODR (Cycles) | Time (ms) | Decimator at ODR/4 (dB) | Full Path at ODR/4 (dB) | | | 4000 | 2.52 | 0.63 | -3.44 | -3.63 | | | 4000/2 = 2000 | 2.00 | 1.00 | -2.21 | -2.26 | | | 4000/4 = 1000 | 1.78 | 1.78 | -1.92 | -1.93 | | | 4000/8 = 500 | 1.63 | 3.26 | -1.83 | -1.83 | | | 4000/16 = 250 | 1.57 | 6.27 | -1.83 | -1.83 | | | 4000/32 = 125 | 1.54 | 12.34 | -1.83 | -1.83 | | | 4000/64 = 62.5 | 1.51 | 24.18 | -1.83 | -1.83 | | | 4000/128 ≈ 31 | 1.49 | 47.59 | -1.83 | -1.83 | | | 4000/256 ≈ 16 | 1.50 | 96.25 | -1.83 | -1.83 | | | 4000/512 ≈ 8 | 1.50 | 189.58 | -1.83 | -1.83 | | | 4000/1024 ≈ 4 | 1.50 | 384.31 | -1.83 | -1.83 | | Table 11. Digital High-Pass Filter Response | HPF_CORNER Register Setting (Register 0x28, Bits[6:4]) | HPF_CORNER Frequency, –3 dB Point Relative to ODR Setting | -3 dB at 4 kHz ODR (Hz) | |--------------------------------------------------------|-----------------------------------------------------------|-------------------------| | 000 | Not applicable, no high-pass filter enabled | Off | | 001 | $24.7 \times 10^{-4} \times ODR$ | 9.88 | | 010 | $6.2084 \times 10^{-4} \times ODR$ | 2.48 | | 011 | $1.5545 \times 10^{-4} \times ODR$ | 0.62 | | 100 | $0.3862 \times 10^{-4} \times ODR$ | 0.1545 | | 101 | $0.0954 \times 10^{-4} \times ODR$ | 0.03816 | | 110 | $0.0238 \times 10^{-4} \times ODR$ | 0.00952 | Table 12. Combined Digital Interpolation Filter and Decimation Filter Response | Interpolator Data Rate Resolution<br>Relative to 64 × ODR (Hz) | Combined Interpolator/ Decimator Delay (ODR Cycles) | Combined Interpolator/<br>Decimator Delay (ms) | Combined Interpolator/Decimator Output Attenuation at ODR/4 (dB) | |----------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------|------------------------------------------------------------------| | 64 × 4000 = 256,000 | 3.51661 | 0.88 | -6.18 | | $64 \times 2000 = 128,000$ | 3.0126 | 1.51 | -4.93 | | $64 \times 1000 = 64,000$ | 2.752 | 2.75 | -4.66 | | $64 \times 500 = 32,000$ | 2.6346 | 5.27 | -4.58 | | $64 \times 250 = 16,000$ | 2.5773 | 10.31 | -4.55 | | $64 \times 125 = 8000$ | 2.5473 | 20.38 | -4.55 | | $64 \times 62.5 = 4000$ | 2.53257 | 40.52 | -4.55 | | $64 \times 31.25 = 2000$ | 2.52452 | 80.78 | -4.55 | | $64 \times 15.625 = 1000$ | 2.52045 | 161.31 | -4.55 | | $64 \times 7.8125 = 500$ | 2.5194 | 322.48 | -4.55 | | $64 \times 3.90625 = 250$ | 2.51714 | 644.39 | -4.55 | ### SERIAL COMMUNICATIONS The 4-wire serial interface communicates in either the SPI or I<sup>2</sup>C protocol. The interface affectively autodetects the format being used, requiring no configuration control to select the format. The ADXL357 multifunction pins are referred to by a single function of the pin, for example, CS, when only that function is relevant. #### **SPI PROTOCOL** Wire the ADXL357 for SPI communication as shown in the connection diagram in Figure 64. The SPI protocol timing is shown in Figure 66 to Figure 69. The timing scheme follows the clock polarity (CPOL) = 0 and clock phase (CPHA) = 0. The SPI clock speed ranges from 100 kHz to 10 MHz. Figure 64. 4-Wire SPI Connection #### **SPI BUS SHARING** Use a gated buffer on the SCLK line for the ADXL357 device to achieve the ultralow noise performance and possibly offset shift when the ADXL357 must share a SPI bus with another slave device. This gated SCLK allows the clock signal through only when the chip select $(\overline{CS})$ line is low. See Figure 65 for the example circuit that provides this type of protection. Figure 65. SCLK Protection Example Figure 69. SPI Timing Diagram—Multibyte Write #### I<sup>2</sup>C PROTOCOL The ADXL357 supports point to point I<sup>2</sup>C communication. However, when sharing an SDA bus, the ADXL357 may prevent communication with other devices on that bus. If at any point, even when the ADXL357 is not being addressed, the 0x3A and 0x3B bytes (when the ADXL357 device address is set to 0x1D), or the 0xA6 and 0xA7 bytes (when the ADXL357 device address is set to 0x53) are transmitted on the SDA bus, the ADXL357 responds with an acknowledge bit and pulls the SDA line down. For example, this response can occur when reading or writing the data bytes (0x3A/0x3B or 0xA6/0xA7) to another sensor on the bus. When the ADXL357 pulls the SDA line down, communication with other devices on the bus may be interrupted. To resolve this interruption, the ADXL357 must be connected to a separate SDA bus, or the CS/SCL pin must be switched high when communication with the ADXL357 is not desired (it is normally grounded). The ADXL357 supports standard (100 kHz), fast (up to 1 MHz) and high speed (up to 3.4 MHz) data transfer modes when the bus parameters in Table 4 are met. There is no minimum SCL frequency, with the exception that, when reading data, the clock must be fast enough to read an entire sample set before new data overwrites it. Single-byte or multiple byte reads/writes are supported. With the MISO/ASEL pin low, the I<sup>2</sup>C address for the device is 0x1D and an alternate I<sup>2</sup>C address of 0x53 can be chosen by pulling the MISO/ASEL pin high. There are no internal pull-up or pull-down resistors for any unused pins. Therefore, there is no known state or default state for the pins if left floating or unconnected. SCLK/V $_{\rm SSIO}$ must be connected to ground when communicating to the ADXL357 using I $^{2}$ C. Due to communication speed limitations, the maximum output data rate when using the 400 kHz $I^2C$ mode is 800 Hz, and it scales linearly with a change in the $I^2C$ communication speed. For example, using $I^2C$ at 100 kHz limits the maximum ODR to 200 Hz. Operation at an output data rate above the recommended maximum may result in an undesirable effect on the acceleration data, including missing samples or additional noise. Figure 70 to Figure 72 detail the $I^2C$ protocol timing. The $I^2C$ interface can be used on most buses operating in $I^2C$ standard mode (100 kHz), fast mode (400 kHz), fast mode plus (1 MHz), and high speed mode (3.4 MHz). The ADXL357 $I^2C$ device ID is as follows: - MISO/ASEL pin = 0, device address = 0x1D - MISO/ASEL pin = 1, device address = 0x53 If other devices are connected to the same $I^2C$ bus, the nominal operating voltage level of these other devices cannot exceed $V_{\rm DDIO}$ by more than 0.3 V. External pull-up resistors, $R_P$ , are necessary for proper $I^2C$ operation. # READING ACCELERATION OR TEMPERATURE DATA FROM THE INTERFACE Acceleration data is left justified and has a register address order of most significant data to least significant data, which allows the user to use multibyte transfers and to take only as much data as required—8 bits, 16 bits, or 20 bits, plus the marker. Temperature data is 12 bits unsigned, right justified. The ADXL357 temperature value is split over two bytes, but is not double buffered, meaning the value can update between readings of the two registers. The data in XDATA, YDATA, and ZDATA is always the most recent available. It is not guaranteed that XDATA, YDATA, and ZDATA form a set corresponding to one sample point in time. The routine used to retrieve the data from the device controls this data set continuity. If data transfers are initiated when the DATA\_RDY bit goes high and completes in a time approximately equal to 1/ODR, XDATA, YDATA, and ZDATA apply to the same data set. For multibyte read or write transactions through either serial interface, the internal register address auto-increments. When the top of the register address range, 0x3FF, is reached, the auto-increment stops and does not wrap back to Address 0x00. The address auto-increment function disables when the FIFO address is used, so that data can be read continuously from the FIFO as a multibyte transaction. In cases where the starting address of a multibyte transaction is less than the FIFO address, the address auto-increments until reaching the FIFO address, and then stops at the FIFO address. ### FIF0 The FIFO operates in a stream mode. That is, when the FIFO overruns, new data overwrites the oldest data in the FIFO. A read from the FIFO address guarantees that the three bytes associated with the acceleration measurement on an axis all pertain to the same measurement. The FIFO never overflows, and the data is always taken out in sets (multiples of three data points). There are 96 21-bit locations in the FIFO. Each location contains 20 bits of data and a marker bit for the x-axis data. A single-byte read from the FIFO address pops one location from the FIFO. A multibyte read to the FIFO location pops the FIFO on the read of the first byte and every third byte read thereafter. Figure 73 shows the organization of the data in the FIFO. The acceleration data is twos complement, 20-bit data. The FIFO control logic inserts the two virtual bits (0b00) between the data bits and the empty indicator bit. Bit 1 indicates that an attempt was made to read an empty FIFO, and that the data is not valid acceleration data. Bit 0 is a marker bit to identify the x-axis, which allows a user to verify that the FIFO data was correctly read. An acceleration data point for a given axis occupies one FIFO location. The read pointer, RD\_PTR, points to the oldest stored data that was not read already from the interface (see Figure 73). There are no physical x-acceleration, y-acceleration, or z-acceleration data registers. The data read from data registers (Register 0x08 to Register 0x10) also comes directly from the most recent data set in the FIFO, which is pointed to by the z pointer, Z\_PTR (see Figure 73). Figure 73. FIFO Data Organization ### **INTERRUPTS** The status register (Register 0x04) contains five individual bits, four of which can be mapped to either the INT1 pin, the INT2 pin, or both. The polarity of the interrupt, active high or active low, is also selectable via the INT\_POL bit in the range (Register 0x2C) register. In general, the status register clears when read, but this is not the case if the condition that caused the interrupt persists after the read of the register. The definition of persist varies slightly in each case, but it is described in the DATA\_RDY, DRDY Pin, FIFO\_FULL, FIFO\_OVR, and Activity sections. The DRDY pin is similar to an interrupt pins (INTx) but clears differently. This case is also described. #### **DATA RDY** The DATA\_RDY bit is set when new acceleration data is available to the interface and clears on a read of the status register. This bit is not set again until acceleration data that is newer than the status register read is available. Special logic on the clearing of the DATA\_RDY bit covers the corner case where new data arrives during the read of the status register. In this case, the data ready condition may be missed completely. This logic results in a delay of the clearing of DATA\_RDY of up to four 512 kHz cycles. #### **DRDY PIN** The DRDY pin is not a status register bit. DRDY instead behaves similar to an unmaskable interrupt. DRDY is set when new acceleration data is available to the interface. DRDY clears on a read of the FIFO, on a read of XDATA, YDATA, or ZDATA, or by an autoclear function that occurs approximately halfway between output acceleration data sets. DRDY is always active high. The INT\_POL bit does not affect DRDY. In external synchronization modes (EXT\_SYNC = 01, EXT\_SYNC = 10), the first few DRDY pulses after initial synchronization can be lost or corrupted. The length of this potential corruption is equal to or less than the group delay. Therefore, the samples within one group delay is lost or corrupted after the first synchronization signal. Depending on the decimation setting and interpolation setting (see Table 12), between one and three samples after the first synchronization pulse is lost, provided that all the restrictions set in the External Synchronization and Interpolation section is met. #### **FIFO FULL** The FIFO\_FULL bit is set when the entries in the FIFO are equal to the setting of the FIFO\_SAMPLES bits. FIFO\_FULL clears as follows: - If the number of entries in the FIFO is less than the number of samples indicated by the FIFO\_SAMPLES bits, which is only the case if sufficient data is read from the FIFO. - On a read of the status register, but only when the entries in the FIFO are less than the FIFO\_SAMPLES bits. #### FIFO OVR The FIFO\_OVR bit is set when the FIFO is so far overrange that data is lost. The specified size of the FIFO is 96 locations. The FIFO\_OVR bit is set only when there is an attempt to write past this 96-location limit. A read of the status register clears FIFO\_OVR. FIFO\_OVR is not set again until data is lost subsequent to this status register read. #### **ACTIVITY** The activity bit (Register 0x04, Bit 3) is set when the measured acceleration on any axis is above the value set in the ACT\_THRESH bits for ACT\_COUNT consecutive measurements. An overthreshold condition can shift from one axis to another on successive measurements and is still counted toward the consecutive ACT\_COUNT count. A read of the status register clears the activity bit (Register 0x04, Bit 3), but the bit sets again at the end of the next measurement if the activity bit (Register 0x04, Bit 3) conditions are still satisfied. #### **NVM BUSY** The NVM\_BUSY bit indicates that the nonvolatile memory (NVM) controller is busy and, therefore, the NVM cannot be accessed to read or write. The interrupt functionality requires the NVM\_BUSY bit to be cleared to function. A status register read that occurs after the NVM controller is no longer busy clears NVM\_BUSY. # EXTERNAL SYNCHRONIZATION AND INTERPOLATION There are four possible synchronization options for the ADXL357, three of which are shown in Figure 74 to Figure 76. For clarity, the clock frequencies and delays are drawn to scale. The labels in Figure 74 to Figure 76 are defined as follows: - Internal ODR is the alignment of the decimated output data based on the internal clock. - ADC modulator clock shows the internal master clock rate. - DRDY is an output indicator signaling a sample is ready. The four possible synchronization options are as follows: - No external synchronization (internal clocks used) - Synchronization with an external synchronization signal and internal clock, interpolation filter enabled - Synchronization with external synchronization and clock signals, no interpolation filter - Synchronization with external synchronization and clock signals, interpolation filter enabled # EXT\_SYNC = 00, EXT\_CLK = 0—No External Synchronization or Interpolation This is the default mode of operation for the device. The sensor runs on an internal ODR and an internal clock that is generated by an internal oscillator. The internal ODR serves as the synchronization master, which generates the data. Register 0x28 is used to program the ODR. No external signals are required, and this mode is used typically when the external processor retrieves data from the device asynchronously and absolute synchronization to an external source is not required. The device outputs a DRDY (active high) to signal that a new sample is available, and data is retrieved from the real-time registers or the FIFO. The group delay is based on the decimation setting, as shown in Table 10. This mode is shown in Figure 74. # EXT\_SYNC = 10, EXT\_CLK = 0—External Synchronization with Interpolation Synchronization using interpolation filters and an external ODR clock is commonly used when the external processor can provide a synchronization signal, SYNC, that is asynchronous to the internal clock at the desired ODR. In this case, an interpolation filter provides additional time resolution of 64 times the programmed ODR (see Table 12). Synchronization with the interpolation filter enabled (EXT\_SYNC = 10) allows the sensor to operate on an internal clock and output data most closely associated with the SYNC rising edge. The advantage of this mode is that data is available at an arbitrary user defined SYNC sample rate and is asynchronous to the internal clock oscillator. The maximum sample rate cannot exceed 4000 SPS. The disadvantage of this mode is that the group delay is increased, with increased attenuation at the band edge. Additionally, because there is a limit to the time resolution, there is some distortion related to the mismatch of the external synchronization relative to the internal clock oscillator. This mismatch degrades spectral performance. The group delay is based on the decimation setting and interpolation setting (see Table 12). Figure 75 schematically shows the timings in this mode, and Table 13 shows the delay between the SYNC signal (input) to DRDY (output). Table 13. EXT\_SYNC = 10, DRDY Delay | ODR_LPF | SYNC to DRDY Delay (Oscillator Cycles) | |---------|----------------------------------------| | 0x0 | 8 | | 0x1 | 10 | | 0x2 | 14 | | 0x3 | 22 | | 0x4 | 38 | | 0x5 | 70 | | 0x6 | 134 | | 0x7 | 262 | | 0x8 | 1031 | | 0x9 | 2054 | | 0xA | 4102 | # EXT\_SYNC = 01, EXT\_CLK = 1—External Synchronization and External Clock, No Interpolation Filter When configured for EXT\_SYNC = 01 and EXT\_CLK = 1 (sync register, see Table 47), the user must supply an external clock (enabled via the EXT\_CLK bit) at 1.024 MHz on the INT2 pin (Pin 13) and an external synchronization signal, SYNC, on the DRDY pin (Pin 14), as shown in Table 14. If configured in this mode and an external clock is not supplied, the device does not process any data and reading from the output results in null values. This mode is schematically shown in Figure 76. Special restrictions when using this mode include the following: - The external clock frequency on INT2 (Pin 13, see Table 14) must be 1.024 MHz. - The pulse width of the SYNC signal must be at least 3.91 $\mu$ s, which represents four cycles of the external clock $(4 \div 1.024 \text{ MHz} = \sim 3.91 \,\mu\text{s}).$ - The phase of SYNC must meet an approximate 25 ns setup time to the external clock rising edge. When using the EXT\_SYNC mode and without providing the SYNC signal, the device runs on its own internal ODR. Similarly, after external synchronization, the device continues to run synchronized to the last SYNC pulse it received, which means that EXT\_SYNC = 01 mode can be used with only a single synchronization pulse. For more information about the lost sample in Figure 76, see the DRDY Pin section. # EXT\_SYNC = 10, EXT\_CLK = 1—External Synchronization and External Clock, with Interpolation Filter This mode can be used to run the device on an external clock and synchronization with an arbitrary sample rate set by the SYNC signal rate. Conditions for external SYNC and external clock signals is the same as EXT\_SYNC = 01, EXT\_CLK = 1 mode. The interpolation filter provides a frequency resolution related to the ODR (see Table 12). In this case, the data provided corresponds to the external SYNC signal, which can be greater than the set ODR and less than 4000 SPS, but the output pass band remains the same it was prior to the interpolation filter. Table 14. Multiplexing of INT2 and DRDY | | Register or Bit Fields | | ı | Pins | | |---------|------------------------|-----------------------|-------------------|---------------|------------------------------------------------------------------------------------------------------------| | EXT_CLK | EXT_SYNC,<br>Bits[1:0] | INT_MAP,<br>Bits[7:4] | INT2 (Pin 13) | DRDY (Pin 14) | Comments | | 0 | 00 | 0000 | Low | DRDY | Synchronization is to the internal clocks, and there is no | | 0 | 00 | Not 0000 | INT2 | DRDY | external clock synchronization. | | 1 | 00 | 0000 | EXT_CLK | DRDY | | | 1 | 00 | Not 0000 <sup>1</sup> | EXT_CLK | DRDY | | | 0 | 01 | 0000 | DRDY <sup>2</sup> | SYNC | These options reset the digital filters on every | | 0 | 01 <sup>3</sup> | Not 0000 | INT2 | SYNC | synchronization pulse and are not recommended. | | 1 | 01 <sup>3</sup> | 0000 | EXT_CLK | SYNC | External synchronization, no interpolation filter, and | | 1 | 013 | Not 0000 <sup>1</sup> | EXT_CLK | SYNC | DRDY (active high) signals that data is ready. Data represents a sample point group delay earlier in time. | | 0 | 10 | 0000 | DRDY <sup>2</sup> | SYNC | External synchronization, interpolation filter, and DRDY | | 0 | 10 <sup>3</sup> | Not 0000 | INT2 | SYNC | (active high) signals that data is ready. Data sample | | 1 | 10 <sup>3</sup> | 0000 | EXT_CLK | SYNC | group delay earlier in time. | | 1 | 10 <sup>3</sup> | Not 0000 | EXT_CLK | SYNC | | <sup>&</sup>lt;sup>1</sup> No INT2, even though it is enabled. <sup>&</sup>lt;sup>3</sup> No DRDY. $\textit{Figure 74. EXT\_SYNC} = \textit{00, EXT\_CLK} = \textit{0, Internal Synchronization, Internal Clock}$ $Figure~75.~EXT\_SYNC = 10, EXT\_CLK = 0, External~Synchronization, Internal~Clock, Interpolation~Filter~CLK = 0, External~Synchronization, Internal~Clock, Interpolation~Filter~CLK = 0, External~Synchronization, Internal~Clock, Interpolation~Filter~CLK = 0, External~Synchronization, Internal~Clock, Interpolation~Filter~CLK = 0, External~Synchronization, Internal~Clock, Interpolation~Filter~CLK = 0, External~Synchronization, Internal~Clock, Interpolation~Filter~CLK = 0, External~Synchronization, Internal~Clock, Interpolation~Clock, Interpolation~Clock$ $Figure~76.~EXT\_SYNC = 01, EXT\_CLK = 1, External~Synchronization, External~Clock, No~Interpolation~Filter~All Synchronization in the contraction of contraction$ <sup>&</sup>lt;sup>2</sup> DRDY routing through the INT\_MAP register takes precedence over the default, per Table 14. # **ADXL357 REGISTER MAP** Note that while configuring the ADXL357 in an application, all configuration registers must be programmed before enabling measurement mode in the POWER\_CTL register. When the ADXL357 is in measurement mode, only the following configurations can change: the HPF\_CORNER bits in the filter register, the INT\_MAP register, the ST1 and ST2 bits in the SELF\_TEST register, and the reset register. Table 15. ADXL357 Register Map | Hex. | 5. ADAL55/ Regis | | D'. c | D': 5 | Dis 4 | D': 2 | D'' D | D's 4 | D'i o | | D/W | |---------------|------------------------|----------|----------------------------------------------------|-----------|----------|-----------------|----------|----------|---------|----------------------|-----| | Addr.<br>0x00 | Register Name DEVID_AD | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3<br>/ID_AD | Bit 2 | Bit 1 | Bit 0 | <b>Reset</b><br>0xAD | R/W | | 0x00 | DEVID_MST | | | | | ID_MST | | | | 0xAD | R | | 0x02 | PARTID | | | | | ARTID | | | | 0xED | R | | 0x03 | REVID | | | | | EVID | | | | 0x01 | R | | 0x04 | Status | | Reserved NVM_ Activity FIFO_OVR FIFO_FULL DATA_RDY | | | | | | | 0x00 | R | | | | | BUSY THOUSE BATA_ROT | | | | | | | | | | 0x05 | FIFO_ENTRIES | Reserved | | | | FIFO_ENTRI | ES | | | 0x00 | R | | 0x06 | TEMP2 | | Reserved Temperature, Bits[11:8] | | | | | | 0x00 | R | | | 0x07 | TEMP1 | | Temperature, Bits[7:0] | | | | | | 0x00 | R | | | 0x08 | XDATA3 | | XDATA, Bits[19:12] | | | | | | 0x00 | R | | | 0x09 | XDATA2 | | XDATA, Bits[11:4] | | | | | | | 0x00 | R | | 0x0A | XDATA1 | | XDATA, Bits[3:0] Reserved | | | | | | | 0x00 | R | | 0x0B | YDATA3 | | YDATA, Bits[19:12] | | | | | | 0x00 | R | | | 0x0C | YDATA2 | | YDATA, Bits[11:4] | | | | | | | 0x00 | R | | 0x0D | YDATA1 | | YDATA, Bits[3:0] Reserved | | | | | | | 0x00 | R | | 0x0E | ZDATA3 | | ZDATA, Bits[19:12] | | | | | | | 0x00 | R | | 0x0F | ZDATA2 | | ZDATA, Bits[11:4] | | | | | | | 0x00 | R | | 0x10 | ZDATA1 | | ZDATA, Bits[3:0] Reserved | | | | | | | 0x00 | R | | 0x11 | FIFO_DATA | | | | FIFC | _DATA | | | | 0x00 | R | | 0x1E | OFFSET_X_H | | | | OFFSET_ | X, Bits[15:8] | | | | 0x00 | R/W | | 0x1F | OFFSET_X_L | | | | OFFSET | _X, Bits[7:0] | | | | 0x00 | R/W | | 0x20 | OFFSET_Y_H | | | | OFFSET_ | Y, Bits[15:8] | | | | 0x00 | R/W | | 0x21 | OFFSET_Y_L | | OFFSET_Y, Bits[7:0] | | | | | | 0x00 | R/W | | | 0x22 | OFFSET_Z_H | | | | OFFSET_ | Z, Bits[15:8] | | | | 0x00 | R/W | | 0x23 | OFFSET_Z_L | | | | OFFSET | _Z, Bits[7:0] | | | | 0x00 | R/W | | 0x24 | ACT_EN | | | Reserved | | | ACT_Z | ACT_Y | ACT_X | 0x00 | R/W | | 0x25 | ACT_THRESH_H | | | | ACT_THRE | SH, Bits[15:8 | B] | | | 0x00 | R/W | | 0x26 | ACT_THRESH_L | | | | ACT_THR | ESH, Bits[7:0] | ] | | | 0x00 | R/W | | 0x27 | ACT_COUNT | | | | ACT_ | _COUNT | | | | 0x01 | R/W | | 0x28 | Filter | Reserved | | HPF_CORNE | R | | ODF | R_LPF | | 0x00 | R/W | | 0x29 | FIFO_SAMPLES | Reserved | | | | FIFO_SAMPI | _ES | | | 0x60 | R/W | | 0x2A | INT_MAP | ACT_EN2 | OVR_EN2 | FULL_EN2 | RDY_EN2 | ACT_EN1 | OVR_EN1 | FULL_EN1 | RDY_EN1 | 0x00 | R/W | | 0x2B | Sync | | | Reserved | | | EXT_CLK | EXT_ | SYNC | 0x00 | R/W | | 0x2C | Range | I2C_HS | INT_POL | | Res | erved | | Ra | nge | 0x81 | R/W | | 0x2D | POWER_CTL | | | Reserved | | | DRDY_OFF | TEMP_OFF | Standby | 0x01 | R/W | | 0x2E | SELF_TEST | | | Res | erved | | | ST2 | ST1 | 0x00 | R/W | | 0x2F | Reset | _ | | | F | leset | | | | 0x00 | W | # **REGISTER DEFINITIONS** This section describes the functions of the ADXL357 registers. The ADXL357 powers up with the default register values, as shown in the reset column of Table 15. #### **ANALOG DEVICES ID REGISTER** This register contains the Analog Devices ID, 0xAD. Address: 0x00, Reset: 0xAD, Name: DEVID\_AD #### Table 16. Bit Descriptions for DEVID\_AD | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|-------------------|-------|--------| | [7:0] | DEVID_AD | | Analog Devices ID | 0xAD | R | #### **ANALOG DEVICES MEMS ID REGISTER** This register contains the Analog Devices MEMS ID, 0x1D. Address: 0x01, Reset: 0x1D, Name: DEVID\_MST #### Table 17. Bit Descriptions for DEVID\_MST | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-----------|----------|------------------------|-------|--------| | [7:0] | DEVID_MST | | Analog Devices MEMS ID | 0x1D | R | #### **DEVICE ID REGISTER** This register contains the device ID, 0xED (355 octal). Address: 0x02, Reset: 0xED, Name: PARTID #### **Table 18. Bit Descriptions for PARTID** | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|-----------------------|-------|--------| | [7:0] | PARTID | | Device ID (355 octal) | 0xED | R | #### **PRODUCT REVISION ID REGISTER** This register contains the product revision ID, beginning with 0x00 and incrementing for each subsequent revision. Address: 0x03, Reset: 0x01, Name: REVID #### Table 19. Bit Descriptions for REVID | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|---------------|-------|--------| | [7:0] | REVID | | Mask revision | 0x01 | R | #### **STATUS REGISTER** This register includes bits that describe the various conditions of the ADXL357. Address: 0x04, Reset: 0x00, Name: Status #### Table 20. Bit Descriptions for Status | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-----------|----------|-------------------------------------------------------------------------------------|-------|--------| | [7:5] | Reserved | | Reserved. | 0x0 | R | | 4 | NVM_BUSY | | NVM controller is busy with a refresh, programming, or a built in self test (BIST). | 0x0 | R | | 3 | Activity | | Activity, as defined in the ACT_THRESH_x and ACT_COUNT registers, is detected. | 0x0 | R | | 2 | FIFO_OVR | | FIFO has overrun, and the oldest data is lost. | 0x0 | R | | 1 | FIFO_FULL | | FIFO watermark is reached. | 0x0 | R | | 0 | DATA_RDY | | A complete x-axis, y-axis, and z-axis measurement was made and results can be read. | 0x0 | R | #### **FIFO ENTRIES REGISTER** This register indicates the number of valid data samples present in the FIFO buffer. This number ranges from 0 to 96. Address: 0x05, Reset: 0x00, Name: FIFO\_ENTRIES Table 21. Bit Descriptions for FIFO\_ENTRIES | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------|----------|-------------------------------------------|-------|--------| | 7 | Reserved | | Reserved | 0x0 | R | | [6:0] | FIFO_ENTRIES | | Number of data samples stored in the FIFO | 0x0 | R | #### **TEMPERATURE DATA REGISTERS** These two registers contain the uncalibrated temperature data. The nominal intercept is 1885 LSB at 25°C and the nominal slope is -9.05 LSB/°C. TEMP2 contains the four most significant bits, and TEMP1 contains the eight least significant bits of the 12-bit value. The ADXL357 temperature value is not double buffered, meaning the value can update between reading of the two registers. Address: 0x06, Reset: 0x00, Name: TEMP2 #### **Table 22. Bit Descriptions for TEMP2** | Bits | s Bit Name Settings | | Description | Reset | Access | |-------|-------------------------|--|-------------------------------|-------|--------| | [7:4] | Reserved | | Reserved | | | | [3:0] | Temperature, Bits[11:8] | | Uncalibrated temperature data | 0x0 | R | #### Address: 0x07, Reset: 0x00, Name: TEMP1 #### Table 23. Bit Descriptions for TEMP1 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|------------------------|----------|-------------------------------|-------|--------| | [7:0] | Temperature, Bits[7:0] | | Uncalibrated temperature data | 0x00 | R | #### X-AXIS DATA REGISTERS These three registers contain the x-axis acceleration data. Data is left justified and formatted as twos complement. #### Address: 0x08, Reset: 0x00, Name: XDATA3 #### Table 24. Bit Descriptions for XDATA3 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------------|----------|-------------|-------|--------| | [7:0] | XDATA, Bits[19:12] | | X-axis data | 0x00 | R | #### Address: 0x09, Reset: 0x00, Name: XDATA2 #### Table 25. Bit Descriptions for XDATA2 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-------------------|----------|-------------|-------|--------| | [7:0] | XDATA, Bits[11:4] | | X-axis data | 0x00 | R | #### Address: 0x0A, Reset: 0x00, Name: XDATA1 #### Table 26. Bit Descriptions for XDATA1 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|------------------|----------|-------------|-------|--------| | [7:4] | XDATA, Bits[3:0] | | X-axis data | 0x0 | R | | [3:0] | Reserved | | Reserved | 0x0 | R | #### Y-AXIS DATA REGISTERS These three registers contain the y-axis acceleration data. Data is left justified and formatted as twos complement. Address: 0x0B, Reset: 0x00, Name: YDATA3 #### Table 27. Bit Descriptions for YDATA3 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------------|----------|-------------|-------|--------| | [7:0] | YDATA, Bits[19:12] | | Y-axis data | 0x00 | R | #### Address: 0x0C, Reset: 0x00, Name: YDATA2 #### **Table 28. Bit Descriptions for YDATA2** | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-------------------|----------|-------------|-------|--------| | [7:0] | YDATA, Bits[11:4] | | Y-axis data | 0x00 | R | #### Address: 0x0D, Reset: 0x00, Name: YDATA1 #### Table 29. Bit Descriptions for YDATA1 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|------------------|----------|-------------|-------|--------| | [7:4] | YDATA, Bits[3:0] | | Y-axis data | 0x0 | R | | [3:0] | Reserved | | Reserved | 0x0 | R | #### **Z-AXIS DATA REGISTERS** These three registers contain the z-axis acceleration data. Data is left justified and formatted as twos complement. #### Address: 0x0E, Reset: 0x00, Name: ZDATA3 #### Table 30. Bit Descriptions for ZDATA3 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------------|----------|-------------|-------|--------| | [7:0] | ZDATA, Bits[19:12] | | Z-axis data | 0x00 | R | #### Address: 0x0F, Reset: 0x00, Name: ZDATA2 #### Table 31. Bit Descriptions for ZDATA2 | Bits Bit Name | | Settings | Description | Reset | Access | |---------------|-------------------|----------|-------------|-------|--------| | [7:0] | ZDATA, Bits[11:4] | | Z-axis data | 0x00 | R | #### Address: 0x10, Reset: 0x00, Name: ZDATA1 #### Table 32. Bit Descriptions for ZDATA1 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|------------------|----------|-------------|-------|--------| | [7:4] | ZDATA, Bits[3:0] | | Z-axis data | 0x0 | R | | [3:0] | Reserved | | Reserved | 0x0 | R | #### **FIFO ACCESS REGISTER** Address: 0x11, Reset: 0x00, Name: FIFO\_DATA Read this register to access data stored in the FIFO. Table 33. Bit Descriptions for FIFO\_DATA | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | FIFO_DATA | | FIFO data is formatted to 24 bits, three bytes, most significant byte first. A read to this address pops an effective three equal byte words of axis data from the FIFO. Two subsequent reads or a multibyte read completes the transaction of this data onto the interface. Continued reading or a sustained multibyte read of this field continues to pop the FIFO every third byte. Multibyte reads to this address do not increment the address pointer. If this address is read due to an auto-increment from the previous address, it does not pop the FIFO. Instead, it returns zeros and increments on to the next address. | 0x0 | R | #### X-AXIS OFFSET TRIM REGISTERS Address: 0x1E, Reset: 0x00, Name: OFFSET\_X\_H Table 34. Bit Descriptions for OFFSET\_X\_H | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | OFFSET_X,<br>Bits[15:8] | | Offset added to x-axis data after all other signal processing. Data is in twos complement format. The significance of OFFSET_X, Bits[15:0] matches the significance of XDATA, Bits[19:4]. | 0x0 | R/W | #### Address: 0x1F, Reset: 0x00, Name: OFFSET\_X\_L Table 35. Bit Descriptions for OFFSET\_X\_L | Bits | Bit Name | Settings | Description | Reset | Access | |-------|------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | OFFSET_X,<br>Bits[7:0] | | Offset added to x-axis data after all other signal processing. Data is in twos complement format. The significance of OFFSET_X, Bits[15:0] matches the significance of XDATA, Bits[19:4]. | 0x0 | R/W | #### Y-AXIS OFFSET TRIM REGISTERS Address: 0x20, Reset: 0x00, Name: OFFSET\_Y\_H Table 36. Bit Descriptions for OFFSET\_Y\_H | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | OFFSET_Y,<br>Bits[15:8] | | Offset added to y-axis data after all other signal processing. Data is in twos complement format. The significance of OFFSET_Y, Bits[15:0] matches the significance of YDATA, Bits[19:4]. | 0x0 | R/W | #### Address: 0x21, Reset: 0x00, Name: OFFSET\_Y\_L Table 37. Bit Descriptions for OFFSET\_Y\_L | Bits | Bit Name | Settings | Description | Reset | Access | |-------|------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | OFFSET_Y,<br>Bits[7:0] | | Offset added to y-axis data after all other signal processing. Data is in twos complement format. The significance of OFFSET_Y, Bits[15:0] matches the significance of YDATA, Bits[19:4]. | 0x0 | R/W | #### **Z-AXIS OFFSET TRIM REGISTERS** Address: 0x22, Reset: 0x00, Name: OFFSET\_Z\_H Table 38. Bit Descriptions for OFFSET\_Z\_H $\,$ | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | OFFSET_Z,<br>Bits[15:8] | | Offset added to z-axis data after all other signal processing. Data is in twos complement format. The significance of OFFSET_Z, Bits[15:0] matches the significance of ZDATA, Bits[19:4]. | 0x0 | R/W | Address: 0x23, Reset: 0x00, Name: OFFSET\_Z\_L Table 39. Bit Descriptions for OFFSET\_Z\_L | Bits | Bit Name | Settings | Description | Reset | Access | |-------|------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | OFFSET_Z,<br>Bits[7:0] | | Offset added to z-axis data after all other signal processing. Data is in twos complement format. The significance of OFFSET_Z, Bits[15:0] matches the significance of ZDATA, Bits[19:4]. | 0x0 | R/W | #### **ACTIVITY ENABLE REGISTER** Address: 0x24, Reset: 0x00, Name: ACT\_EN Table 40. Bit Descriptions for ACT\_EN | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|-----------------------------------------------------------------|-------|--------| | [7:3] | Reserved | | Reserved. | 0x0 | R | | 2 | ACT_Z | | Z-axis data is a component of the activity detection algorithm. | 0x0 | R/W | | 1 | ACT_Y | | Y-axis data is a component of the activity detection algorithm. | 0x0 | R/W | | 0 | ACT_X | | X-axis data is a component of the activity detection algorithm. | 0x0 | R/W | #### **ACTIVITY THRESHOLD REGISTERS** Address: 0x25, Reset: 0x00, Name: ACT\_THRESH\_H Table 41. Bit Descriptions for ACT\_THRESH\_H | Bits | Bit Name | Settings | Description | Reset | Access | |-------|---------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | ACT_THRESH,<br>Bits[15:8] | | Threshold for activity detection. Acceleration magnitude must be above ACT_THRESH to trigger the activity counter. ACT_THRESH is an unsigned magnitude. The significance of ACT_THRESH, Bits[15:0] matches the significance of Bits[18:3] of XDATA, YDATA, and ZDATA. | 0x0 | R/W | #### Address: 0x26, Reset: 0x00, Name: ACT\_THRESH\_L Table 42. Bit Descriptions for ACT\_THRESH\_L | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | ACT_THRESH,<br>Bits[7:0] | | Threshold for activity detection. The acceleration magnitude must be greater than the value in ACT_THRESH to trigger the activity counter. ACT_THRESH is an unsigned magnitude. The significance of ACT_THRESH, Bits[15:0] matches the significance of Bits[18:3] of XDATA, YDATA, and ZDATA. | 0x0 | R/W | #### **ACTIVITY COUNT REGISTER** Address: 0x27, Reset: 0x01, Name: ACT\_COUNT Table 43. Bit Descriptions for ACT\_COUNT | Bits | Bit Name | Settings | Description | Reset | Access | |-------|-----------|----------|----------------------------------------------------------------------------|-------|--------| | [7:0] | ACT_COUNT | | Number of consecutive events above threshold (from ACT_THRESH) required to | 0x1 | R/W | | | | | detect activity | | | #### **FILTER SETTINGS REGISTER** Address: 0x28, Reset: 0x00, Name: Filter Use this register to specify parameters for the internal high-pass and low-pass filters. **Table 44. Bit Descriptions for Filter** | Bits | Bit Name | Settings | Description | Reset | Access | |-------|------------|----------|-------------------------------------------------------------------------------|-------|--------| | 7 | Reserved | | Reserved | 0x0 | R | | [6:4] | HPF_CORNER | | -3 dB filter corner for the first-order, high-pass filter relative to the ODR | 0x0 | R/W | | | | 000 | Not applicable, no high-pass filter enabled | | | | | | 001 | $24.7 \times 10^{-4} \times ODR$ | | | | | | 010 | 6.2084 × 10 <sup>-4</sup> × ODR | | | | | | 011 | 1.5545 × 10 <sup>-4</sup> × ODR | | | | | | 100 | $0.3862 \times 10^{-4} \times ODR$ | | | | | | 101 | $0.0954 \times 10^{-4} \times ODR$ | | | | | | 110 | 0.0238 × 10 <sup>-4</sup> × ODR | | | | [3:0] | ODR_LPF | | ODR and low-pass filter corner | 0x0 | R/W | | | | 0000 | 4000 Hz and 1000 Hz | | | | | | 0001 | 2000 Hz and 500 Hz | | | | | | 0010 | 1000 Hz and 250 Hz | | | | | | 0011 | 500 Hz and 125 Hz | | | | | | 0100 | 250 Hz and 62.5 Hz | | | | | | 0101 | 125 Hz and 31.25 Hz | | | | | | 0110 | 62.5 Hz and 15.625 Hz | | | | | | 0111 | 31.25 Hz and 7.813 Hz | | | | | | 1000 | 15.625 Hz and 3.906 Hz | | | | | | 1001 | 7.813 Hz and 1.953 Hz | | | | | | 1010 | 3.906 Hz and 0.977 Hz | | | #### **FIFO SAMPLES REGISTER** Address: 0x29, Reset: 0x60, Name: FIFO\_SAMPLES Use the FIFO\_SAMPLES value to specify the number of samples to store in the FIFO. The default value of this register is 0x60 to avoid triggering the FIFO watermark interrupt. Table 45. Bit Descriptions for FIFO\_SAMPLES | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------|----------|----------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | Reserved | | Reserved. | 0x0 | R | | [6:0] | FIFO_SAMPLES | | Watermark number of samples stored in the FIFO that triggers a FIFO_FULL condition. Values range from 1 to 96. | 0x60 | R/W | #### **INTERRUPT PIN (INTx) FUNCTION MAP REGISTER** Address: 0x2A, Reset: 0x00, Name: INT\_MAP The INT\_MAP register configures the interrupt pins. Bits[7:0] select which functions generate an interrupt on the INT1 and INT2 pins. Multiple events can be configured. If the corresponding bit is set to 1, the function generates an interrupt on the interrupt pins. Table 46. Bit Descriptions for INT\_MAP | Bits Bit Name Set | | Settings | Description | Reset | Access | | |-------------------|----------|----------|------------------------------------|-------|--------|--| | 7 | ACT_EN2 | | Activity interrupt enable on INT2 | 0x0 | R/W | | | 6 | OVR_EN2 | | FIFO_OVR interrupt enable on INT2 | 0x0 | R/W | | | 5 | FULL_EN2 | | FIFO_FULL interrupt enable on INT2 | 0x0 | R/W | | | 4 | RDY_EN2 | | DATA_RDY interrupt enable on INT2 | 0x0 | R/W | | | 3 | ACT_EN1 | | Activity interrupt enable on INT1 | 0x0 | R/W | | | 2 | OVR_EN1 | | FIFO_OVR interrupt enable on INT1 | 0x0 | R/W | | | 1 | FULL_EN1 | | FIFO_FULL interrupt enable on INT1 | 0x0 | R/W | | | 0 | RDY_EN1 | | DATA_RDY interrupt enable on INT1 | 0x0 | R/W | | #### **DATA SYNCHRONIZATION** Address: 0x2B, Reset: 0x00, Name: Sync Use this register to control the external timing triggers. Table 47. Bit Descriptions for Sync | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:3] | Reserved | | Reserved. | 0x0 | R | | 2 | EXT_CLK | | Enable external clock. See Table 14 for configuration details. | 0x0 | R/W | | [1:0] | EXT_SYNC | | Enable external synchronization control. | 0x0 | R/W | | | | 00 | Internal synchronization. | | | | | | 01 | External synchronization, no interpolation filter. After synchronization, and for EXT_SYNC within specification, DATA_RDY occurs on EXT_SYNC. | | | | | | 10 | External synchronization, interpolation filter, next available data indicated by DATA_RDY 14 to 8204 oscillator cycles later (longer delay for higher ODR_LPF setting), data represents a sample point group delay earlier in time. | | | | | | 11 | Reserved. | | | #### I<sup>2</sup>C SPEED, INTERRUPT POLARITY, AND RANGE REGISTER Address: 0x2C, Reset: 0x81, Name: Range **Table 48. Bit Descriptions for Range** | Bits Bit Name | | Settings | Description | Reset | Access | | |---------------|----------|----------|--------------------------------|-------|--------|--| | 7 | I2C_HS | | I <sup>2</sup> C speed. | 0x1 | R/W | | | | | 1 | High speed mode. | | | | | | | 0 | Fast mode. | | | | | 6 | INT_POL | | Interrupt polarity. | 0x0 | R/W | | | | | 0 | INT1 and INT2 are active low. | | | | | | | 1 | INT1 and INT2 are active high. | | | | | [5:2] | Reserved | | Reserved. | 0x0 | R | | | [1:0] | Range | | Range. | 0x1 | R/W | | | | | 01 | ±10 g. | | | | | | | 10 | ±20 g. | | | | | | | 11 | ±40 g. | | | | #### **POWER CONTROL REGISTER** Address: 0x2D, Reset: 0x01, Name: POWER\_CTL Table 49. Bit Descriptions for POWER\_CTL | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:3] | Reserved | | Reserved. | 0x0 | R | | 2 | DRDY_OFF | | Set to 1 to force the DRDY output to 0 in modes where it is normally signal data ready. | 0x0 | R/W | | 1 | TEMP_OFF | | Set to 1 to disable temperature processing. Temperature processing is also disabled when standby = 1. | 0x0 | R/W | | 0 | Standby | 1 | Standby or measurement mode. Standby mode. In standby mode, the device is in a low power state, and the temperature and acceleration datapaths are not operating. In addition, digital functions, including FIFO pointers, reset. Changes to the configuration setting of the device must be made when standby = 1. An exception is a high-pass filter that can be changed when the device is operating. | 0x1 | R/W | | | | 0 | Measurement mode. | | | #### **SELF TEST REGISTER** Address: 0x2E, Reset: 0x00, Name: SELF\_TEST Refer to the Self Test section for more information on the operation of the self test feature. Table 50. Bit Descriptions for SELF\_TEST | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|------------------------------------|-------|--------| | [7:2] | Reserved | | Reserved. | 0x0 | R | | 1 | ST2 | | Set to 1 to enable self test force | 0x0 | R/W | | 0 | ST1 | | Set to 1 to enable self test mode | 0x0 | R/W | #### **RESET REGISTER** Address: 0x2F, Reset: 0x00, Name: Reset Table 51. Bit Descriptions for Reset | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|------------------------------------------------------------------------|-------|--------| | [7:0] | Reset | | Write Code 0x52 to reset the device, similar to a power-on reset (POR) | 0x0 | W | In case of a software reset, an unlikely race condition may occur in products with REVID = 0x01 or earlier. If the race condition occurs, some factory settings in the NVM load incorrectly to shadow registers (the registers from which the internal logic configures the sensor and calculates the output after a power-on or a software reset). The incorrect loading of the NVM affects overall performance of the sensor, such as an incorrect 0g bias and other performance issues. The incorrect loading of NVM does not occur from a power-on or after a power cycle. To guarantee reliable operation of the sensor after a software reset, the user can access the shadow registers after a power-on, read and store the values on the host microprocessor, and compare the values read from the same shadow registers after a software reset. This method guarantees proper operation in all devices and under all conditions. The recommended steps are as follows: - 1. Read the shadow registers, Register 0x50 to Register 0x54 (five 8-bit registers) after power-up, but before any software reset. - 2. Store these values in a host device (for example, a host microprocessor). - 3. After each software reset, read the same five registers. If the values differ, perform a software reset again until they match. # **PCB FOOTPRINT PATTERN** Figure 77 shows the PCB footprint pattern and dimensions in millimeters. Figure 77. PCB Footprint Pattern and Dimensions in Millimeters ## **OUTLINE DIMENSIONS** Figure 78. 14-Terminal Ceramic Leadless Chip Carrier [LCC] (E-14-1) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Output<br>Mode | Measurement<br>Range (g) | Specified<br>Voltage (V) | Temperature Range | Package Description | Package<br>Option | |--------------------|----------------|--------------------------|--------------------------|-------------------|-------------------------------|-------------------| | ADXL356BEZ | Analog | ±10, ±20 | 3.3 | -40°C to +125°C | 14-Terminal LCC | E-14-1 | | ADXL356BEZ-RL | Analog | ±10, ±20 | 3.3 | -40°C to +125°C | 14-Terminal LCC, 13" Reel | E-14-1 | | ADXL356BEZ-RL7 | Analog | ±10, ±20 | 3.3 | -40°C to +125°C | 14-Terminal LCC, 7" Reel | E-14-1 | | ADXL356CEZ | Analog | ±10, ±40 | 3.3 | -40°C to +125°C | 14-Terminal LCC | E-14-1 | | ADXL356CEZ-RL | Analog | ±10, ±40 | 3.3 | -40°C to +125°C | 14-Terminal LCC, 13" Reel | E-14-1 | | ADXL356CEZ-RL7 | Analog | ±10, ±40 | 3.3 | -40°C to +125°C | 14-Terminal LCC, 7" Reel | E-14-1 | | ADXL357BEZ | Digital | ±10, ±20, ±40 | 3.3 | -40°C to +125°C | 14-Terminal LCC | E-14-1 | | ADXL357BEZ-RL | Digital | ±10, ±20, ±40 | 3.3 | -40°C to +125°C | 14-Terminal LCC | E-14-1 | | ADXL357BEZ-RL7 | Digital | ±10, ±20, ±40 | 3.3 | -40°C to +125°C | 14-Terminal LCC | E-14-1 | | EVAL-ADXL356BZ | | | | | Evaluation Board for ADXL356B | | | EVAL-ADXL356CZ | | | | | Evaluation Board for ADXL356C | | | EVAL-ADXL357Z | | | | | Evaluation Board for ADXL357 | | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. $I^2C$ refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).