

## **Data Sheet**

# Low Noise, Low Drift, Low Power, 3-Axis MEMS Accelerometers

FUNCTIONAL BLOCK DIAGRAMS

# ADXL354/ADXL355

## FEATURES

Hermetic package offers excellent long-term stability 0 g offset vs. temperature (all axes): 0.15 mg/°C maximum Ultralow noise density (all axes): 20  $\mu g/\sqrt{Hz}$  (ADXL354) Low power, V<sub>SUPPLY</sub> (LDO enabled) ADXL354 in measurement mode: 150 µA ADXL355 in measurement mode: 200 µA ADXL354/ADXL355 in standby mode: 21 µA ADXL354 has user adjustable analog output bandwidth ADXL355 digital output features Digital serial peripheral interface (SPI)/I<sup>2</sup>C interfaces 20-bit analog-to-digital converter (ADC) Data interpolation routine for synchronous sampling Programmable high- and low-pass digital filters **Electromechanical self test** Integrated temperature sensor Voltage range options VSUPPLY with internal regulators: 2.25 V to 3.6 V V1PBANA, V1PBDIG with internal low dropout regulator (LDO) bypassed: 1.8 V typical ± 10% Operating temperature range: -40°C to +125°C 14-terminal, 6 mm × 6 mm × 2.1 mm, LCC package, 0.26 grams

## APPLICATIONS

Inertial measurement units (IMUs)/altitude and heading reference systems (AHRSs) Platform stabilization systems Structural health monitoring Seismic imaging Tilt sensing Robotics Condition monitoring

## **GENERAL DESCRIPTION**

The analog output ADXL354 and the digital output ADXL355 are low noise density, low 0 g offset drift, low power, 3-axis accelerometers with selectable measurement ranges. The ADXL354B supports the  $\pm 2$  g and  $\pm 4$  g ranges, the ADXL354C supports the  $\pm 2$  g and  $\pm 8$  g ranges, and the ADXL355 supports the  $\pm 2.048$  g,  $\pm 4.096$  g, and  $\pm 8.192$  g ranges. The ADXL354/ ADXL355 offer industry leading noise, minimal offset drift over temperature, and long term stability enabling precision applications with minimal calibration. Highly integrated in a compact form factor, the low power ADXL355 is ideal in an Internet of Things (IoT) sensor node and other wireless product designs.

The ADXL355 multifunction pin names may be referenced by their relevant function only for either the SPI or I<sup>2</sup>C interfaces.

<sup>1</sup> Protected by U.S. Patents 8,472,270; 9,041,462; 8,665,627; 8,917,099; 6,892,576; 9,297,825; and 7,956,621.

Rev. 0 Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.Tel: 781.329.4700©2016 Analog Devices, Inc. All rights reserved.Technical Supportwww.analog.com



## TABLE OF CONTENTS

| Features 1                                                         |
|--------------------------------------------------------------------|
| Applications1                                                      |
| Functional Block Diagrams                                          |
| General Description 1                                              |
| Revision History                                                   |
| Specifications                                                     |
| Analog Output for the ADXL354                                      |
| Digital Output for the ADXL3554                                    |
| SPI Digital Interface Characteristics for the ADXL355 5            |
| I <sup>2</sup> C Digital Interface Characteristics for the ADXL355 |
| Absolute Maximum Ratings                                           |
| Thermal Resistance                                                 |
| ESD Caution                                                        |
| Pin Configurations and Function Descriptions                       |
| Typical Performance Characteristics                                |
| Root Allan Variance (RAV) ADXL355 Characteristics 19               |
| Theory of Operation                                                |
| Analog Output                                                      |
| Digital Output21                                                   |
| Axes of Acceleration Sensitivity                                   |
| Power Sequencing                                                   |
| Power Supply Description                                           |
| Overrange Protection                                               |
| Self Test                                                          |
| Filter                                                             |
| Serial Communications                                              |
| SPI Protocol                                                       |
| I <sup>2</sup> C Protocol                                          |
| Reading Acceleration or Temperature Data from the Interface        |
|                                                                    |
| FIFO                                                               |
| Interrupts                                                         |
| DATA_RDY28                                                         |
| DRDY Pin                                                           |
| FIFO_FULL                                                          |
| FIFO_OVR                                                           |
| Activity                                                           |

|   | NVM_BUSY                                                       | 28 |
|---|----------------------------------------------------------------|----|
|   | External Synchronization and Interpolation                     | 29 |
| A | DXL355 Register Map                                            | 31 |
| R | egister Definitions                                            | 32 |
|   | Analog Devices ID Register                                     | 32 |
|   | Analog Devices MEMS ID Register                                | 32 |
|   | Device ID Register                                             | 32 |
|   | Product Revision ID Register                                   | 32 |
|   | Status Register                                                | 32 |
|   | FIFO Entries Register                                          | 33 |
|   | Temperature Data Registers                                     | 33 |
|   | X-Axis Data Registers                                          | 33 |
|   | Y-Axis Data Registers                                          | 34 |
|   | Z-Axis Data Registers                                          | 34 |
|   | FIFO Access Register                                           | 35 |
|   | X-Axis Offset Trim Registers                                   | 35 |
|   | Y-Axis Offset Trim Registers                                   | 35 |
|   | Z-Axis Offset Trim Registers                                   | 36 |
|   | Activity Enable Register                                       | 36 |
|   | Activity Threshold Registers                                   | 36 |
|   | Activity Count Register                                        | 36 |
|   | Filter Settings Register                                       | 37 |
|   | FIFO Samples Register                                          | 37 |
|   | Interrupt Pin (INTx) Function Map Register                     | 37 |
|   | Data Synchronization                                           | 38 |
|   | I <sup>2</sup> C Speed, Interrupt Polarity, and Range Register | 38 |
|   | Power Control Register                                         | 38 |
|   | Self Test Register                                             | 39 |
|   | Reset Register                                                 | 39 |
| R | ecommended Soldering Profile                                   | 40 |
|   | PCB Footprint Pattern                                          | 41 |
| P | ackaging and Ordering Information                              | 42 |
|   | Outline Dimensions                                             | 42 |
|   | Branding Information                                           | 42 |
|   | Ordering Guide                                                 | 42 |
|   |                                                                |    |

## **REVISION HISTORY**

9/2016—Revision 0: Initial Version

Unit

g

g

kHz

%

%

mV/g

mV/g

mV/q

%/°C

mg

mq

mg

g

mg/°C

µq/√Hz

Hz

g

g

g

V V

V

μΑ

μA

μA

μΑ

μA

μA

ms

ms

21

7

10

<10

<10

µm/sec/√Hr

µm/sec/√Hr

## **SPECIFICATIONS**

Standby Mode

Turn On Time<sup>6</sup>

V<sub>SUPPLY</sub> (LDO Enabled)

V<sub>1P8ANA</sub> (LDO Disabled)

V<sub>1P8DIG</sub> (LDO Disabled)

## ANALOG OUTPUT FOR THE ADXL354

 $T_A = 25^{\circ}$ C,  $V_{SUPPLY} = 3.3$  V, x-axis acceleration and y-axis acceleration = 0 g, and z-axis acceleration = 1 g, unless otherwise noted.

Table 1. Parameter **Test Conditions/Comments** Min Тур Max SENSOR INPUT Each axis Output Full-Scale Range (FSR) ADXL354B, supports two ranges  $\pm 2/\pm 4$ ADXL354C, supports two ranges  $\pm 2/\pm 8$ **Resonant Frequency**<sup>1</sup> 2.4 Nonlinearity 0.1 ±2 g Cross Axis Sensitivity 1 SENSITIVITY Ratiometric to V<sub>1P8ANA</sub> 368 400 432 Sensitivity at Xout, Yout, Zout ±2 g 184 200 ±4 g 216 ±8 g 92 100 108 Sensitivity Change due to Temperature -40°C to +125°C ±0.01 0 g OFFSET Each axis,  $\pm 2q$ -75 0 g Output for Xout, Yout, Zout Referred to V<sub>1P8ANA</sub>/2 +75 ±25 0 g Offset vs. Temperature (X-Axis, Y-Axis, and Z-Axis)<sup>2</sup> ±0.1 -40°C to +125°C -0.15 +0.15Repeatability<sup>3</sup> X-axis and y-axis ±3.5 Z-axis ±9 Vibration Rectification Error (VRE)<sup>4</sup> ±2 g range, in a 1 g orientation, <0.4 offset due to 2.5 g rms vibration NOISE DENSITY ±2 g X-Axis, Y-Axis, and Z-Axis 20 Velocity Random Walk X-axis and y-axis 9 Z-axis 13 BANDWIDTH Internal Low-Pass Filter Frequency Fixed frequency, 50% response 1500 attenuation SELF TEST **Output Change** X-Axis 0.3 Y-Axis 0.3 Z-Axis 1.5 POWER SUPPLY Voltage Range V<sub>SUPPLY</sub><sup>5</sup> 2.25 2.5 3.6 VDDIO V<sub>1P8DIG</sub> 2.5 3.6 V1P8ANA, V1P8DIG with Internal Low Dropout  $V_{SUPPLY} = 0 V$ 1.62 1.8 1.98 Regulator (LDO) Bypassed Current Measurement Mode VSUPPLY (LDO Enabled) 150 V<sub>1P8ANA</sub> (LDO Disabled) 138 V<sub>1P8DIG</sub> (LDO Disabled) 12

Power-off to standby

2 g range

| Parameter                   | Test Conditions/Comments | Min  | Тур   | Max                        | Unit  |
|-----------------------------|--------------------------|------|-------|----------------------------|-------|
| OUTPUT AMPLIFIER            |                          |      |       |                            |       |
| Swing                       | No load                  | 0.03 |       | V <sub>1P8ANA</sub> - 0.03 | V     |
| Output Series Resistance    |                          |      | 32    |                            | kΩ    |
| TEMPERATURE SENSOR          |                          |      |       |                            |       |
| Output at 25°C              |                          |      | 892.2 |                            | mV    |
| Scale Factor                |                          |      | 3.0   |                            | mV/°C |
| TEMPERATURE                 |                          |      |       |                            |       |
| Operating Temperature Range |                          | -40  |       | +125                       | °C    |

<sup>1</sup> The resonant frequency is a sensor characteristic. An integrated analog 1.5 kHz (-6 dB) sinc low-pass filter that cannot be bypassed limits the actual output response. <sup>2</sup> The temperature change is -40°C to +25°C or +25°C.

<sup>3</sup> Repeatability is predicted for a 10 year life and includes shifts due to the high temperature operating life test (HTOL) (T<sub>A</sub> = 150°C, V<sub>SUPPLY</sub> = 3.6 V, and 1000 hours), temperature cycling (-55°C to +125°C and 1000 cycles), velocity random walk, broadband noise, and temperature hysteresis.

<sup>4</sup> The VRE measurement is the shift in dc offset while the device is subject to 2.5 g rms of random vibration from 50 Hz to 2 kHz. The device under test (DUT) is configured for the ±2 g range and an output data rate of 4 kHz. The VRE scales with the range setting.

<sup>5</sup> When V<sub>1P8ANA</sub> and V<sub>1P8DIG</sub> are generated internally, V<sub>SUPPLY</sub> is valid. To disable the LDO and drive V<sub>1P8ANA</sub> and V<sub>1P8DIG</sub> externally, connect V<sub>SUPPLY</sub> to V<sub>SS</sub>.

<sup>6</sup> Standby to measurement mode; valid when the output is within 1 mg of the final value.

## DIGITAL OUTPUT FOR THE ADXL355

 $T_A = 25^{\circ}$ C,  $V_{SUPPLY} = 3.3$  V, x-axis acceleration and y-axis acceleration = 0 g, and z-axis acceleration = 1 g, and output data rate (ODR) = 500 Hz, unless otherwise noted. Note that multifunction pin names may be referenced by their relevant function only.

| Parameter                                                                   | Test Conditions/Comments                                                 | Min     | Тур     | Max     | Unit            |
|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|---------|---------|---------|-----------------|
| SENSOR INPUT                                                                | Each axis                                                                |         |         |         |                 |
| Output Full Scale Range (FSR)                                               | User selectable                                                          |         | ±2.048  |         | g               |
|                                                                             |                                                                          |         | ±4.096  |         | g               |
|                                                                             |                                                                          |         | ±8.192  |         | g               |
| Nonlinearity                                                                | ±2 g                                                                     |         | 0.1     |         | % FS            |
| Cross Axis Sensitivity                                                      |                                                                          |         | 1       |         | %               |
| SENSITIVITY                                                                 | Each axis                                                                |         |         |         |                 |
| X-Axis, Y-Axis, and Z-Axis Sensitivity                                      | ±2 g                                                                     | 235,520 | 256,000 | 276,480 | LSB/g           |
|                                                                             | ±4 g                                                                     | 117,760 | 128,000 | 138,240 | LSB/g           |
|                                                                             | ±8 g                                                                     | 58,880  | 64,000  | 69,120  | LSB/g           |
| X-Axis, Y-Axis, and Z-Axis Scale Factor                                     | ±2 g                                                                     |         | 3.9     |         | µg∕LSB          |
|                                                                             | ±4 g                                                                     |         | 7.8     |         | µg∕LSB          |
|                                                                             | ±8 g                                                                     |         | 15.6    |         | µg∕LSB          |
| Sensitivity Change due to Temperature                                       | –40°C to +125°C                                                          |         | ±0.01   |         | %/°C            |
| 0 g OFFSET                                                                  | Each axis, $\pm 2 g$                                                     |         |         |         |                 |
| X-Axis, Y-Axis, and Z-Axis 0 g Output                                       |                                                                          | -75     | ±25     | +75     | m <i>g</i>      |
| 0 <i>g</i> Offset vs. Temperature (X-Axis, Y-Axis, and Z-Axis) <sup>1</sup> | -40°C to +125°C                                                          | -0.15   | ±0.02   | +0.15   | m <i>g</i> /°C  |
| Repeatability <sup>2</sup>                                                  | X-axis and y-axis                                                        |         | ±3.5    |         | m <i>g</i>      |
|                                                                             | Z-axis                                                                   |         | ±9      |         | m <i>g</i>      |
| Vibration Rectification <sup>3</sup>                                        | $\pm 2 g$ range, in a 1 g orientation, offset due to 2.5 g rms vibration |         | <0.4    |         | g               |
| NOISE DENSITY                                                               | ±2 g                                                                     |         |         |         |                 |
| X-Axis, Y-Axis, and Z-Axis                                                  |                                                                          |         | 25      |         | µ <i>g/√</i> Hz |
| Velocity Random Walk                                                        | X-axis and y-axis                                                        |         | 9       |         | µm/sec/√Hr      |
|                                                                             | Z-axis                                                                   |         | 13      |         | µm/sec/√Hr      |
| OUTPUT DATA RATE AND BANDWIDTH                                              |                                                                          |         |         |         |                 |
| Low-Pass Filter Passband Frequency                                          | User programmable, Register 0x28                                         | 1       |         | 1000    | Hz              |
| High-Pass Filter Passband Frequency When Enabled<br>(Disabled by Default)   | User programmable, Register 0x28 for 4 kHz ODR                           | 0.0095  |         | 10      | Hz              |

| Parameter                                                | Test Conditions/Comments | Min                 | Тур   | Max  | Unit   |
|----------------------------------------------------------|--------------------------|---------------------|-------|------|--------|
| SELF TEST                                                |                          |                     |       |      |        |
| Output Change                                            |                          |                     |       |      |        |
| X-Axis                                                   |                          |                     | 0.3   |      | g      |
| Y-Axis                                                   |                          |                     | 0.3   |      | g      |
| Z-Axis                                                   |                          |                     | 1.5   |      | g      |
| POWER SUPPLY                                             |                          |                     |       |      |        |
| Voltage Range                                            |                          |                     |       |      |        |
| V <sub>SUPPLY</sub> Operating <sup>4</sup>               |                          | 2.25                | 2.5   | 3.6  | V      |
| VDDIO                                                    |                          | V <sub>1P8DIG</sub> | 2.5   | 3.6  | V      |
| $V_{1P8ANA}$ and $V_{1P8DIG}$ with Internal LDO Bypassed | $V_{SUPPLY} = 0 V$       | 1.62                | 1.8   | 1.98 | V      |
| Current                                                  |                          |                     |       |      |        |
| Measurement Mode                                         |                          |                     |       |      |        |
| V <sub>SUPPLY</sub> (LDO Enabled)                        |                          |                     | 200   |      | μΑ     |
| V <sub>1PBANA</sub> (LDO Disabled)                       |                          |                     | 160   |      | μΑ     |
| V <sub>1P8DIG</sub> (LDO Disabled)                       |                          |                     | 35.5  |      | μΑ     |
| Standby Mode                                             |                          |                     |       |      |        |
| VSUPPLY (LDO Enabled)                                    |                          |                     | 21    |      | μΑ     |
| V <sub>1PBANA</sub> (LDO Disabled)                       |                          |                     | 7     |      | μΑ     |
| V <sub>1P8DIG</sub> (LDO Disabled)                       |                          |                     | 10    |      | μΑ     |
| Turn On Time⁵                                            | 2 g range                |                     | <10   |      | ms     |
|                                                          | Power-off to standby     |                     | <10   |      | ms     |
| TEMPERATURE SENSOR                                       |                          |                     |       |      |        |
| Output at 25°C                                           |                          |                     | 1852  |      | LSB    |
| Scale Factor                                             |                          |                     | -9.05 |      | LSB/°C |
| TEMPERATURE                                              |                          |                     |       |      |        |
| Operating Temperature Range                              |                          | -40                 |       | +125 | °C     |

<sup>1</sup> The temperature change is  $-40^{\circ}$ C to  $+25^{\circ}$ C or  $+25^{\circ}$ C to  $+125^{\circ}$ C. <sup>2</sup> Repeatability is predicted for a 10 year life and includes shifts due to the HTOL (T<sub>A</sub> = 150°C, V<sub>SUPPLY</sub> = 3.6 V, and 1000 hours), temperature cycling ( $-55^{\circ}$ C to  $+125^{\circ}$ C and 1000 cycles), velocity random walk, broadband noise, and temperature hysteresis.

<sup>3</sup> The VRE measurement is the shift in dc offset while the device is subject to 2.5 g rms random vibration from 50 Hz to 2 kHz. The DUT is configured for the ±2 g range and an output data rate of 4 kHz. The VRE scales with the range setting.

<sup>4</sup> When Vippana and Vippola are generated internally, V<sub>SUPPLY</sub> is valid. To disable the LDO and drive V<sub>1PBANA</sub> and V<sub>1PBD/G</sub> externally, connect V<sub>SUPPLY</sub> to V<sub>SS</sub>. <sup>5</sup> Standby to measurement mode; valid when the output is within 1 mg of final value.

## SPI DIGITAL INTERFACE CHARACTERISTICS FOR THE ADXL355

Note that multifunction pin names may be referenced by their relevant function only.

| Table 3.         |                 |                          |                              |                              |      |
|------------------|-----------------|--------------------------|------------------------------|------------------------------|------|
| Parameter        | Symbol          | Test Conditions/Comments | Min                          | Тур Мах                      | Unit |
| DC INPUT LEVELS  |                 |                          |                              |                              |      |
| Input Voltage    |                 |                          |                              |                              |      |
| Low Level        | VIL             |                          |                              | $0.3 \times V_{\text{DDIO}}$ | V    |
| High Level       | VIH             |                          | $0.7 	imes V_{\text{DDIO}}$  |                              | V    |
| Input Current    |                 |                          |                              |                              |      |
| Low Level        | lı∟             | $V_{IN} = 0 V$           | -0.1                         |                              | μΑ   |
| High Level       | I <sub>IH</sub> | $V_{IN} = V_{DDIO}$      |                              | 0.1                          | μΑ   |
| DC OUTPUT LEVELS |                 |                          |                              |                              |      |
| Output Voltage   |                 |                          |                              |                              |      |
| Low Level        | Vol             | $I_{OL} = I_{OL, MIN}$   |                              | $0.2 \times V_{\text{DDIO}}$ | V    |
| High Level       | V <sub>OH</sub> | $I_{OH} = I_{OH, MAX}$   | $0.8 \times V_{\text{DDIO}}$ |                              | V    |
| Output Current   |                 |                          |                              |                              |      |
| Low Level        | IOL             | $V_{OL} = V_{OL, MAX}$   | -10                          |                              | mA   |
| High Level       | Іон             | $V_{OH} = V_{OH, MIN}$   |                              | 4                            | mA   |

| Parameter              | Symbol           | Test Conditions/Comments   | Min | Тур Мах | Unit |
|------------------------|------------------|----------------------------|-----|---------|------|
| AC INPUT LEVELS        |                  |                            |     |         |      |
| SCLK Frequency         |                  |                            | 0.1 | 10      | MHz  |
| SCLK High Time         | tніgн            |                            | 40  |         | ns   |
| SCLK Low Time          | t <sub>LOW</sub> |                            | 40  |         | ns   |
| CS Setup Time          | tcss             |                            | 20  |         | ns   |
| CS Hold Time           | t <sub>csн</sub> |                            | 20  |         | ns   |
| CS Disable Time        | t <sub>csd</sub> |                            | 40  |         | ns   |
| Rising SCLK Setup Time | tsclks           |                            | 20  |         | ns   |
| MOSI Setup Time        | t <sub>su</sub>  |                            | 20  |         | ns   |
| MOSI Hold Time         | t <sub>HD</sub>  |                            | 20  |         | ns   |
| AC OUTPUT LEVELS       |                  |                            |     |         |      |
| Propagation Delay      | t₽               | $C_{LOAD} = 30 \text{ pF}$ |     | 30      | ns   |
| Enable MISO Time       | t <sub>EN</sub>  |                            | 30  |         | ns   |
| Disable MISO Time      | t <sub>DIS</sub> |                            |     | 20      | ns   |



## Figure 3. SPI Interface Timing Diagram

## I<sup>2</sup>C DIGITAL INTERFACE CHARACTERISTICS FOR THE ADXL355

Note that multifunction pin names may be referenced by their relevant function only.

## Table 4.

|                                         |                  | Test Conditions/                                                                                          | I2C_HS =                     | 0 (Fast | Mode)                       | I2C_HS = 1            | (High S | Speed Mode)                 |      |
|-----------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------|------------------------------|---------|-----------------------------|-----------------------|---------|-----------------------------|------|
| Parameter                               | Symbol           | Comments                                                                                                  | Min                          | Тур     | Max                         | Min                   | Тур     | Max                         | Unit |
| DC INPUT LEVELS                         |                  |                                                                                                           |                              |         |                             |                       |         |                             |      |
| Input Voltage                           |                  |                                                                                                           |                              |         |                             |                       |         |                             |      |
| Low Level                               | VIL              |                                                                                                           |                              |         | $0.3 	imes V_{\text{DDIO}}$ |                       |         | $0.3 	imes V_{\text{DDIO}}$ | V    |
| High Level                              | VIH              |                                                                                                           | $0.7 \times V_{\text{DDIO}}$ |         |                             | $0.7 \times V_{DDIO}$ |         |                             | V    |
| Hysteresis of Schmitt<br>Trigger Inputs | V <sub>HYS</sub> |                                                                                                           | $0.05 	imes V_{\text{DDIO}}$ |         |                             | $0.1 	imes V_{DDIO}$  |         |                             | μΑ   |
| Input Current                           | IIL              | $\begin{array}{l} 0.1 \times V_{\text{DDIO}} < V_{\text{IN}} < \\ 0.9 \times V_{\text{DDIO}} \end{array}$ | -10                          |         | +10                         |                       |         |                             | μΑ   |
| DC OUTPUT LEVELS                        |                  |                                                                                                           |                              |         |                             |                       |         |                             |      |
| Output Voltage                          |                  | $I_{OL} = 3 \text{ mA}$                                                                                   |                              |         |                             |                       |         |                             |      |
| Low Level                               | V <sub>OL1</sub> | $V_{DD} > 2 V$                                                                                            |                              |         | 0.4                         |                       |         |                             | V    |
|                                         | V <sub>OL2</sub> | $V_{\text{DD}} \leq 2 \; V$                                                                               |                              |         | $0.2 	imes V_{DDIO}$        |                       |         |                             | V    |
| Output Current                          |                  |                                                                                                           |                              |         |                             |                       |         |                             |      |
| Low Level                               | Iol              | $V_{OL} = 0.4 V$                                                                                          | 20                           |         |                             |                       |         |                             | mA   |
|                                         |                  | $V_{OL} = 0.6 V$                                                                                          | 6                            |         |                             |                       |         |                             | mA   |

## **Data Sheet**

## ADXL354/ADXL355

|                                |                    | Test Conditions/ I2C_HS = 0 (Fast Mode) |                             |     | I2C_HS = 1 (High Speed Mode) |     |     |     |      |
|--------------------------------|--------------------|-----------------------------------------|-----------------------------|-----|------------------------------|-----|-----|-----|------|
| Parameter                      | Symbol             | Comments                                | Min                         | Тур | Max                          | Min | Тур | Max | Unit |
| AC INPUT LEVELS                |                    |                                         |                             |     |                              |     |     |     |      |
| SCLK Frequency                 |                    |                                         | 0                           |     | 1                            | 0   |     | 3.4 | MHz  |
| SCL High Time                  | t <sub>HIGH</sub>  |                                         | 260                         |     |                              | 60  |     |     | ns   |
| SCL Low Time                   | t <sub>LOW</sub>   |                                         | 500                         |     |                              | 160 |     |     | ns   |
| Start Setup Time               | t <sub>susta</sub> |                                         | 260                         |     |                              | 160 |     |     | ns   |
| Start Hold Time                | <b>t</b> hdsta     |                                         | 260                         |     |                              | 160 |     |     | ns   |
| SDA Setup Time                 | t <sub>SUDAT</sub> |                                         | 50                          |     |                              | 10  |     |     | ns   |
| SDA Hold Time                  | <b>t</b> HDDAT     |                                         | 0                           |     |                              | 0   |     |     | ns   |
| Stop Setup Time                | t <sub>susto</sub> |                                         | 260                         |     |                              | 160 |     |     | ns   |
| Bus Free Time                  | t <sub>BUF</sub>   |                                         | 500                         |     |                              |     |     |     | ns   |
| SCL Input Rise Time            | t <sub>RCL</sub>   |                                         |                             |     | 120                          |     |     | 80  | ns   |
| SCL Input Fall Time            | t <sub>FCL</sub>   |                                         |                             |     | 120                          |     |     | 80  | ns   |
| SDA Input Rise Time            | t <sub>RDA</sub>   |                                         |                             |     | 120                          |     |     | 160 | ns   |
| SDA Input Fall Time            | t <sub>FDA</sub>   |                                         |                             |     | 120                          |     |     | 160 | ns   |
| Width of Spikes to<br>Suppress | t <sub>sP</sub>    | Not shown in Figure 4                   |                             |     | 50                           |     |     | 10  | ns   |
| AC OUTPUT LEVELS               |                    |                                         |                             |     |                              |     |     |     |      |
| Propagation Delay              |                    | $C_{LOAD} = 500 \text{ pF}$             |                             |     |                              |     |     |     |      |
| Data                           | <b>t</b> vddat     |                                         | 97                          |     | 450                          | 27  |     | 135 | ns   |
| Acknowledge                    | <b>t</b> vdack     |                                         |                             |     | 450                          |     |     |     | ns   |
| Output Fall Time               | t <sub>F</sub>     | Not shown in Figure 4                   | 20 × (V <sub>DD</sub> /5.5) |     | 120                          |     |     |     | ns   |





## **ABSOLUTE MAXIMUM RATINGS**

#### Table 5.

| Parameter                                                             | Rating                                |
|-----------------------------------------------------------------------|---------------------------------------|
| Acceleration (Any Axis, 0.1 ms)                                       |                                       |
| Unpowered                                                             | 5,000 g                               |
| Vsupply, Vddio                                                        | 5.4 V                                 |
| V1PBANA, V1PBDIG Configured as Inputs                                 | 1.98 V                                |
| ADXL354                                                               |                                       |
| Digital Inputs (RANGE, ST1, ST2, STBY)                                | $-0.3$ V to $V_{\text{DDIO}}$ + 0.3 V |
| Analog Outputs (Xour, Your, Zour, TEMP)                               | -0.3 V to V <sub>1P8ANA</sub> + 0.3 V |
| ADXL355                                                               |                                       |
| Digital Pins ( <sup>CS</sup> , SCLK, MOSI, MISO,<br>INT1, INT2, DRDY) | $-0.3$ V to $V_{\text{DDIO}}$ + 0.3 V |
| Operating Temperature Range                                           | –40°C to +125°C                       |
| Storage Temperature Range                                             | -55°C to +150°C                       |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

#### Table 6. Thermal Resistance

| Package Type        | θ <sub>JA</sub> | Unit |
|---------------------|-----------------|------|
| E-14-1 <sup>1</sup> | 42              | °C/W |

<sup>1</sup> Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with four thermal vias. See JEDEC JESD51.

## **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



### Table 7. ADXL354 Pin Function Descriptions

| Pin No. | Mnemonic            | Description                                                                                                                                                                                                                                                                               |
|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | RANGE               | Range Selection Pin. Set this pin to ground to select the $\pm 2 g$ range, or set this pin to V <sub>DDIO</sub> to select the $\pm 4 g$ or $\pm 8 g$ range. This pin is model dependent (see the Ordering Guide section).                                                                 |
| 2       | ST1                 | Self Test Pin 1. This pin enables self test mode.                                                                                                                                                                                                                                         |
| 3       | ST2                 | Self Test Pin 2. This pin activates the electromechanical self test actuation.                                                                                                                                                                                                            |
| 4       | TEMP                | Temperature Sensor Output.                                                                                                                                                                                                                                                                |
| 5       | V <sub>DDIO</sub>   | Digital Interface Supply Voltage.                                                                                                                                                                                                                                                         |
| 6       | Vssio               | Digital Ground.                                                                                                                                                                                                                                                                           |
| 7       | STBY                | Standby or Measurement Mode Selection Pin. Set this pin to ground to enter standby mode, or set this pin to $V_{DDIO}$ to enter measurement mode.                                                                                                                                         |
| 8       | V <sub>1P8DIG</sub> | Digital Supply. This pin requires a decoupling capacitor. If V <sub>SUPPLY</sub> connects to V <sub>SS</sub> , supply the voltage to this pin externally.                                                                                                                                 |
| 9       | Vss                 | Analog Ground.                                                                                                                                                                                                                                                                            |
| 10      | V1P8ANA             | Analog Supply. This pin requires a decoupling capacitor. If V <sub>SUPPLY</sub> connects to V <sub>SS</sub> , supply the voltage to this pin externally.                                                                                                                                  |
| 11      | VSUPPLY             | Supply Voltage. When V <sub>SUPPLY</sub> equals 2.25 V to 3.6 V, V <sub>SUPPLY</sub> enables the internal LDOs to generate V <sub>1P8DIG</sub> and V <sub>1P8ANA</sub> . For V <sub>SUPPLY</sub> = V <sub>SS</sub> , V <sub>1P8DIG</sub> and V <sub>1P8ANA</sub> are externally supplied. |
| 12      | X <sub>OUT</sub>    | X-Axis Output.                                                                                                                                                                                                                                                                            |
| 13      | Yout                | Y-Axis Output.                                                                                                                                                                                                                                                                            |
| 14      | Z <sub>OUT</sub>    | Z-Axis Output.                                                                                                                                                                                                                                                                            |



## Table 8. ADXL355 Pin Function Descriptions

| Pin No. | Mnemonic            | Description                                                                                                                                                                                                                                                                               |
|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | CS/SCL              | Chip Select for SPI (CS).                                                                                                                                                                                                                                                                 |
|         |                     | Serial Communications Clock for I <sup>2</sup> C (SCL).                                                                                                                                                                                                                                   |
| 2       | SCLK/Vssio          | Serial Communications Clock for SPI (SCLK).                                                                                                                                                                                                                                               |
|         |                     | Connect to V <sub>SSIO</sub> for I <sup>2</sup> C (V <sub>SSIO</sub> ).                                                                                                                                                                                                                   |
| 3       | MOSI/SDA            | Master Output, Slave Input for SPI (MOSI).                                                                                                                                                                                                                                                |
|         |                     | Serial Data for I <sup>2</sup> C (SDA).                                                                                                                                                                                                                                                   |
| 4       | MISO/ASEL           | Master Input, Slave Output for SPI (MISO).                                                                                                                                                                                                                                                |
|         |                     | Alternate I <sup>2</sup> C Address Select for I <sup>2</sup> C (ASEL).                                                                                                                                                                                                                    |
| 5       | V <sub>DDIO</sub>   | Digital Interface Supply Voltage.                                                                                                                                                                                                                                                         |
| 6       | V <sub>SSIO</sub>   | Digital Ground.                                                                                                                                                                                                                                                                           |
| 7       | RESERVED            | Reserved. This pin can be connected to ground or left open.                                                                                                                                                                                                                               |
| 8       | V <sub>1P8DIG</sub> | Digital Supply. This pin requires a decoupling capacitor. If V <sub>SUPPLY</sub> connects to V <sub>SS</sub> , supply the voltage to this pin externally.                                                                                                                                 |
| 9       | Vss                 | Analog Ground.                                                                                                                                                                                                                                                                            |
| 10      | V <sub>1P8ANA</sub> | Analog Supply. This pin requires a decoupling capacitor. If V <sub>SUPPLY</sub> connects to V <sub>SS</sub> , supply the voltage to this pin externally.                                                                                                                                  |
| 11      | VSUPPLY             | Supply Voltage. When V <sub>SUPPLY</sub> equals 2.25 V to 3.6 V, V <sub>SUPPLY</sub> enables the internal LDOs to generate V <sub>1P8DIG</sub> and V <sub>1P8ANA</sub> . For V <sub>SUPPLY</sub> = V <sub>SS</sub> , V <sub>1P8DIG</sub> and V <sub>1P8ANA</sub> are externally supplied. |
| 12      | INT1                | Interrupt Pin 1.                                                                                                                                                                                                                                                                          |
| 13      | INT2                | Interrupt Pin 2.                                                                                                                                                                                                                                                                          |
| 14      | DRDY                | Data Ready Pin.                                                                                                                                                                                                                                                                           |

## **TYPICAL PERFORMANCE CHARACTERISTICS**

All figures include data for multiple devices and multiple lots, and they were taken in the  $\pm 2 g$  range, unless otherwise noted.

14205-20



Figure 7. ADXL354 Frequency Response for X-Axis



Figure 8. ADXL354 Frequency Response for Y-Axis



Figure 9. ADXL354 Frequency Response for Z-Axis



Figure 10. ADXL355 Normalized Frequency Response for X-Axis at 4 kHz ODR



Figure 11. ADXL355 Normalized Frequency Response for Y-Axis at 4 kHz ODR



Figure 12. ADXL355 Normalized Frequency Response for Z-Axis at 4 kHz ODR



Figure 13. ADXL354 X-Axis Zero g Offset Relative to 25°C vs. Temperature



Figure 14. ADXL354 Y-Axis Zero g Offset Relative to 25°C vs. Temperature



Figure 15. ADXL354 Z-Axis Zero g Offset Relative to 25°C vs. Temperature



Figure 16. ADXL354 X-Axis Sensitivity Relative to 25°C vs. Temperature



Figure 17. ADXL354 Y-Axis Sensitivity Relative to 25°C vs. Temperature



Figure 18. ADXL354 Z-Axis Sensitivity Relative to 25°C vs. Temperature



È

ADXL354 2g OFFSET Z-AXIS (g) Figure 21. ADXL354 Zero g Offset Histogram at 25°C, Z-Axis

2

የየ



4205-221

10 4205-228

10 4205-229

4205-230

10



Figure 30. ADXL354 Vibration Rectification Error (VRE), Z-Axis Offset from +1 g,  $\pm 8$  g Range, Z-Axis Orientation = +1 g

Z-Axis Offset from +1 g,  $\pm 2$  g Range, Z-Axis Orientation = +1 g

## Data Sheet



Figure 31. ADXL355 X-Axis Zero g Offset Relative to 25°C vs. Temperature



Figure 32. ADXL355 Y-Axis Zero g Offset Relative to 25°C vs. Temperature



Figure 33. ADXL355 Z-Axis Zero g Offset Relative to 25°C vs. Temperature

## ADXL354/ADXL355



Figure 34. ADXL355 X-Axis Sensitivity Relative to 25°C vs. Temperature



Figure 35. ADXL355 Y-Axis Sensitivity Relative to 25°C vs. Temperature



Figure 36. ADXL355 Z-Axis Sensitivity Relative to 25°C vs. Temperature



Figure 37. ADXL355 Zero g Offset Histogram at 25°C, X-Axis



Figure 38. ADXL355 Zero g Offset Histogram at 25°C, Y-Axis



Figure 39. ADXL355 Zero g Offset Histogram at 25°C, Z-Axis



## **Data Sheet**

## ADXL354/ADXL355





Figure 46. ADXL355 Vibration Rectification Error (VRE), X-Axis Offset from +1 g,  $\pm 8$  g Range, X-Axis Orientation = –1 g



Figure 47. ADXL355 Vibration Rectification Error (VRE), Y-Axis Offset from +1 g,  $\pm 8$  g Range, Y-Axis Orientation = +1 g



Figure 48. ADXL355 Vibration Rectification Error (VRE), Z-Axis Offset from +1 g,  $\pm 8$  g Range, Z-Axis Orientation = +1 g

4

2

0

-2

-4

-6

-8

110

ADXL355 TEMPERATURE SENSOR LINEAR OFFSET (LSB)

14205-250



Figure 52. ADXL355 Temperature Sensor Output and Linearity Offset vs. Temperature

60



```
Data Sheet
```

## **ROOT ALLAN VARIANCE (RAV) ADXL355 CHARACTERISTICS**

All figures include data for multiple devices and multiple lots, and they were taken in the  $\pm 2 g$  range, unless otherwise noted.



Figure 54. ADXL355 Root Allan Variance (RAV), X-Axis



Figure 55. ADXL355 Root Allan Variance (RAV), Y-Axis



## THEORY OF OPERATION

The ADXL354 is a complete 3-axis, ultralow noise and ultrastable offset MEMS accelerometer with outputs ratiometric to the analog 1.8 V supply, V<sub>1P8ANA</sub>. The ADXL355 adds three high resolution ADCs that use the analog 1.8 V supply as a reference to provide digital outputs insensitive to the supply voltage. The ADXL354B is pin selectable for  $\pm 2 g$  or  $\pm 4 g$  full scale, the ADXL354C is pin selectable for  $\pm 2 g$  or  $\pm 8 g$  full scale, and the ADXL355 is programmable for  $\pm 2.048 g$ ,  $\pm 4.096 g$ , and  $\pm 8.192 g$  full scale. The ADXL355 offers both SPI and I<sup>2</sup>C communications ports.

The micromachined, sensing elements are fully differential, comprising the lateral x-axis and y-axis sensors and the vertical, teeter totter z-axis sensors. The x-axis and y-axis sensors and the z-axis sensors go through separate signal paths that minimize offset drift and noise. The signal path is fully differential, except for a differential to single-ended conversion at the analog outputs of the ADXL354.

The analog accelerometer outputs of the ADXL354 are ratiometric to  $V_{1\text{PSANA}}$ ; therefore, carefully digitize them correctly. The temperature sensor output is not ratiometric. The  $X_{\text{OUT}}$ ,  $Y_{\text{OUT}}$ , and  $Z_{\text{OUT}}$  analog outputs are filtered internally with an antialiasing filter. These analog outputs also have an internal 32 k $\Omega$  series resistor that can be used with an external capacitor to set the bandwidth of the output.

The ADXL355 includes antialias filters before and after the high resolution  $\Sigma$ - $\Delta$  ADC. User-selectable output data rates and filter corners are provided. The temperature sensor is digitized with a 12-bit successive approximation register (SAR) ADC.

## **ANALOG OUTPUT**

Figure 57 shows the ADXL354 application circuit. The analog outputs (X<sub>OUT</sub>, Y<sub>OUT</sub>, and Z<sub>OUT</sub>) are ratiometric to the 1.8 V analog voltage from the V<sub>1P8ANA</sub> pin. V<sub>1P8ANA</sub> can be powered with an on-chip LDO that is powered from V<sub>SUPPLY</sub>. V<sub>1P8ANA</sub> can also be supplied externally by forcing V<sub>SUPPLY</sub> to V<sub>SS</sub>, which disables the LDO. Due to the ratiometric response, the analog output requires referencing to the V<sub>1P8ANA</sub> supply when digitizing to achieve the inherent noise and offset performance of the ADXL354. The 0 g bias output is nominally equal to V<sub>1P8ANA</sub>/2. The recommended option is to use the ADXL354 with a ratiometric ADC (for example, the Analog Devices, Inc., AD7682) with V<sub>1P8ANA</sub> providing the voltage reference. This configuration results in self cancellation of errors due to minor supply variations.

The ADXL354 outputs two forms of filtering: internal antialiasing filtering with a cutoff frequency of approximately 1.5 kHz, and external filtering. The external filter uses a fixed, on-chip, 32 k $\Omega$  resistance in series with each output in conjunction with the external capacitors to implement the low-pass filter antialiasing and noise reduction prior to the external ADC. The antialias filter cutoff frequency must be significantly higher than the desired signal bandwidth. If the antialias filter corner is too low, ratiometricity can be degraded where the signal attenuation is different than the reference attenuation.



## **DIGITAL OUTPUT**

Figure 59 shows the ADXL355 application circuit with the recommended bypass capacitors. The communications interface is either SPI or  $I^2C$  (see the Serial Communications section for additional information).

The ADXL355 includes an internal configurable digital bandpass filter. Both the high-pass and low-pass poles of the filter are adjustable, as detailed in the Filter Settings Register section and Table 43. At power-up, the default conditions for the filters are as follows:

- High-pass filter (HPF) = dc (off)
- Low-pass filter (LPF) = 1000 Hz
- Output data rate = 4000 Hz

## AXES OF ACCELERATION SENSITIVITY

Figure 58 shows the axes of acceleration sensitivity. Note that the output voltage increases when accelerated along the sensitive axis.



Figure 58. Axes of Acceleration Sensitivity



## **POWER SEQUENCING**

There are two methods for applying power to the device. Typically, internal LDO regulators generate the 1.8 V power for the analog and digital supplies,  $V_{1P8ANA}$  and  $V_{1P8DIG}$ , respectively. Optionally, connecting  $V_{SUPPLY}$  to  $V_{SS}$  and driving  $V_{1P8ANA}$  and  $V_{1P8DIG}$  with an external supply can supply  $V_{1P8ANA}$  and  $V_{1P8DIG}$ .

When using the internal LDO regulators, connect  $V_{\text{SUPPLY}}$  to a voltage source between 2.25 V to 3.6 V. In this case,  $V_{\text{DDIO}}$  and  $V_{\text{SUPPLY}}$  can be powered in parallel.  $V_{\text{SUPPLY}}$  must not exceed the  $V_{\text{DDIO}}$  voltage by greater than 0.5 V. If necessary,  $V_{\text{DDIO}}$  can be powered before  $V_{\text{SUPPLY}}$ .

When disabling the internal LDO regulators and using an external 1.8 V supply to power V<sub>1P8ANA</sub> and V<sub>1P8DIG</sub>, tie V<sub>SUPPLY</sub> to ground, and set V<sub>1P8ANA</sub> and V<sub>1P8DIG</sub> to the same final voltage level. In the case of bypassing the LDOs, the recommended power sequence is to apply power to V<sub>DDIO</sub>, followed by applying power to V<sub>1P8DIG</sub> approximately 10  $\mu$ s later, and then applying power to V<sub>1P8ANA</sub> approximately 10  $\mu$ s later. If necessary, V<sub>1P8DIG</sub> and V<sub>DDIO</sub> can be powered from the same 1.8 V supply, which can also be tied to V<sub>1P8ANA</sub> with proper isolation. In this case, proper decoupling and low frequency isolation is important to maintain the noise performance of the sensor.

## POWER SUPPLY DESCRIPTION

The ADXL354/ADXL355 have four different power supply domains:  $V_{SUPPLY}$ ,  $V_{1P8ANA}$ ,  $V_{1P8DIG}$ , and  $V_{DDIO}$ . The internal analog and digital circuitry operates at 1.8 V nominal.

#### VSUPPLY

 $V_{\text{SUPPLY}}$  is 2.25 V to 3.6 V, which is the input range to the two LDO regulators that generate the nominal 1.8 V outputs for  $V_{1\text{P8ANA}}$  and  $V_{1\text{P8DIG}}$ . Connect  $V_{\text{SUPPLY}}$  to  $V_{\text{SS}}$  to disable the LDO regulators, which allows driving  $V_{1\text{P8ANA}}$  and  $V_{1\text{P8DIG}}$  from an external source.

#### $V_{1P8ANA}$

All sensor and analog signal processing circuitry operates in this domain. Offset and sensitivity of the analog output ADXL354 are ratiometric to this supply voltage. When using external ADCs, use V<sub>1P8ANA</sub> as the reference voltage. The digital output ADXL355 includes ADCs that are ratiometric to V<sub>1P8ANA</sub>, thereby rendering offset and sensitivity insensitive to the value of V<sub>1P8ANA</sub>. V<sub>1P8ANA</sub> can be an input or an output as defined by the state of the V<sub>SUPPLY</sub> voltage.

#### **V**<sub>1P8DIG</sub>

 $V_{1P8DIG}$  is the supply voltage for the internal logic circuitry. A separate LDO regulator decouples the digital supply noise from the analog signal path.  $V_{1P8ANA}$  can be an input or an output as defined by the state of the  $V_{SUPPLY}$  voltage. If driven externally,  $V_{1P8DIG}$  must be the same voltage as the  $V_{1P8ANA}$  voltage.

### V<sub>DDIO</sub>

The V<sub>DDIO</sub> value determines the logic high levels. On the analog output ADXL354, V<sub>DDIO</sub> sets the logic high level for the self test pins, ST1 and ST2, as well as the  $\overline{\text{STBY}}$  pin. On the digital output ADXL355, V<sub>DDIO</sub> sets the logic high level for communications interface ports, as well as the interrupt and DRDY outputs.

The LDO regulators are operational when  $V_{SUPPLY}$  is between 2.25 V and 3.6 V.  $V_{1PBANA}$  and  $V_{1PBDIG}$  are the regulator outputs in this mode. Alternatively, when tying  $V_{SUPPLY}$  to  $V_{SS}$ ,  $V_{1PBANA}$  and  $V_{1PBDIG}$  are supply voltage inputs with a 1.62 V to 1.98 V range.

## **OVERRANGE PROTECTION**

To avoid electrostatic capture of the proof mass when the accelerometer is subject to input acceleration beyond its full-scale range, all sensor drive clocks turn off for 0.5 ms. In the  $\pm 2 g/\pm 2.048 g$  range setting, the overrange protection activates for input signals beyond approximately  $\pm 8 g/\pm 8.192 g$  ( $\pm 25\%$ ), and for the  $\pm 4 g/\pm 4.096 g$  and  $\pm 8 g/\pm 8.192 g$  range setting, the threshold corresponds to about  $\pm 16 g$  ( $\pm 25\%$ ).

When overrange protection occurs, the  $X_{OUT}$ ,  $Y_{OUT}$ , and  $Z_{OUT}$  pins on the ADXL354 begin to drive to midscale. The ADXL355 floats toward zero, and first in, first out (FIFO) begins filling with this data.

## SELF TEST

The ADXL354 and ADXL355 incorporate a self test feature that effectively tests their mechanical and electronic systems simultaneously. In ADXL354, drive the ST1 pin to  $V_{DDIO}$  to invoke self test mode. Then, by driving the ST2 pin to  $V_{DDIO}$ , the ADXL354 applies an electrostatic force to the mechanical sensor and induces a change in output in response to the force. The self test delta (or response) is the difference in output voltages between when ST2 is high and ST2 is low, both when ST1 is asserted. After the self test measurement is complete, bring both pins low to resume normal operation.

The self test operation is similar in the ADXL355, except ST1 and ST2 can be accessed through the SELF\_TEST register (Register 0x2E).

The self test feature rejects externally applied acceleration and only responds to the self test force, which allows an accurate measurement of the self test, even in the presence of external mechanical noise.

## FILTER

The ADXL354/ADXL355 use an analog, low-pass, antialiasing filter to reduce out of band noise and to limit bandwidth. The ADXL355 provides further digital filtering options to maintain excellent noise performance at various ODRs.

The analog, low-pass antialiasing filter in the ADXL354/ ADXL355 provides a fixed bandwidth of approximately 1.5 kHz, which is where the output response is attenuated by approximately 50%. The shape of the filter response in the frequency domain is that of a sinc3 filter.

The ADXL354 x-axis, y-axis, and z-axis analog outputs include an amplifier followed by a series 32 k $\Omega$  resistor and output to the X<sub>OUT</sub>, the Y<sub>OUT</sub>, and the Z<sub>OUT</sub> pins, respectively.

The ADXL355 provides an internal 20-bit,  $\Sigma$ - $\Delta$  ADC to digitize the filtered analog signal. Additional digital filtering (beyond the analog, low-pass, antialiasing filter) consists of a low-pass digital decimation filter and a bypassable high-pass filter that supports output data rates between 4 kHz and 3.9 Hz. The decimation filter consists of two stages. The first stage is fixed decimation with a 4 kHz ODR with a low-pass filter cutoff (50% reduction in output response) at about 1 kHz. A variable second stage decimation filter is used for the 2 kHz output data rate and below (it is bypassed for 4 kHz ODR). Figure 60 shows the low-pass filter response with a 1 kHz corner (4 kHz ODR) for the

#### Table 9. Digital Filter Group Delay and Profile

ADXL355. Note that Figure 60 does not include the fixed frequency analog, low-pass, antialiasing filter with a fixed bandwidth of approximately 1.5 kHz.



Figure 60. ADXL355 Digital Low-Pass Filter (LPF) Response for 4 kHz ODR

The ADXL355 pass band of the signal path relates to the combined filter responses, including the analog filter previously discussed, and the digital decimation filter/ODR setting. Table 9 shows the delay associated with the decimation filter for each setting and provides the attenuation at the ODR/4 corner.

|                     | Del          | ау        | Attenuation             |                         |  |
|---------------------|--------------|-----------|-------------------------|-------------------------|--|
| Programmed ODR (Hz) | ODR (Cycles) | Time (ms) | Decimator at ODR/4 (dB) | Full Path at ODR/4 (dB) |  |
| 4000                | 2.52         | 0.63      | -3.44                   | -3.63                   |  |
| 4000/2 = 2000       | 2.00         | 1.00      | -2.21                   | -2.26                   |  |
| 4000/4 = 1000       | 1.78         | 1.78      | -1.92                   | -1.93                   |  |
| 4000/8 = 500        | 1.63         | 3.26      | -1.83                   | -1.83                   |  |
| 4000/16 = 250       | 1.57         | 6.27      | -1.83                   | -1.83                   |  |
| 4000/32 = 125       | 1.54         | 12.34     | -1.83                   | -1.83                   |  |
| 4000/64 = 62.5      | 1.51         | 24.18     | -1.83                   | -1.83                   |  |
| 4000/128 ~ 31       | 1.49         | 47.59     | -1.83                   | -1.83                   |  |
| 4000/256 ~ 16       | 1.50         | 96.25     | -1.83                   | -1.83                   |  |
| 4000/512 ~ 8        | 1.50         | 189.58    | -1.83                   | -1.83                   |  |
| 4000/1024 ~ 4       | 1.50         | 384.31    | -1.83                   | -1.83                   |  |

The ADXL355 also includes an optional digital high-pass filter with a programmable corner frequency. By default, the highpass filter is disabled. The high pass corner frequency, where the output is attenuated by 50%, is related to the ODR, and the HPF\_CORNER setting in the filter register (Register 0x28, Bits[6:4]). Table 10 shows the HPF\_CORNER response. Figure 61 and Figure 62 show the simulated high-pass filter response and delay for a 10 Hz cutoff.

The ADXL355 also includes an interpolation filter after the decimation filters to produce oversampled/upconverted data that provides an external synchronization option. See the Data Synchronization section for more details. Table 11 shows the delay and attenuation relative to the programmed ODR.



Figure 61. High-Pass Filter Pass-Band Response for a 4 kHz ODR and an HPF\_CORNER Setting of 001 (Register 0x28, Bits[6:4])

Group delay is the digital filter delay from the input to the ADC until data is available at the interface (see the Filter section). This delay is the largest component of the total delay from sensor to serial interface.



Figure 62. High-Pass Filter Delay Response for a 4 kHz ODR and an HPF\_CORNER Setting of 001 (Register 0x28, Bits[6:4])

| HPF_CORNER Register Setting<br>(Register 0x28, Bits[6:4]) | HPF_CORNER Frequency, -3 dB Point Relative to ODR Setting | -3 dB at 4 kHz ODR (Hz) |  |  |
|-----------------------------------------------------------|-----------------------------------------------------------|-------------------------|--|--|
| 000                                                       | Not applicable, no high-pass filter enabled               | Off                     |  |  |
| 001                                                       | $24.7 \times 10^{-4} \times \text{ODR}$                   | 9.88                    |  |  |
| 010                                                       | $6.2084 \times 10^{-4} \times ODR$                        | 2.48                    |  |  |
| 011                                                       | $1.5545 \times 10^{-4} \times ODR$                        | 0.62                    |  |  |
| 100                                                       | $0.3862 \times 10^{-4} \times ODR$                        | 0.1545                  |  |  |
| 101                                                       | $0.0954 \times 10^{-4} \times ODR$                        | 0.03816                 |  |  |
| 110                                                       | $0.0238 \times 10^{-4} \times ODR$                        | 0.00952                 |  |  |

| Table 11. Combined Di | gital Interpolation | n Filter and Decimation | n Filter Response |
|-----------------------|---------------------|-------------------------|-------------------|
|                       |                     |                         |                   |

| Interpolator Data Rate Resolution<br>Relative to 64 × ODR (Hz) | Combined Interpolator/<br>Decimator Delay (ODR Cycles) | Combined Interpolator/<br>Decimator Delay (ms) | Combined Interpolator/Decimator<br>Output Attenuation at ODR/4 (dB) |
|----------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------|
| 64 × 4000 = 256000                                             | 3.51661                                                | 0.88                                           | -6.18                                                               |
| 64 × 2000 = 128000                                             | 3.0126                                                 | 1.51                                           | -4.93                                                               |
| 64 × 1000 = 64000                                              | 2.752                                                  | 2.75                                           | -4.66                                                               |
| 64 × 500 = 32000                                               | 2.6346                                                 | 5.27                                           | -4.58                                                               |
| $64 \times 250 = 16000$                                        | 2.5773                                                 | 10.31                                          | -4.55                                                               |
| 64 × 125 = 8000                                                | 2.5473                                                 | 20.38                                          | -4.55                                                               |
| 64 × 62.5 = 4000                                               | 2.53257                                                | 40.52                                          | -4.55                                                               |
| 64 × 31.25 = 2000                                              | 2.52452                                                | 80.78                                          | -4.55                                                               |
| 64 × 15.625 = 1000                                             | 2.52045                                                | 161.31                                         | -4.55                                                               |
| 64 × 7.8125 = 500                                              | 2.5194                                                 | 322.48                                         | -4.55                                                               |
| 64 × 3.90625 = 250                                             | 2.51714                                                | 644.39                                         | -4.55                                                               |

## SERIAL COMMUNICATIONS

The 4-wire serial interface communicates in either the SPI or I<sup>2</sup>C protocol. It affectively autodetects the format being used, requiring no configuration control to select the format.

## **SPI PROTOCOL**

Wire the ADXL355 for SPI communication as shown in the connection diagram in Figure 63. The SPI protocol timing is shown in Figure 64 to Figure 67. The timing scheme follows the clock polarity (CPOL) = 0 and clock phase (CPHA) = 0. The SPI clock speed ranges from 100 kHz to 10 MHz.





Figure 67. SPI Timing Diagram—Multibyte Write

## I<sup>2</sup>C PROTOCOL

Figure 68 to Figure 70 detail the I<sup>2</sup>C protocol timing. The I<sup>2</sup>C interface can be used on most buses operating in I<sup>2</sup>C standard mode (100 kHz), fast mode (400 kHz), fast mode plus (1 MHz), and high speed mode (3.4 MHz). The ADXL355 I<sup>2</sup>C device ID is as follows:

- ASEL (pin) = 0, device address = 0x1D
- ASEL (pin) = 1, device address = 0x53

# READING ACCELERATION OR TEMPERATURE DATA FROM THE INTERFACE

Acceleration data is left justified and has a register address order of most significant data to least significant data, which allows the user to use multibyte transfers and to take only as much data as required—either 8 bits, 16 bits, or 20 bits plus the marker. Temperature data is 12 bits unsigned, right justified. The data in XDATA, YDATA, and ZDATA is always the most recent available. It is not guaranteed that XDATA, YDATA, and ZDATA form a set corresponding to one sample point in time. The routine used to retrieve the data from the device controls this data set continuity. If data transfers are initiated when the DATA\_RDY bit goes high and completes in a time approximately equal to 1/ODR, XDATA, YDATA, and ZDATA apply to the same data set.

For multibyte read or write transactions through either serial interface, the internal register address autoincrements. When the top of the register address range, 0x3FF, is reached the auto-increment stops and does not wrap back to Hex Address 0x00.

The address autoincrement function disables when the FIFO address is used, so that data can be read continuously from the FIFO as a multibyte transaction. In cases where the starting address of a multibyte transaction is less than the FIFO address, the address autoincrements until reaching the FIFO address, and then stops at the FIFO address.



Figure 70. I<sup>2</sup>C Timing Diagram—Multibyte Write

## FIFO

FIFO operates in a stream mode, that is, when the FIFO overruns new data overwrites the oldest data in the FIFO. A read from the FIFO address guarantees that the three bytes associated with the acceleration measurement on an axis all pertain to the same measurement. The FIFO never overruns, and data is always taken out in sets (multiples of three data points).

There are 96 21-bit locations in the FIFO. Each location contains 20 bits of data and a marker bit for the x-axis data. A single-byte read from the FIFO address pops one location from the FIFO. A multibyte read to the FIFO location pops the FIFO on the read of the first byte and every third byte read thereafter. Figure 71 shows the organization of the data in the FIFO. The acceleration data is twos complement, 20-bit data. The FIFO control logic inserts the two LSB reads on the interface. Bit 1 indicates that an attempt was made to read an empty FIFO, and that the data is not valid acceleration data. Bit 0 is a marker bit to identify the x-axis, which allows a user to verify that the FIFO data was correctly read. An acceleration data point for a given axis occupies one FIFO location. The read pointer, RD\_PTR, points to the oldest stored data that was not read already from the interface (see Figure 71). There are no physical x-acceleration, y-acceleration, or z-acceleration data set in the FIFO, which points to by the z pointer, Z\_PTR, (see Figure 71).



Figure 71. FIFO Data Organization

## **INTERRUPTS**

The status register (Register 0x04) contains five individual bits, four of which can be mapped to either the INT1 pin, the INT2 pin, or both. The polarity of the interrupt, active high or active low, is also selectable via the INT\_POL bit in the range (Register 0x2C) register. In general, the status register clears when read, but this is not the case if the condition that caused the interrupt persists after the read of the register. The definition of persist varies slightly in each case, but it is described in the following sections. The DRDY pin is similar to an interrupt pins (INTx) but clears very differently. This case is also described.

## DATA\_RDY

The DATA\_RDY bit is set when new acceleration data is available to the interface. It clears on a read of the status register. It is not set again until acceleration data that is newer than the status register read is available.

Special logic on the clear of the DATA\_RDY bit covers the corner case where new data arrives during the read of the status register. In this case, the data ready condition may be missed completely. This logic results in a delay of the clearing of DATA\_RDY of up to four 512 kHz cycles.

## **DRDY PIN**

DATA is not a status register bit; it instead behaves similar to an unmaskable interrupt. DRDY is set when new acceleration data is available to the interface. It clears on a read of the FIFO, on a read of XDATA, YDATA, or ZDATA, or by an autoclear function that occurs approximately halfway between output acceleration data sets.

DRDY is always active high. The INT\_POL bit does not affect DRDY. In EXT\_SYNC modes, the first few DRDY pulses after initial synchronization can be lost or corrupted. The length of this potential corruption is less than the group delay.

## FIFO\_FULL

The FIFO\_FULL bit is set when the entries in the FIFO are equal to the setting of the FIFO\_SAMPLES bits. It clears as follows:

- If the entries in the FIFO fall below the FIFO\_SAMPLES, which is only the case if sufficient data is read from the FIFO.
- On a read of the status register, but only if the entries in the FIFO are less than the FIFO\_SAMPLES bits.

## FIFO\_OVR

The FIFO\_OVR bit is set when the FIFO is so far overrange that data is lost. The specified size of the FIFO is 96 locations. There is an additional three location buffer to compensate for delays in the synchronization of the clock domains. It is only when there is an attempt to write past this 99 location limit that FIFO\_OVR is set.

A read of the status register clears FIFO\_OVR. It is not set again until data is lost subsequent to this data register read.

## ACTIVITY

The activity bit (Register 0x04, Bit 3) is set when the measured acceleration on any axis is above the ACT\_THRESH bits for ACT\_COUNT consecutive measurements. An over threshold condition can shift from one axis to another on successive measurements and is still counted toward the consecutive ACT\_COUNT count.

A read of the status register clears the activity bit (Register 0x04, Bit 3), but it sets again at the end of the next measurement if the activity bit (Register 0x04, Bit 3) conditions are still satisfied.

## NVM\_BUSY

The NVM\_BUSY bit indicates that the nonvolatile memory (NVM) controller is busy, and it cannot be accessed to read, write, or generate an interrupt.

A status register read that occurs after the NVM controller is no longer busy clears NVM\_BUSY.

# EXTERNAL SYNCHRONIZATION AND INTERPOLATION

There are three possible synchronization options for the ADXL355, shown in Figure 72 to Figure 74. For clarity, the clock frequencies and delays are drawn to scale. The labels in Figure 72 to Figure 74 are defined as follows:

- Internal ODR is the alignment of the decimated output data based on the internal clock.
- ADC clock shows the internal master clock rate
- DRDY is an output indicator signaling a sample is ready.

The three modes are include as follows:

- No external synchronization (internal clocks used)
- Synchronization with interpolation filter enabled
- Sync with an external sync and clock signals, no interpolation filter

### EXT\_SYNC = 00—No External Sync or Interpolation

For this case, an internal clock that serves as the synchronization master generates the data. No external signals are required, and this is used commonly when the external processor retrieves data from the device asynchronously and absolute synchronization to an external source is not required. Use Register 0x28 to program the ODR.

The device outputs a DRDY (active high) to signal that a new sample is available, and data is retrieved from the real-time registers or the FIFO. The group delay is based on the decimation setting as shown in Table 9.

#### EXT\_SYNC = 10—External Sync with Interpolation

In this case, the internal clock generates data; however, an interpolation filter provides additional time resolution of 64 times the programmed ODR. Synchronization using interpolation filters and an external ODR clock is commonly used when the external processor can provide a synchronization signal (which is asynchronous to the internal clock) at the desired ODR. Synchronization with the interpolation filter enabled (EXT\_SYNC = 10) allows the nonsynchronous external clock to output data most closely associated with the external clock rising edge. The interpolation filter provides a frequency resolution related to ODR (see Table 11).

The advantage of this mode is that data is available at a user defined sample rate and is asynchronous to the internal oscillator. The disadvantage of this mode is that the group delay is increased, and there is increased attenuation at the band edge. Additionally, because there is a limit to the time resolution, there is some distortion related to the mismatch of the external sync relative to the internal oscillator. This mismatch degrades spectral performance. The group delay is based on the decimation setting and interpolation setting (see Table 11). Table 13 shows the delay between the SYNC signal (input) to DRDY (output).

### EXT\_SYNC = 01—External Sync and External Clock

In this case, an external source provides an external clock at a frequency of  $4 \times 64 \times ODR$ . The external clock becomes the master clock source for the device. In addition, an external synchronization signal is needed to align the decimation filter output to a specific clock edge, which provides full external synchronization and is commonly used when a fixed external clock captures and processes data, and asynchronous clock(s) are not allowed. When using multiple sensors, synchronization with an external master clock is beneficial and requires time alignment.

When configured for EXT\_SYNC = 01 with an ODR of 4 kHz, the user must supply an external clock at 1.024 MHz ( $64 \times 4 \times 4$  kHz) on the INT2 pin (Pin 13), and an external synchronization on DRDY pin (Pin 14), as shown in Table 12.

Special restrictions when using this mode include the following:

- An external clock (EXT\_CLK) must be provided as well as an external sync.
- The frequency of EXT\_CLK must be exactly  $4 \times 64 \times ODR$ .
- The width of sync must be a minimum of four EXT\_CLK periods.
- The phase of sync must meet an approximate 25 ns setup time to the EXT\_CLK rising edge.

When using the EXT\_SYNC mode and without providing sync, the device runs on its own synchronization. Similarly, after synchronization, the device continues to run synchronized to the last sync pulse it received, which means that EXT\_SYNC = 01 mode can be used with only a single synchronization pulse.

The interpolation filter provides a frequency resolution related to the ODR (see Table 11). In this case, the data provided corresponds to the external signal, which can be greater than the set ODR, but the output pass band remains the same it was prior to the interpolation filter.

|         | <b>Register or Bit Fields</b> |                       |               | ins           |                                                         |  |  |
|---------|-------------------------------|-----------------------|---------------|---------------|---------------------------------------------------------|--|--|
| EXT_CLK | EXT_SYNC[1:0]                 | INT_MAP[7:4]          | INT2 (Pin 13) | DRDY (Pin 14) | Comments                                                |  |  |
| 0       | 00                            | 0000                  | Low           | DRDY          | Synchronization is to the internal clocks, and there is |  |  |
| 0       | 00                            | Not 0000              | INT2          | DRDY          | no external clock synchronization.                      |  |  |
| 1       | 00                            | 0000                  | EXT_CLK       | DRDY          |                                                         |  |  |
| 1       | 00                            | Not 0000 <sup>2</sup> | EXT_CLK       | DRDY          |                                                         |  |  |
| 0       | 01                            | 0000                  | DRDY          | SYNC          | These options reset the digital filters on every        |  |  |
| 0       | 01 <sup>1</sup>               | Not 0000              | INT2          | SYNC          | synchronization pulse and are not recommended.          |  |  |

### Table 12. Multiplexing of INT2 and DRDY

## ADXL354/ADXL355

| Register or Bit Fields |                                    |                       | Pi      | ns            |                                                                                                            |  |  |
|------------------------|------------------------------------|-----------------------|---------|---------------|------------------------------------------------------------------------------------------------------------|--|--|
| EXT_CLK                | EXT_CLK EXT_SYNC[1:0] INT_MAP[7:4] |                       |         | DRDY (Pin 14) | Comments                                                                                                   |  |  |
| 1                      | 01 <sup>1</sup>                    | 0000                  | EXT_CLK | SYNC          | External synchronization, no interpolation filter, and                                                     |  |  |
| 1                      | 011                                | Not 0000 <sup>2</sup> | EXT_CLK | SYNC          | DRDY (active high) signals that data is ready. Data represents a sample point group delay earlier in time. |  |  |
| 0                      | 10                                 | 0000                  | DRDY    | SYNC          | External synchronization, interpolation filter, and                                                        |  |  |
| 0                      | 10 <sup>1</sup>                    | Not 0000              | INT2    | SYNC          | DRDY (active high) signals that data is ready. Data                                                        |  |  |
| 1                      | 10 <sup>1</sup>                    | 0000                  | EXT_CLK | SYNC          | sample group delay earlier in time.                                                                        |  |  |
| 1                      | 10 <sup>1</sup>                    | Not 0000              | EXT_CLK | SYNC          |                                                                                                            |  |  |

<sup>1</sup> No DRDY.

<sup>2</sup> No INT2, even though it is enabled.



Figure 74. External Synchronization Option—EXT\_SYNC = 01, External Sync, No Interpolation Filter

#### Table 13. EXT\_SYNC = 10, DRDY Delay

| ODR_LPF | Delay (OSC Cycles) |
|---------|--------------------|
| 0x0     | 8                  |
| 0x1     | 10                 |
| 0x2     | 14                 |
| 0x3     | 22                 |
| 0x4     | 38                 |
| 0x5     | 70                 |
| 0x6     | 134                |
| 0x7     | 262                |
| 0x8     | 1031               |
| 0x9     | 2054               |
| 0x10    | 4102               |

## **ADXL355 REGISTER MAP**

Note that while configuring the ADXL355 in an application, all configuration registers must be programmed before enabling measurement mode in the POWER\_CTL register. When the ADXL355 is in measurement mode, only the following configurations can change: the HPF\_CORNER bits in the filter register, the INT\_MAP register, the ST1 and ST2 bits in the SELF\_TEST register, and the reset register.

| Hex. Addr. | Register Name | Bit 7    | Bit 6                     | Bit 5    | Bit 4    | Bit 3          | Bit 2    | Bit 1           | Bit 0    | Reset | R/W |
|------------|---------------|----------|---------------------------|----------|----------|----------------|----------|-----------------|----------|-------|-----|
| 0x00       | DEVID_AD      |          |                           |          | DE       | VID_AD         | •        | •               |          | 0xAD  | R   |
| 0x01       | DEVID_MST     |          |                           |          | DEV      | 'ID_MST        |          |                 |          | 0x1D  | R   |
| 0x02       | PARTID        |          |                           |          | P        | ARTID          |          |                 |          | 0xED  | R   |
| 0x03       | REVID         |          | REVID                     |          |          |                |          |                 |          | 0x01  | R   |
| 0x04       | Status        |          | Reserved                  | 1        | NVM_BUSY | Activity       | FIFO_OVR | FIFO_FULL       | DATA_RDY | 0x00  | R   |
| 0x05       | FIFO_ENTRIES  | Reserved |                           |          |          | FIFO_ENTR      | IES      |                 |          | 0x00  | R   |
| 0x06       | TEMP2         |          | Re                        | eserved  |          |                | Temperat | ure, Bits[11:8] |          | 0x00  | R   |
| 0x07       | TEMP1         |          |                           |          | Tempera  | ture, Bits[7:0 | D]       |                 |          | 0x00  | R   |
| 0x08       | XDATA3        |          | XDATA, Bits[19:12]        |          |          |                |          |                 | 0x00     | R     |     |
| 0x09       | XDATA2        |          | XDATA, Bits[11:4]         |          |          |                |          |                 | 0x00     | R     |     |
| 0x0A       | XDATA1        |          | XDATA, Bits[3:0] Reserved |          |          |                |          |                 | 0x00     | R     |     |
| 0x0B       | YDATA3        |          |                           |          | YDATA,   | Bits[19:12]    |          |                 |          | 0x00  | R   |
| 0x0C       | YDATA2        |          | YDATA, Bits[11:4]         |          |          |                |          |                 | 0x00     | R     |     |
| 0x0D       | YDATA1        |          | YDATA, Bits[3:0] Reserved |          |          |                |          |                 | 0x00     | R     |     |
| 0x0E       | ZDATA3        |          | ZDATA, Bits[19:12]        |          |          |                |          |                 | 0x00     | R     |     |
| 0x0F       | ZDATA2        |          | ZDATA, Bits[11:4]         |          |          |                |          |                 | 0x00     | R     |     |
| 0x10       | ZDATA1        |          | ZDATA, Bits[3:0] Reserved |          |          |                |          |                 |          | 0x00  | R   |
| 0x11       | FIFO_DATA     |          |                           |          | FIF      | DATA           |          |                 |          | 0x00  | R   |
| 0x1E       | OFFSET_X_H    |          |                           |          | OFFSET   | _X, Bits[15:8  | ]        |                 |          | 0x00  | R/W |
| 0x1F       | OFFSET_X_L    |          |                           |          | OFFSET   | _X, Bits[7:0]  |          |                 |          | 0x00  | R/W |
| 0x20       | OFFSET_Y_H    |          |                           |          | OFFSET   | _Y, Bits[15:8  | ]        |                 |          | 0x00  | R/W |
| 0x21       | OFFSET_Y_L    |          |                           |          | OFFSET   | _Y, Bits[7:0]  |          |                 |          | 0x00  | R/W |
| 0x22       | OFFSET_Z_H    |          |                           |          | OFFSET   | _Z, Bits[15:8  | ]        |                 |          | 0x00  | R/W |
| 0x23       | OFFSET_Z_L    |          |                           |          | OFFSET   | _Z, Bits[7:0]  |          |                 |          | 0x00  | R/W |
| 0x24       | ACT_EN        |          |                           | Reserved | d        |                | ACT_Z    | ACT_Y           | ACT_X    | 0x00  | R/W |
| 0x25       | ACT_THRESH_H  |          |                           |          | ACT_THR  | ESH, Bits[15   | :8]      |                 |          | 0x00  | R/W |
| 0x26       | ACT_THRESH_L  |          |                           |          | ACT_THF  | ESH, Bits[7:   | 0]       |                 |          | 0x00  | R/W |
| 0x27       | ACT_COUNT     |          |                           |          | ACT      | COUNT          |          |                 |          | 0x01  | R/W |
| 0x28       | Filter        | Reserved |                           | HPF_CORM | IER      |                | OD       | R_LPF           |          | 0x00  | R/W |
| 0x29       | FIFO_SAMPLES  | Reserved |                           |          |          | FIFO_SAMP      | LES      |                 |          | 0x60  | R/W |
| 0x2A       | INT_MAP       | ACT_EN2  | OVR_EN2                   | FULL_EN2 | RDY_EN2  | ACT_EN1        | OVR_EN1  | FULL_EN1        | RDY_EN1  | 0x00  | R/W |
| 0x2B       | Sync          |          |                           | Reserved | b        |                | EXT_CLK  | EXT_            | SYNC     | 0x00  | R/W |
| 0x2C       | Range         | I2C_HS   | INT_POL                   |          | Rese     | erved          |          | Ra              | nge      | 0x81  | R/W |
| 0x2D       | POWER_CTL     |          |                           | Reserved | b        |                | DRDY_OFF | TEMP_OFF        | STANDBY  | 0x01  | R/W |
| 0x2E       | SELF_TEST     |          |                           | Re       | eserved  |                |          | ST2             | ST1      | 0x00  | R/W |
| 0x2F       | Reset         |          |                           |          | F        | Reset          |          |                 |          | 0x00  | W   |

## **REGISTER DEFINITIONS**

This section describes the functions of the ADXL355 registers. The ADXL355 powers up with the default register values, as shown in the Reset column of Table 14.

## **ANALOG DEVICES ID REGISTER**

This register contains the Analog Devices ID, 0xAD.

#### Address: 0x00, Reset: 0xAD, Name: DEVID\_AD

#### Table 15. Bit Descriptions for DEVID\_AD

| Bits  | Bit Name | Settings | ttings Description |      | Access |
|-------|----------|----------|--------------------|------|--------|
| [7:0] | DEVID_AD |          | Analog Devices ID  | 0xAD | R      |

### **ANALOG DEVICES MEMS ID REGISTER**

This register contains the Analog Devices MEMS ID, 0x1D.

#### Address: 0x01, Reset: 0x1D, Name: DEVID\_MST

#### Table 16. Bit Descriptions for DEVID\_MST

| Bits  | Bit Name  | Settings | Description            | Reset | Access |
|-------|-----------|----------|------------------------|-------|--------|
| [7:0] | DEVID_MST |          | Analog Devices MEMS ID | 0x1D  | R      |

### **DEVICE ID REGISTER**

This register contains the device ID, 0xED (355 octal).

#### Address: 0x02, Reset: 0xED, Name: PARTID

#### Table 17. Bit Descriptions for PARTID

| Bits  | Bit Name | Settings | Description           | Reset | Access |
|-------|----------|----------|-----------------------|-------|--------|
| [7:0] | PARTID   |          | Device ID (355 octal) | 0xED  | R      |

#### **PRODUCT REVISION ID REGISTER**

This register contains the product revision ID, beginning with 0x00 and incrementing for each subsequent revision.

#### Address: 0x03, Reset: 0x00, Name: REVID

#### Table 18. Bit Descriptions for REVID

| Bits  | Bit Name | Settings | Description   | Reset | Access |
|-------|----------|----------|---------------|-------|--------|
| [7:0] | REVID    |          | Mask revision | 0x01  | R      |

### **STATUS REGISTER**

This register includes bits that describe the various conditions of the ADXL355.

#### Address: 0x04, Reset: 0x00, Name: STATUS

#### Table 19. Bit Descriptions for STATUS

| Bits  | Bit Name  | Settings | Description                                                                             | Reset | Access |
|-------|-----------|----------|-----------------------------------------------------------------------------------------|-------|--------|
| [7:5] | Reserved  |          | Reserved.                                                                               | 0x0   | R      |
| 4     | NVM_BUSY  |          | NVM controller is busy with either refresh, programming, or built-in, self test (BIST). | 0x0   | R      |
| 3     | Activity  |          | Activity, as defined in the THRESH_ACT and COUNT_ACT registers, is detected.            | 0x0   | R      |
| 2     | FIFO_OVR  |          | FIFO has overrun, and the oldest data is lost.                                          | 0x0   | R      |
| 1     | FIFO_FULL |          | FIFO watermark is reached.                                                              | 0x0   | R      |
| 0     | DATA_RDY  |          | A complete x-axis, y-axis, and z-axis measurement was made and results can be read.     | 0x0   | R      |

## **FIFO ENTRIES REGISTER**

This register indicates the number of valid data samples present in the FIFO buffer. This number ranges from 0 to 96.

### Address: 0x05, Reset: 0x00, Name: FIFO\_ENTRIES

#### Table 20. Bit Descriptions for FIFO\_ENTRIES

| Bits  | Bit Name     | Settings | Description                               | Reset | Access |
|-------|--------------|----------|-------------------------------------------|-------|--------|
| 7     | Reserved     |          | Reserved                                  | 0x0   | R      |
| [6:0] | FIFO_ENTRIES |          | Number of data samples stored in the FIFO | 0x0   | R      |

#### **TEMPERATURE DATA REGISTERS**

These two registers contain the uncalibrated temperature data. The nominal intercept is 1852 LSB at 25°C and the nominal slope is –9.05 LSB/°C. TEMP2 contains the four most significant bits, and TEMP1 contains the eight least significant bits of the 12-bit value.

#### Address: 0x06, Reset: 0x00, Name: TEMP2

#### Table 21. Bit Descriptions for TEMP2

| Bits  | Bit Name                | Settings | Description                   | Reset | Access |
|-------|-------------------------|----------|-------------------------------|-------|--------|
| [7:4] | Reserved                |          | Reserved.                     |       |        |
| [3:0] | Temperature, Bits[11:8] |          | Uncalibrated temperature data | 0x0   | R      |

#### Address: 0x07, Reset: 0x00, Name: TEMP1

#### Table 22. Bit Descriptions for TEMP1

| Bits  | Bit Name               | Settings | Description                   | Reset | Access |
|-------|------------------------|----------|-------------------------------|-------|--------|
| [7:0] | Temperature, Bits[7:0] |          | Uncalibrated temperature data | 0x0   | R      |

#### **X-AXIS DATA REGISTERS**

These three registers contain the x-axis acceleration data. Data is left justified and formatted as twos complement.

#### Address: 0x08, Reset: 0x00, Name: XDATA3

#### Table 23. Bit Descriptions for XDATA3

| Bits  | Bit Name           | Settings | Description | Reset | Access |
|-------|--------------------|----------|-------------|-------|--------|
| [7:0] | XDATA, Bits[19:12] |          | X-axis data | 0x0   | R      |

#### Address: 0x09, Reset: 0x00, Name: XDATA2

#### Table 24. Bit Descriptions for XDATA2

| Bits  | Bit Name          | Settings | Description | Reset | Access |
|-------|-------------------|----------|-------------|-------|--------|
| [7:0] | XDATA, Bits[11:4] |          | X-axis data | 0x0   | R      |

#### Address: 0x0A, Reset: 0x00, Name: XDATA1

#### Table 25. Bit Descriptions for XDATA1

| Bits  | Bit Name         | Settings | Description | Reset | Access |
|-------|------------------|----------|-------------|-------|--------|
| [7:4] | XDATA, Bits[3:0] |          | X-axis data | 0x0   | R      |
| [3:0] | Reserved         |          | Reserved    | 0x0   | R      |

## **Y-AXIS DATA REGISTERS**

These three registers contain the y-axis acceleration data. Data is left justified and formatted as twos complement.

## Address: 0x0B, Reset: 0x00, Name: YDATA3

#### Table 26. Bit Descriptions for YDATA3

| Bits  | Bit Name           | Settings | Description | Reset | Access |
|-------|--------------------|----------|-------------|-------|--------|
| [7:0] | YDATA, Bits[19:12] |          | Y-axis data | 0x0   | R      |

### Address: 0x0C, Reset: 0x00, Name: YDATA2

#### Table 27. Bit Descriptions for YDATA2

| Bits  | Bit Name          | Settings | Description | Reset | Access |
|-------|-------------------|----------|-------------|-------|--------|
| [7:0] | YDATA, Bits[11:4] |          | Y-axis data | 0x0   | R      |

#### Address: 0x0D, Reset: 0x00, Name: YDATA1

#### Table 28. Bit Descriptions for YDATA1

| Bits  | Bit Name         | Settings | Description | Reset | Access |
|-------|------------------|----------|-------------|-------|--------|
| [7:4] | YDATA, Bits[3:0] |          | Y-axis data | 0x0   | R      |
| [3:0] | Reserved         |          | Reserved    | 0x0   | R      |

### **Z-AXIS DATA REGISTERS**

These three registers contain the z-axis acceleration data. Data is left justified and formatted as twos complement.

### Address: 0x0E, Reset: 0x00, Name: ZDATA3

#### Table 29. Bit Descriptions for ZDATA3

| Bits  | Bit Name           | Settings | Description | Reset | Access |
|-------|--------------------|----------|-------------|-------|--------|
| [7:0] | ZDATA, Bits[19:12] |          | Z-axis data | 0x0   | R      |

### Address: 0x0F, Reset: 0x00, Name: ZDATA2

#### Table 30. Bit Descriptions for ZDATA2

| Bits  | Bit Name          | Settings | Description | Reset | Access |  |
|-------|-------------------|----------|-------------|-------|--------|--|
| [7:0] | ZDATA, Bits[11:4] |          | Z-axis data | 0x0   | R      |  |

#### Address: 0x10, Reset: 0x00, Name: ZDATA1

#### Table 31. Bit Descriptions for ZDATA1

| Bits  | Bit Name         | Settings | Description | Reset | Access |
|-------|------------------|----------|-------------|-------|--------|
| [7:4] | ZDATA, Bits[3:0] |          | Z-axis data | 0x0   | R      |
| [3:0] | Reserved         |          | Reserved    | 0x0   | R      |

## **FIFO ACCESS REGISTER**

## Address: 0x11, Reset: 0x00, Name: FIFO\_DATA

Read this register to access data stored in the FIFO.

#### Table 32. Bit Descriptions for FIFO\_DATA

| Bits  | Bit Name  | Settings | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Reset | Access |
|-------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | FIFO_DATA |          | FIFO data is formatted to 24 bits, 3 bytes, most significant byte first. A read to this address pops an effective three equal byte words of axis data from the FIFO. Two subsequent reads or a multibyte read completes the transaction of this data onto the interface. Continued reading or a sustained multibyte read of this field continues to pop the FIFO every third byte. Multibyte reads to this address do not increment the address pointer. If this address is read due to an autoincrement from the previous address, it does not pop the FIFO. Instead, it returns zeros and increments on to the next address. | 0x0   | R      |

## X-AXIS OFFSET TRIM REGISTERS

#### Address: 0x1E, Reset: 0x00, Name: OFFSET\_X\_H

#### Table 33. Bit Descriptions for OFFSET\_X\_H

| Bits  | Bit Name   | Settings | Description                                                                               | Reset | Access |
|-------|------------|----------|-------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | OFFSET_X,  |          | Offset added to x-axis data after all other signal processing. Data is in twos complement | 0x0   | R/W    |
|       | Bits[15:8] |          | format. The significance of OFFSET_X[15:0] matches the significance of XDATA[19:4].       |       |        |

### Address: 0x1F, Reset: 0x00, Name: OFFSET\_X\_L

#### Table 34. Bit Descriptions for OFFSET\_X\_L

| Bits  | Bit Name  | Settings | Description                                                                               | Reset | Access |
|-------|-----------|----------|-------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | OFFSET_X, |          | Offset added to x-axis data after all other signal processing. Data is in twos complement | 0x0   | R/W    |
|       | Bits[7:0] |          | format. The significance of OFFSET_X[15:0] matches the significance of XDATA[19:4].       |       |        |

#### **Y-AXIS OFFSET TRIM REGISTERS**

#### Address: 0x20, Reset: 0x00, Name: OFFSET\_Y\_H

#### Table 35. Bit Descriptions for OFFSET\_Y\_H

| Bits  | Bit Name                | Settings | Description                                                                                                                                                                   | Reset | Access |
|-------|-------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | OFFSET_Y,<br>Bits[15:8] |          | Offset added to y-axis data after all other signal processing. Data is in twos complement format. The significance of OFFSET_Y[15:0] matches the significance of YDATA[19:4]. | 0x0   | R/W    |

#### Address: 0x21, Reset: 0x00, Name: OFFSET\_Y\_L

#### Table 36. Bit Descriptions for OFFSET\_Y\_L

| Bits  | Bit Name  | Settings | Description                                                                               | Reset | Access |
|-------|-----------|----------|-------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | OFFSET_Y, |          | Offset added to y-axis data after all other signal processing. Data is in twos complement | 0x0   | R/W    |
|       | Bits[7:0] |          | format. The significance of OFFSET_Y[15:0] matches the significance of YDATA[19:4].       |       |        |

## **Z-AXIS OFFSET TRIM REGISTERS**

#### Address: 0x22, Reset: 0x00, Name: OFFSET\_Z\_H

#### Table 37. Bit Descriptions for OFFSET\_Z\_H

| Bits  | Bit Name   | Settings | Description                                                                               | Reset | Access |
|-------|------------|----------|-------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | OFFSET_Z,  |          | Offset added to z-axis data after all other signal processing. Data is in twos complement | 0x0   | R/W    |
|       | Bits[15:8] |          | format. The significance of OFFSET_Z[15:0] matches the significance of ZDATA[19:4].       |       |        |

#### Address: 0x23, Reset: 0x00, Name: OFFSET\_Z\_L

#### Table 38. Bit Descriptions for OFFSET\_Z\_L

| Bits  | Bit Name               | Settings | Description                                                                                                                                                                   | Reset | Access |
|-------|------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | OFFSET_Z,<br>Bits[7:0] |          | Offset added to z-axis data after all other signal processing. Data is in twos complement format. The significance of OFFSET_Z[15:0] matches the significance of ZDATA[19:4]. | 0x0   | R/W    |

#### **ACTIVITY ENABLE REGISTER**

#### Address: 0x24, Reset: 0x00, Name: ACT\_EN

Table 39. Bit Descriptions for ACT\_EN

| Bits  | Bit Name | Settings | Description                                                     | Reset | Access |
|-------|----------|----------|-----------------------------------------------------------------|-------|--------|
| [7:3] | Reserved |          | Reserved.                                                       | 0x0   | R      |
| 2     | ACT_Z    |          | Z-axis data is a component of the activity detection algorithm. | 0x0   | R/W    |
| 1     | ACT_Y    |          | Y-axis data is a component of the activity detection algorithm. | 0x0   | R/W    |
| 0     | ACT_X    |          | X-axis data is a component of the activity detection algorithm. | 0x0   | R/W    |

#### **ACTIVITY THRESHOLD REGISTERS**

#### Address: 0x25, Reset: 0x00, Name: ACT\_THRESH\_H

#### Table 40. Bit Descriptions for ACT\_THRESH\_H

| Bits  | Bit Name         | Settings | Description                                                                                                                                                                                                                                            | Reset | Access |
|-------|------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | ACT_THRESH[15:8] |          | Threshold for activity detection. Acceleration magnitude must be above ACT_THRESH to trigger the activity counter. ACT_THRESH is an unsigned magnitude. The significance of ACT_TRESH[15:0] matches the significance of XDATA, YDATA, and ZDATA[18:3]. | 0x0   | R/W    |

#### Address: 0x26, Reset: 0x00, Name: ACT\_THRESH\_L

#### Table 41. Bit Descriptions for THRESH\_ACT\_X\_L

| Bits  | Bit Name        | Settings | Description                                                                                                                                                                                                                                            | Reset | Access |
|-------|-----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | ACT_THRESH[7:0] |          | Threshold for activity detection. Acceleration magnitude must be above ACT_THRESH to trigger the activity counter. ACT_THRESH is an unsigned magnitude. The significance of ACT_TRESH[15:0] matches the significance of XDATA, YDATA, and ZDATA[18:3]. | 0x0   | R/W    |

### **ACTIVITY COUNT REGISTER**

#### Address: 0x27, Reset: 0x01, Name: ACT\_COUNT

#### Table 42. Bit Descriptions for ACT\_COUNT

| Bits  | Bit Name  | Settings | Description                                                              | Reset | Access |
|-------|-----------|----------|--------------------------------------------------------------------------|-------|--------|
| [7:0] | ACT_COUNT |          | Number of consecutive events above threshold required to detect activity | 0x1   | R/W    |

## FILTER SETTINGS REGISTER

### Address: 0x28, Reset: 0x00, Name: Filter

Use this register to specify parameters for the internal high-pass and low-pass filters.

| Bits  | Bit Name   | Settings | Description                                                                   | Reset | Access |
|-------|------------|----------|-------------------------------------------------------------------------------|-------|--------|
| 7     | Reserved   |          | Reserved                                                                      | 0x0   | R      |
| [6:4] | HPF_CORNER |          | -3 dB filter corner for the first-order, high-pass filter relative to the ODR | 0x0   | R/W    |
|       |            | 000      | Not applicable, no high-pass filter enabled                                   |       |        |
|       |            | 001      | $247 \times 10^{-3} \times ODR$                                               |       |        |
|       |            | 010      | $62.084 \times 10^{-3} \times ODR$                                            |       |        |
|       |            | 011      | $15.545 \times 10^{-3} \times ODR$                                            |       |        |
|       |            | 100      | $3.862 \times 10^{-3} \times ODR$                                             |       |        |
|       |            | 101      | $0.954 \times 10^{-3} \times ODR$                                             |       |        |
|       |            | 110      | $0.238 \times 10^{-3} \times ODR$                                             |       |        |
| [3:0] | ODR_LPF    |          | ODR and low-pass filter corner                                                | 0x0   | R/W    |
|       |            | 0000     | 4000 Hz and 1000 Hz                                                           |       |        |
|       |            | 0001     | 2000 Hz and 500 Hz                                                            |       |        |
|       |            | 0010     | 1000 Hz and 250 Hz                                                            |       |        |
|       |            | 0011     | 500 Hz and 125 Hz                                                             |       |        |
|       |            | 0100     | 250 Hz and 62.5 Hz                                                            |       |        |
|       |            | 0101     | 125 Hz and 31.25 Hz                                                           |       |        |
|       |            | 0110     | 62.5 Hz and 15.625 Hz                                                         |       |        |
|       |            | 0111     | 31.25 Hz and 7.813 Hz                                                         |       |        |
|       |            | 1000     | 15.625 Hz and 3.906 Hz                                                        |       |        |
|       |            | 1001     | 7.813 Hz and 1.953 Hz                                                         |       |        |
|       |            | 1010     | 3.906 Hz and 0.977 Hz                                                         |       |        |

## Table 43. Bit Descriptions for Filter

## **FIFO SAMPLES REGISTER**

## Address: 0x29, Reset: 0x60, Name: FIFO\_SAMPLES

Use the FIFO\_SAMPLES value to specify the number of samples to store in the FIFO. The default value of this register is 0x60 to avoid triggering the FIFO watermark interrupt.

#### Table 44. Bit Descriptions for FIFO\_SAMPLES

| Bits  | Bit Name     | Settings | Description                                                                                                    | Reset | Access |
|-------|--------------|----------|----------------------------------------------------------------------------------------------------------------|-------|--------|
| 7     | Reserved     |          | Reserved.                                                                                                      | 0x0   | R      |
| [6:0] | FIFO_SAMPLES |          | Watermark number of samples stored in the FIFO that triggers a FIFO_FULL condition. Values range from 1 to 96. | 0x60  | R/W    |

## **INTERRUPT PIN (INTx) FUNCTION MAP REGISTER**

#### Address: 0x2A, Reset: 0x00, Name: INT\_MAP

The INT\_MAP register configures the interrupt pins. Bits[7:0] select which function(s) generate an interrupt on the INT1 and INT2 pins. Multiple events can be configured. If the corresponding bit is set to 1, the function generates an interrupt on the interrupt pins.

| Bits | Bit Name | Settings | Description                        | Reset | Access |
|------|----------|----------|------------------------------------|-------|--------|
| 7    | ACT_EN2  |          | Activity interrupt enable on INT2  | 0x0   | R/W    |
| 6    | OVR_EN2  |          | FIFO_OVR interrupt enable on INT2  | 0x0   | R/W    |
| 5    | FULL_EN2 |          | FIFO_FULL interrupt enable on INT2 | 0x0   | R/W    |
| 4    | RDY_EN2  |          | DATA_RDY interrupt enable on INT2  | 0x0   | R/W    |
| 3    | ACT_EN1  |          | Activity interrupt enable on INT1  | 0x0   | R/W    |
| 2    | OVR_EN1  |          | FIFO_OVR interrupt enable on INT1  | 0x0   | R/W    |
| 1    | FULL_EN1 |          | FIFO_FULL interrupt enable on INT1 | 0x0   | R/W    |
| 0    | RDY_EN1  |          | DATA_RDY interrupt enable on INT1  | 0x0   | R/W    |

#### Table 45. Bit Descriptions for INT\_MAP

## **DATA SYNCHRONIZATION**

### Address: 0x2B, Reset: 0x00, Name: Sync

Use this register to control the external timing triggers.

### Table 46. Bit Descriptions for Sync

| Bits  | Bit Name | Settings | Description                                                                                                                                                                                                              | Reset | Access |
|-------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:3] | Reserved |          | Reserved.                                                                                                                                                                                                                | 0x0   | R      |
| 2     | EXT_CLK  |          | Enable external clock.                                                                                                                                                                                                   | 0x0   | R/W    |
| [1:0] | EXT_SYNC |          | Enable external sync control.                                                                                                                                                                                            | 0x0   | R/W    |
|       |          | 00       | Internal sync.                                                                                                                                                                                                           |       |        |
|       |          | 01       | External sync, no interpolation filter. After synchronization, and for EXT_SYNC within specification, DATA_RDY occurs on EXT_SYNC.                                                                                       |       |        |
|       |          | 10       | External sync, interpolation filter, next available data indicated by DATA_RDY 14 to 8204 oscillator cycles later (longer delay for higher ODR_LPF setting), data represents a sample point group delay earlier in time. |       |        |
|       |          | 11       | Reserved.                                                                                                                                                                                                                |       |        |

### I<sup>2</sup>C SPEED, INTERRUPT POLARITY, AND RANGE REGISTER

### Address: 0x2C, Reset: 0x81, Name: Range

| Bits  | Bit Name | Settings | Description                    | Reset | Access |
|-------|----------|----------|--------------------------------|-------|--------|
| 7     | I2C_HS   |          | I <sup>2</sup> C speed.        | 0x1   | R/W    |
|       |          |          | 1 = high speed mode.           |       |        |
|       |          |          | 0 = fast mode.                 |       |        |
| 6     | INT_POL  |          | Interrupt polarity.            | 0x0   | R/W    |
|       |          | 0        | INT1 and INT2 are active low.  |       |        |
|       |          | 1        | INT1 and INT2 are active high. |       |        |
| [5:2] | Reserved |          | Reserved.                      | 0x0   | R      |
| [1:0] | Range    |          | Range.                         | 0x1   | R/W    |
|       |          | 01       | ±2 g.                          |       |        |
|       |          | 10       | ±4 g.                          |       |        |
|       |          | 11       | ±8 g.                          |       |        |

## **POWER CONTROL REGISTER**

## Address: 0x2D, Reset: 0x01, Name: POWER\_CTL

### Table 48. Bit Descriptions for POWER\_CTL

| Bits  | Bit Name | Settings | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  | Reset | Access |
|-------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:3] | Reserved |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x0   | R      |
| 2     | DRDY_OFF |          | Set to 1 to force the DRDY output to 0 in modes where it is normally signal data ready.                                                                                                                                                                                                                                                                                                                                                      | 0x0   | R/W    |
| 1     | TEMP_OFF |          | Set to 1 to disable temperature processing. Temperature processing is also disabled when STANDBY = 1.                                                                                                                                                                                                                                                                                                                                        | 0x0   | R/W    |
| 0     | STANDBY  | 1        | Standby or measurement mode.<br>Standby mode. In standby mode, the device is in a low power state, and the<br>temperature and acceleration datapaths are not operating. In addition, digital<br>functions, including FIFO pointers, reset. Changes to the configuration setting of the<br>device must be made when STANDBY = 1. An exception is a high-pass filter that can<br>be changed when the device is operating.<br>Measurement mode. | 0x1   | R/W    |

## SELF TEST REGISTER

### Address: 0x2E, Reset: 0x00, Name: SELF\_TEST

Refer to the Self Test section for more information on the operation of the self test feature.

#### Table 49. Bit Descriptions for SELF\_TEST

| Bits  | Bit Name | Settings | Description                        | Reset | Access |
|-------|----------|----------|------------------------------------|-------|--------|
| [7:2] | Reserved |          | Reserved.                          | 0x0   | R      |
| 1     | ST2      |          | Set to 1 to enable self test force | 0x0   | R/W    |
| 0     | ST1      |          | Set to 1 to enable self test mode  | 0x0   | R/W    |

#### **RESET REGISTER**

#### Address: 0x2F, Reset: 0x00, Name: Reset

Table 50. Bit Descriptions for Reset

| Bits  | Bit Name | Settings | Description                                                             | Reset | Access |
|-------|----------|----------|-------------------------------------------------------------------------|-------|--------|
| [7:0] | Reset    |          | Write Code 0x52 to resets the device, similar to a power-on reset (POR) | 0x0   | W      |

## **RECOMMENDED SOLDERING PROFILE**

Figure 75 and Table 51 provide details about the recommended soldering profile.



#### Table 51. Recommended Soldering Profile

|                                                                               | Co                | ndition           |
|-------------------------------------------------------------------------------|-------------------|-------------------|
| Profile Feature                                                               | Sn63/Pb37         | Pb-Free           |
| Average Ramp Rate from Liquid Temperature $(T_L)$ to Peak Temperature $(T_P)$ | 3°C/sec maximum   | 3°C/sec maximum   |
| Preheat                                                                       |                   |                   |
| Minimum Temperature (T <sub>SMIN</sub> )                                      | 100°C             | 150°C             |
| Maximum Temperature (T <sub>SMAX</sub> )                                      | 150°C             | 200°C             |
| Time from T <sub>SMIN</sub> to T <sub>SMAX</sub> (t <sub>s</sub> )            | 60 sec to 120 sec | 60 sec to 180 sec |
| T <sub>SMAX</sub> to T <sub>L</sub> Ramp-Up Rate                              | 3°C/sec maximum   | 3°C/sec maximum   |
| Liquid Temperature (TL)                                                       | 183°C             | 217°C             |
| Time Maintained Above $T_L(t_L)$                                              | 60 sec to 150 sec | 60 sec to 150 sec |
| Peak Temperature (T <sub>P</sub> )                                            | 240°C + 0°C/–5°C  | 260°C + 0°C/-5°C  |
| Time of Actual $T_P - 5^{\circ}C(t_P)$                                        | 10 sec to 30 sec  | 20 sec to 40 sec  |
| Ramp-Down Rate                                                                | 6°C/sec maximum   | 6°C/sec maximum   |
| Time from 25°C to Peak Temperature (t25°C TO PEAK)                            | 6 minutes maximum | 8 minutes maximum |

## **PCB FOOTPRINT PATTERN**

Figure 76 shows the PCB footprint pattern and dimensions in millimeters.



Figure 76. PCB Footprint Pattern and Dimensions in Millimeters

# PACKAGING AND ORDERING INFORMATION OUTLINE DIMENSIONS



Dimensions shown in millimeters

### **BRANDING INFORMATION**



Figure 78. Branding Information

## **ORDERING GUIDE**

| Model <sup>1</sup> | Output<br>Mode | Measurement<br>Range ( <i>g</i> ) | Specified<br>Voltage (V) | Temperature Range | Package Description             | Package<br>Option |
|--------------------|----------------|-----------------------------------|--------------------------|-------------------|---------------------------------|-------------------|
| ADXL354BEZ         | Analog         | ±2, ±4                            | 3.3                      | -40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| ADXL354BEZ-RL      | Analog         | ±2, ±4                            | 3.3                      | -40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| ADXL354BEZ-RL7     | Analog         | ±2, ±4                            | 3.3                      | –40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| ADXL354CEZ         | Analog         | ±2, ±8                            | 3.3                      | -40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| ADXL354CEZ-RL      | Analog         | ±2, ±8                            | 3.3                      | -40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| ADXL354CEZ-RL7     | Analog         | ±2, ±8                            | 3.3                      | -40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| ADXL355BEZ         | Digital        | ±2.048, ±4.096,<br>±8.192         | 3.3                      | -40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| ADXL355BEZ-RL      | Digital        | ±2.048, ±4.096,<br>±8.192         | 3.3                      | –40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| ADXL355BEZ-RL7     | Digital        | ±2.048, ±4.096,<br>±8.192         | 3.3                      | –40°C to +125°C   | 14-Terminal LCC                 | E-14-1            |
| EVAL-ADXL354BZ     |                |                                   |                          |                   | Evaluation Board for ADXL354BEZ |                   |
| EVAL-ADXL354CZ     |                |                                   |                          |                   | Evaluation Board for ADXL354CEZ |                   |
| EVAL-ADXL355Z      |                |                                   |                          |                   | Evaluation Board for ADXL355BEZ |                   |

 $^{1}$  Z = RoHS-Compliant Part.

