# Multiformat 216 MHz Video Encoder with Six NSV® 12-Bit DACs ## ADV7320/ADV7321 #### **FEATURES** **High definition input formats** 16-/20-, 24-/30-bit (4:2:2, 4:4:4) parallel YCrCb **Fully compliant with:** SMPTE 274M (1080i, 1080p @ 74.25 MHz) **SMPTE 296M (720p)** **SMPTE 240M (1035i)** RGB in 3- × 10-bit 4:4:4 input format **HDTV RGB supported:** **RGB, RGBHV** Other high definition formats using async timing mode **Enhanced definition input formats** 8-/10-, 16-/20-, 24-/30-bit (4:2:2, 4:4:4) parallel YCrCb SMPTE 293M (525p) BTA T-1004 EDTV2 (525p) ITU-R BT.1358 (625p/525p) ITU-R BT.1362 (625p/525p) RGB in 3- × 10-bit 4:4:4 input format **Standard definition input formats** CCIR-656 4:2:2 8-/10-bit or 16-/20-bit parallel input **High definition output formats** YPrPb HDTV (EIA 770.3) **RGB, RGBHV** CGMS-A (720p/1080i) **Enhanced definition output formats** Macrovision Rev 1.2 (525p/625p) (ADV7320 only) CGMS-A (525p/625p) YPrPb progressive scan (EIA-770.1, EIA-770.2) **RGB, RGBHV** Standard definition output formats Composite NTSC M/N Composite PAL M/N/B/D/G/H/I, PAL-60 SMPTE 170M NTSC-compatible composite video ITU-R BT.470 PAL-compatible composite video S-video (Y/C) **EuroScart RGB** Component YPrPb (Betacam, MII, SMPTE/EBU N10) Macrovision Rev 7.1.L1 (ADV7320 only) CGMS/WSS **Closed captioning** #### **GENERAL FEATURES** Simultaneous SD/HD, PS/SD inputs and outputs Oversampling up to 216 MHz #### Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. **Programmable DAC gain control** Sync outputs in all modes On-board voltage reference Six 12-bit NSV (noise shaped video) precision video DACs 2-wire serial I<sup>2</sup>C<sup>®</sup> interface, open-drain configuration Dual I/O supply 2.5 V/3.3 V operation Analog and digital supply 2.5 V **On-board PLL** 64-lead LQFP package Lead (Pb) free product #### **APPLICATIONS** **EVD players (enhanced versatile disk)** High end /SD/PS DVD recorders/players SD/progressive scan/HDTV display devices SD/HDTV set top boxes **Professional video systems** Figure 1. Simplified Functional Block Diagram #### **GENERAL DESCRIPTION** The ADV°7320/ADV7321 are high speed, digital-to-analog encoders on single monolithic chips. They include six high speed NSV video D/A converters with TTL compatible inputs. They have separate 8-/10-, 16-/20-, and 24-/30- bit input ports that accept data in high definition and/or standard definition video format. For all standards, external horizontal, vertical, and blanking signals or EAV/SAV timing codes control the insertion of appropriate synchronization signals into the digital data stream and, therefore, the output signal. © 2004 Analog Devices, Inc. All rights reserved. ## **TABLE OF CONTENTS** | Specifications | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Dynamic Specifications | | Timing Specifications | | Timing Diagrams | | Absolute Maximum Ratings | | Thermal Characteristics | | ESD Caution | | Pin Configuration and Function Descriptions17 | | Typical Performance Characteristics | | MPU Port Description | | Register Access | | Register Programming | | Subaddress Register (SR7 to SR0) | | Input Configuration | | Standard Definition Only | | Progressive Scan Only or HDTV Only38 | | | | Simultaneous Standard Definition and Progressive Scan or HDTV | | | | Progressive Scan or HDTV 38 Progressive Scan at 27 MHz (Dual Edge) or 54 MHz 39 Features 41 Output Configuration 41 HD Async Timing Mode 42 HD Timing Reset 43 SD Real-Time Control, Subcarrier Reset, and Timing Reset 43 Reset Sequence 45 | | Progressive Scan or HDTV 38 Progressive Scan at 27 MHz (Dual Edge) or 54 MHz 39 Features 41 Output Configuration 41 HD Async Timing Mode 42 HD Timing Reset 43 SD Real-Time Control, Subcarrier Reset, and Timing Reset 43 Reset Sequence 45 SD VCR FF/RW Sync 45 | | Progressive Scan or HDTV 38 Progressive Scan at 27 MHz (Dual Edge) or 54 MHz 39 Features 41 Output Configuration 41 HD Async Timing Mode 42 HD Timing Reset 43 SD Real-Time Control, Subcarrier Reset, and Timing Reset 43 Reset Sequence 45 SD VCR FF/RW Sync 45 Vertical Blanking Interval 46 | | Progressive Scan or HDTV 38 Progressive Scan at 27 MHz (Dual Edge) or 54 MHz 39 Features 41 Output Configuration 41 HD Async Timing Mode 42 HD Timing Reset 43 SD Real-Time Control, Subcarrier Reset, and Timing Reset 43 Reset Sequence 45 SD VCR FF/RW Sync 45 Vertical Blanking Interval 46 Subcarrier Frequency Registers 46 | | Programmable DAC Gain Control53 | |--------------------------------------------------------------| | Gamma Correction | | HD Sharpness Filter and Adaptive Filter Controls 55 | | HD Sharpness Filter and Adaptive Filter Application Examples | | SD Digital Noise Reduction | | Coring Gain Border | | Coring Gain Data | | DNR Threshold | | Border Area | | Block Size Control | | DNR Input Select Control | | DNR Mode Control | | Block Offset Control | | SD Active Video Edge59 | | SAV/EAV Step Edge Control59 | | HSYNC/VSYNC Output Control | | Board Design and Layout | | DAC Termination and Layout Considerations | | Video Output Buffer and Optional Output Filter | | PCB Board Layout | | Appendix 1—Copy Generation Management System 65 | | PS CGMS65 | | HD CGMS65 | | SD CGMS | | Function of CGMS Bits | | CGMS Functionality | | Appendix 2—SD Wide Screen Signaling | | Appendix 3—SD Closed Captioning | | Appendix 4—Test Patterns | | Appendix 5—SD Timing Modes | | Mode 0 (CCIR-656)—Slave Option (Timing Registra 0 TRO V V V V V 0 0 0) | Appendix 6—HD Timing81 | |-------------------------------------------------------------------------------------------|----------------------------------| | (Timing Register 0 TR0 = X X X X X 0 0 0)73 | Appendix 7—Video Output Levels82 | | Mode 0 (CCIR-656)—Master Option<br>(Timing Register 0 TR0 = X X X X X 0 0 1)74 | HD YPrPb Output Levels82 | | Mode 1—Slave Option | RGB Output Levels83 | | (Timing Register 0 TR0 = X X X X X 0 1 0)76 | YPrPb Levels—SMPTE/EBU N1084 | | Mode 1—Master Option<br>(Timing Register 0 TR0 = X X X X X 0 1 1)77 | Appendix 8—Video Standards86 | | Mode 2— Slave Option | Outline Dimensions | | (Timing Register 0 TR0 = X X X X X 1 0 0)78 | Ordering Guide88 | | Mode 2—Master Option<br>(Timing Register 0 TR0 = X X X X X 1 0 1)79 | | | Mode 3—Master/Slave Option (Timing Register 0 TR0 = X X X X X 1 1 0 or X X X X X 1 1 1)80 | | #### **REVISION HISTORY** 10/04—Revision 0: Initial Version #### **DETAILED FEATURES** VCR FF/RW sync mode CGMS/WSS Closed captioning Macrovision Rev 7.1.L1 (ADV7320 only) High definition programmable features (720p/1080i/1035i) 2× oversampling (148.5 MHz) Internal test pattern generator Color hatch, black bar, flat field/frame Fully programmable YCrCb to RGB matrix **Gamma correction** Programmable adaptive filter control **Programmable sharpness filter control** CGMS-A (720p/1080i) Enhanced definition programmable features (525p/625p) 8× oversampling (216 MHz output) Internal test pattern generator Color hatch, black bar, flat frame Individual Y and PrPb output delay Gamma correction Programmable adaptive filter control Fully programmable YCrCb to RGB matrix **Undershoot limiter** Macrovision Rev 1.2 (525p/625p) (ADV7320 only) CGMS-A (525p/625p) Standard definition programmable features 16× oversampling (216 MHz) Internal test pattern generator Color bars, black bar Controlled edge rates for start and end of active video Individual Y and PrPb output delay **Undershoot limiter Gamma correction** Digital noise reduction (DNR) Multiple chroma and luma filters Luma-SSAF™ filter with programmable gain/attenuation PrPb SSAF™ Separate pedestal control on component and composite/S-video output Table 1. Standards Directly Supported<sup>1</sup> | Resolution | Interlace/<br>Prog. | Frame<br>Rate<br>(Hz) | Clk<br>Input<br>(MHz) | Standard | |--------------------|---------------------|---------------------------|-----------------------|-------------------------| | 720 × 480 | I | 29.97 | 27 | ITU-R<br>BT.656 | | 720 × 576 | I | 25 | 27 | ITU-R<br>BT.656 | | 720 × 480 | I | 29.97 | 24.54 | NTSC<br>Square<br>Pixel | | 720 × 576 | I | 25 | 29.5 | PAL Square<br>Pixel | | 720 × 483 | Р | 59.94 | 27 | SMPTE<br>293M | | $720 \times 483$ | Р | 59.94 | 27 | BTA T-1004 | | 720 × 483 | Р | 59.94 | 27 | ITU-R<br>BT.1358 | | 720 × 576 | Р | 50 | 27 | ITU-R<br>BT.1358 | | 720 × 483 | Р | 59.94 | 27 | ITU-R<br>BT.1362 | | 720 × 576 | Р | 50 | 27 | ITU-R<br>BT.1362 | | $1920 \times 1035$ | I | 30 | 74.25 | SMPTE | | | | 29.97 | 74.1758 | 240M | | 1280 × 720 | Р | 60, 50,<br>30, 25,<br>24, | 74.25, | SMPTE<br>296M | | | | 23.97,<br>59.94,<br>29.97 | 74.1758 | | | 1920 × 1080 | I | 30, 25 | 74.25 | SMPTE | | | | 29.97 | 74.1758 | 274M | | $1920 \times 1080$ | Р | 30, 25, 24 | 74.25 | SMPTE | | | | 23.98,<br>29.97, | 74.1758 | 274M | <sup>&</sup>lt;sup>1</sup> Other standards are supported in async timing mode. Figure 2. Detailed Functional Block Diagram #### **TERMINOLOGY** SD: standard definition video, conforming to ITU-R BT.601/ITU-R BT.656. HD: high definition video, i.e., 720p/1080i/1035i. EDTV: enhanced definition television (525p/625p) PS: progressive scan video, conforming to SMPTE 293M, ITU-R BT.1358, BTAT-1004EDTV2, or ITU-R BT.13621362. HDTV: high definition television video, conforming to SMPTE 274M, or SMPTE 296M and SMPTE240M. YCrCb SD, PS, or HD component: digital video. YPrPb SD, PS, or HD component: analog video. ### **SPECIFICATIONS** $V_{AA} = 2.375 \text{ V to } 2.625 \text{ V}, V_{DD} = 2.375 \text{ V to } 2.625 \text{ V}, V_{DD\_IO} = 2.375 \text{ V to } 3.6 \text{ V}, V_{REF} = 1.235 \text{ V}, R_{SET} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \text{ All specifications } T_{MIN} \text{ to } T_{MAX} \text{ (0°C to } 70^{\circ}\text{C)}, \text{ unless otherwise noted.}$ Table 2. | Parameter | Min | Тур | Max | Unit | Test Conditions | |---------------------------------------------|------------------------|-------|------------------|------|-----------------------------------------| | STATIC PERFORMANCE <sup>1</sup> | | | | | | | Resolution | | 12 | | Bits | | | Integral Nonlinearity | | 1.5 | | LSB | | | Differential Nonlinearity,2 +ve | | 0.25 | | LSB | | | Differential Nonlinearity, <sup>2</sup> –ve | | 1.5 | | LSB | | | DIGITAL OUTPUTS | | | | | | | Output Low Voltage, Vol | | | $0.4 [0.4]^3$ | V | $I_{SINK} = 3.2 \text{ mA}$ | | Output High Voltage, V <sub>OH</sub> | 2.4 [2.0] <sup>3</sup> | | | V | $I_{SOURCE} = 400 \mu A$ | | Three-State Leakage Current | | ±1.0 | | μΑ | $V_{IN} = 0.4 \text{ V}, 2.4 \text{ V}$ | | Three-State Output Capacitance | | 2 | | pF | | | DIGITAL AND CONTROL INPUTS | | | | | | | Input High Voltage, V <sub>IH</sub> | 2 | | | V | | | Input Low Voltage, V <sub>I</sub> L | | | 8.0 | V | | | Input Leakage Current | | 10 | | μΑ | $V_{IN} = 2.4 \text{ V}$ | | Input Capacitance, C <sub>IN</sub> | | 2 | | pF | | | ANALOG OUTPUTS | | | | | | | Full-Scale Output Current | 4.1 | 4.33 | 4.6 | mA | | | Output Current Range | 4.1 | 4.33 | 4.6 | mA | | | DAC to DAC Matching | | 1.0 | | % | | | Output Compliance Range, Voc | 0 | 1.0 | 1.4 | V | | | Output Capacitance, Cout | | 7 | | pF | | | VOLTAGE REFERENCE | | | | | | | Internal Reference Range, VREF | 1.15 | 1.235 | 1.3 | V | | | External Reference Range, VREF | 1.15 | 1.235 | 1.3 | V | | | V <sub>REF</sub> Current <sup>4</sup> | | ±10 | | μΑ | | | POWER REQUIREMENTS | | | | | | | Normal Power Mode | | | | | | | $I_{DD}^5$ | | 137 | | mA | SD only (16×) | | | | 78 | | mA | PS only (8×) | | | | 73 | | mA | HDTV only (2×) | | | | 140 | 190 <sup>6</sup> | mA | SD (16×, 10 bit) + PS (8×, 20 bit) | | I <sub>DD_IO</sub> | | 1.0 | | mA | | | I <sub>AA</sub> <sup>7,8</sup> | | 37 | 45 | mA | | | Sleep Mode | | | | | | | I <sub>DD</sub> | | 80 | | μΑ | | | IAA | | 7 | | μΑ | | | $I_{DD\_IO}$ | | 250 | | μΑ | | | POWER SUPPLY REJECTION RATIO | | 0.01 | | %/% | | <sup>&</sup>lt;sup>1</sup> Oversampling disabled. Static DAC performance will be improved with increased oversampling ratios. <sup>&</sup>lt;sup>2</sup> DNL measures the deviation of the actual DAC output voltage step from the ideal. For +ve DNL, the actual step value lies above the ideal step value; for –ve DNL, the actual step value lies below the ideal step value. $<sup>^3</sup>$ Value in brackets for $V_{DD\_IO} = 2.375$ V to 2.75 V. $<sup>^4</sup>$ External current required to overdrive internal $V_{\text{REF}}$ . $<sup>^{\</sup>rm 5}$ $I_{\rm DD}$ , the circuit current, is the continuous current required to drive the digital core. $<sup>^{\</sup>rm 6}$ Guaranteed maximum by characterization. <sup>7</sup> All DACs on $<sup>^8</sup>$ $I_{AA}$ is the total current required to supply all DACs including the $V_{\text{REF}}$ circuitry and the PLL circuitry. ### **DYNAMIC SPECIFICATIONS** $V_{\rm AA} = 2.375~V~to~2.625~V, V_{\rm DD} = 2.375~V~to~2.625~V, V_{\rm DD\_IO} = 2.375~V~to~3.6~V, V_{\rm REF} = 1.235~V, R_{\rm SET} = 3040~\Omega, R_{\rm LOAD} = 300~\Omega.~All~specifications~T_{\rm MIN}~to~T_{\rm MAX}~(0^{\circ}C~to~70^{\circ}C), unless otherwise noted.$ Table 3. | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------------------|-----|-------|-----|-----------|---------------------------| | PROGRESSIVE SCAN MODE | | | | | | | Luma Bandwidth | | 12.5 | | MHz | | | Chroma Bandwidth | | 5.8 | | MHz | | | SNR | | 65.6 | | dB | Luma ramp unweighted | | | | 72 | | dB | Flat field full bandwidth | | HDTV MODE | | | | | | | Luma Bandwidth | | 30 | | MHz | | | Chroma Bandwidth | | 13.75 | | MHz | | | STANDARD DEFINITION MODE | | | | | | | Hue Accuracy | | 0.2 | | Degrees | | | Color Saturation Accuracy | | 0.20 | | % | | | Chroma Nonlinear Gain | | 0.84 | | ±% | Referenced to 40 IRE | | Chroma Nonlinear Phase | | -0.2 | | ± Degrees | | | Chroma/Luma Intermodulation | | 0 | | ±% | | | Chroma/Luma Gain Inequality | | 96.7 | | ±% | | | Chroma/Luma Delay Inequality | | -1.0 | | ns | | | Luminance Nonlinearity | | 0.2 | | ±% | | | Chroma AM Noise | | 84 | | dB | | | Chroma PM Noise | | 75.3 | | dB | | | Differential Gain | | 0.25 | | % | NTSC | | Differential Phase | | 0.2 | | Degrees | NTSC | | SNR | | 63.5 | | dB | Luma ramp | | | | 77.7 | | dB | Flat field full bandwidth | ### TIMING SPECIFICATIONS $V_{AA} = 2.375 \ V \ to \ 2.625 \ V, V_{DD} = 2.375 \ V \ to \ 2.625 \ V, V_{DD\_IO} = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 1.235 \ V, R_{SET} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 2.625 \ V, V_{DD\_IO} = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 1.235 \ V, R_{SET} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 2.625 \ V, V_{DD\_IO} = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 1.235 \ V, R_{SET} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All = 2.375 \ V \ to \ 3.6 \ V, V_{REF} = 3040 \ \Omega, R_{LOAD} = 300 \ \Omega. \ All \Omega.$ specifications $T_{\text{MIN}}$ to $T_{\text{MAX}}$ (0°C to 70°C), unless otherwise noted. Table 4. | Parameter | Min | Тур | Max | Unit | Test Conditions | |----------------------------------------------|-----|-----|------|--------------------|-------------------------------------------------------------------------------| | MPU PORT <sup>1</sup> | | | | | | | SCLOCK Frequency | 0 | | 400 | kHz | | | SCLOCK High Pulse Width, t <sub>1</sub> | 0.6 | | | μs | | | SCLOCK Low Pulse Width, t <sub>2</sub> | 1.3 | | | μs | | | Hold Time (Start Condition), t <sub>3</sub> | 0.6 | | | μs | First clock generated after this period relevant for repeated start condition | | Setup Time (Start Condition), t <sub>4</sub> | 0.6 | | | μs | | | Data Setup Time, t₅ | 100 | | | ns | | | SDATA, SCLOCK Rise Time, t <sub>6</sub> | | | 300 | ns | | | SDATA, SCLOCK Fall Time, t <sub>7</sub> | | | 300 | ns | | | Setup Time (Stop Condition), t <sub>8</sub> | 0.6 | | | μs | | | RESET Low Time | 100 | | | ns | | | ANALOG OUTPUTS | | | | | | | Analog Output Delay <sup>2</sup> | | 7 | | ns | | | Output Skew | | 1 | | ns | | | CLOCK CONTROL AND PIXEL PORT <sup>3</sup> | | | | | | | f <sub>CLK</sub> | | | 29.5 | MHz | SD PAL square pixel mode | | $f_{CLK}$ | | 81 | | MHz | PS/HD async mode | | Clock High Time, t <sub>9</sub> | 40 | | | % of one clk cycle | | | Clock Low Time, t <sub>10</sub> | 40 | | | % of one clk cycle | | | Data Setup Time, t <sub>11</sub> 1 | 2.0 | | | ns | | | Data Hold Time, t <sub>12</sub> 1 | 2.0 | | | ns | | | SD Output Access Time, t <sub>13</sub> | | | 15 | ns | | | SD Output Hold Time, t <sub>14</sub> | 5.0 | | | ns | | | HD Output Access Time, t <sub>13</sub> | | | 14 | ns | | | HD Output Hold Time, t <sub>14</sub> | 5.0 | | | ns | | | PIPELINE DELAY <sup>4</sup> | | 63 | | clk cycles | SD (2x, 16x) | | | | 76 | | clk cycles | SD component mode (16x) | | | | 35 | | clk cycles | PS (1×) | | | | 41 | | clk cycles | PS (8×) | | | | 36 | | clk cycles | HD (2x, 1x) | <sup>&</sup>lt;sup>1</sup> Guaranteed by characterization. <sup>2</sup> Output delay measured from the 50% point of the rising edge of CLOCK to the 50% point of DAC output full-scale transition. <sup>&</sup>lt;sup>3</sup> Data: C[9:0]; Y[9:0], S[9:0] Control: P\_HSYNC, P\_VSYNC, P\_BLANK, S\_HSYNC, S\_VSYNC, S\_BLANK <sup>&</sup>lt;sup>4</sup> SD, PS = 27 MHz, HD = 74.25 MHz. ### **TIMING DIAGRAMS** Figure 3. HD Only 4:2:2 Input Mode (Input Mode 010); PS Only 4:2:2 Input Mode (Input Mode 001) Figure 4. HD Only 4:4:4 Input Mode (Input Mode 010); PS Only 4:4:4 Input Mode (Input Mode 001) Figure 5. HD RGB 4:4:4 Input Mode (Input Mode 010) Figure 6. PS 4:2:2 10-Bit Interleaved at 27 MHz HSYNC/VSYNC Input Mode (Input Mode 100) Figure 7. PS 4:2:2 10-Bit Interleaved at 54 MHz HSYNC /VSYNC Input Mode (Input Mode 111) Figure 8. PS Only 4:2:2 10-Bit Interleaved at 27 MHz EAV/SAV Input Mode (Input Mode 100) Figure 9. PS Only 4:2:2 10-Bit Interleaved at 54 MHz EAV/SAV Input Mode (Input Mode 111) Figure 10. HD 4:2:2 and SD (10-Bit) Simultaneous Input Mode (Input Mode 101: SD Oversampled) (Input Mode 110: HD Oversampled) Figure 11. PS (4:2:2) and SD (10-Bit) Simultaneous Input Mode (Input Mode 011) Figure 12. PS (10-Bit) and SD (10-Bit) Simultaneous Input Mode (Input Mode 100) Figure 13. 10-/8-Bit SD Only Pixel Input Mode (Input Mode 000) Figure 14. 20-/16-Bit SD Only Pixel Input Mode (Input Mode 000) a AND b AS PER RELEVANT STANDARD c = PIPELINE DELAY. PLEASE REFER TO RELEVANT PIPELINE DELAY. THIS CAN BE FOUND IN THE TIMING SPECIFICATION SECTION OF THE DATA SHEET. A FALLING EDGE OF $\overline{\text{HSYNC}}$ IN TO THE ENCODER GENERATES A FALLING EDGE OF TRI-LEVEL SYNC ON THE OUTPUT AFTER A TIME EQUAL TO THE PIPELINE DELAY. Figure 15. HD 4:2:2 Input Timing Diagram a = 32 CLKCYCLES FOR 525p a = 24 CLKCYCLES FOR 625p AS RECOMMENDED BY STANDARD b(MIN) = 244 CLKCYCLES FOR 525p b(MIN) = 264 CLKCYCLES FOR 625p Figure 16. PS 4:2:2 10-Bit Interleaved Input Timing Diagram Figure 17. SD Timing Input for Timing Mode 1 Figure 18. MPU Port Timing Diagram ### **ABSOLUTE MAXIMUM RATINGS** Table 5. | Parameter <sup>1</sup> | Value | |-------------------------------------------------|---------------------------------| | V <sub>AA</sub> to AGND | -0.3 V to +3.0 V | | V <sub>DD</sub> to DGND | −0.3 V to +3.0 V | | V <sub>DD_IO</sub> to GND_IO | -0.3 V to +4.6 V | | Digital Input Voltage to DGND | $-0.3$ V to $V_{DD\_IO}$ +0.3 V | | $V_{AA}$ to $V_{DD}$ | -0.3 V to +0.3 V | | AGND to DGND | −0.3 V to +0.3 V | | DGND to GND_IO | -0.3 V to +0.3 V | | AGND to GND_IO | −0.3 V to +0.3 V | | Ambient Operating Temperature (T <sub>A</sub> ) | 0°C to 70°C | | Storage Temperature (Ts) | −65°C to +150°C | | Infrared Reflow Soldering (20 s) | 260°C | <sup>&</sup>lt;sup>1</sup> Analog output short circuit to any power supply or common can be of an indefinite duration. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### THERMAL CHARACTERISTICS $\theta_{JC} = 11^{\circ}C/W$ $\theta_{IA} = 47^{\circ}C/W$ The ADV7320/ADV7321 is a Pb-free environmentally friendly product. It is manufactured using the most up-to-date materials and processes. The coating on the leads of each device is 100% pure Sn electroplate. The device is suitable for Pb-free applications and is able to withstand surface-mount soldering up to $255^{\circ}$ C ( $\pm 5^{\circ}$ C). In addition, it is backward-compatible with conventional SnPb soldering processes. This means that the electroplated Sn coating can be soldered with Sn/Pb solder pastes at conventional reflow temperatures of 220°C to 235°C. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 19. Pin Configuration **Table 6. Pin Function Descriptions** | Pin No. | Mnemonic | Input/Output | Description | |-----------------|-----------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11, 57 | DGND | G | Digital Ground. | | 40 | AGND | G | Analog Ground. | | 32 | CLKIN_A | 1 | Pixel Clock Input for HD (74.25 MHz Only, PS Only (27 MHz), SD Only (27 MHz). | | 63 | CLKIN_B | 1 | Pixel Clock Input. Requires a 27 MHz reference clock for progressive scan mode or a 74.25 MHz (74.1758 MHz) reference clock in HDTV mode. This clock is only used in dual modes. | | 45, 36 | COMP1,<br>COMP2 | 0 | Compensation Pin for DACs. Connect 0.1 $\mu F$ capacitor from COMP pin to $V_{AA}$ . | | 44 | DAC A | 0 | CVBS/Green/Y/Y Analog Output. | | 43 | DAC B | 0 | Chroma/Blue/U/Pb Analog Output. | | 42 | DAC C | 0 | Luma/Red/V/Pr Analog Output. | | 39 | DAC D | 0 | In SD Only Mode: CVBS/Green/Y Analog Output; in HD Only Mode and Simultaneous HD/SD Mode: Y/Green [HD] Analog Output. | | 38 | DAC E | 0 | In SD Only Mode: Luma/Blue/U Analog Output; in HD Only Mode and Simultaneous HD/SD Mode: Pr/Red Analog Output. | | 37 | DAC F | 0 | In SD Only Mode: Chroma/Red/V Analog Output; in HD Only Mode and Simultaneous HD/SD Mode: Pb/Blue [HD] Analog Output. | | 23 | P_HSYNC | 1 | Video Horizontal Sync Control Signal for HD in Simultaneous SD/HD Mode and HD Only Mode. | | 24 | P_VSYNC | 1 | Video Vertical Sync Control Signal for HD in Simultaneous SD/HD Mode and HD Only Mode. | | 25 | P_BLANK | 1 | Video Blanking Control Signal for HD in Simultaneous SD/HD Mode and HD Only Mode. | | 48 | S_BLANK | I/O | Video Blanking Control Signal for SD Only. | | 49 | S_VSYNC | I/O | Video Vertical Sync Control Signal for SD Only. | | 50 | S_HSYNC | I/O | Video Horizontal Sync Control Signal for SD Only. | | 13,12,<br>9–2 | Y9 to Y0 | 1 | SD or Progressive Scan/HDTV Input Port for Y Data. Input port for interleaved progressive scan data. The LSB is set up on Pin Y0. For 8-bit data input, LSB is set up on Y2. | | 30–26,<br>18–14 | C9 to C0 | 1 | Progressive Scan/HDTV Input Port 4:4:4 Input Mode. This port is used for the Cb[Blue/U] data. The LSB is set up on Pin Co. For 8-bit data input, LSB is set up on C2. | | Pin No. | Mnemonic | Input/Output | Description | |-----------------|---------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62–58,<br>55–51 | S9 to S0 | I | SD or Progressive Scan/HDTV Input Port for Cr[Red/V] Data in 4:4:4 Input Mode. LSB is set up on Pin S0. For 8-bit data input, LSB is set up on S2. | | 33 | RESET | 1 | This input resets the on-chip timing generator and sets the ADV7320/ADV7321 into default register setting. RESET is an active low signal. | | 47, 35 | R <sub>SET1</sub> , R <sub>SET2</sub> | 1 | A 3040 $\Omega$ resistor must be connected from this pin to AGND and is used to control the amplitudes of the DAC outputs. | | 22 | SCLK | 1 | I <sup>2</sup> C Port Serial Interface Clock Input. | | 21 | SDA | I/O | I <sup>2</sup> C Port Serial Data Input/Output. | | 20 | ALSB | I | TTL Address Input. This signal sets up the LSB of the I <sup>2</sup> C address. When this pin is tied low, the I <sup>2</sup> C filter is activated, which reduces noise on the I <sup>2</sup> C interface. | | 1 | $V_{DD\_IO}$ | P | Power Supply for Digital Inputs and Outputs. | | 10, 56 | $V_{\text{DD}}$ | Р | Digital Power Supply. | | 41 | V <sub>AA</sub> | P | Analog Power Supply. | | 46 | $V_{REF}$ | I/O | Optional External Voltage Reference Input for DACs or Voltage Reference Output (1.235 V). | | 34 | EXT_LF | 1 | External Loop Filter for the Internal PLL. | | 31 | RTC_SCR_TR | 1 | Multifunctional Input. Real-time control (RTC) input, timing reset input, subcarrier reset input. | | 19 | I <sup>2</sup> C | 1 | This input pin must be tied high (V <sub>DD_IO</sub> ) for the ADV7320/ADV7321 to interface over the I <sup>2</sup> C port. | | 64 | GND_IO | | Digital Input/Output Ground. | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 20. PS—UV 8× Oversampling Filter (Linear) Figure 21. PS—UV 8× Oversampling Filter (SSAF) Figure 22. PS—Y 8× Oversampling Filter Figure 23. PS—Y 8× Oversampling Filter (Pass Band) Figure 24. HDTV—UV 2× Oversampling Filter Figure 25. HDTV—Y 2× Oversampling Filter Figure 26. Luma NTSC Low-Pass Filter Figure 27. Luma PAL Low-Pass Filter Figure 28. Luma NTSC Notch Filter Figure 29. Luma PAL Notch Filter Figure 30. Y—16× Oversampling Filter Figure 31. Luma SSAF Filter up to 12 MHz Figure 32. Luma SSAF Filter—Programmable Responses Figure 33. Luma SSAF Filter—Programmable Gain Figure 34. Luma SSAF Filter—Programmable Attenuation Figure 35. Luma CIF Low-Pass Filter Figure 36. Luma QCIF Low-Pass Filter Figure 37. Chroma 3.0 MHz Low-Pass Filter Figure 38. Chroma 2.0 MHz Low-Pass Filter Figure 39. Chroma 1.3 MHz Low-Pass Filter Figure 40. Chroma 1.0 MHz Low-Pass Filter Figure 41. Chroma 0.65 MHz Low-Pass Filter Figure 42. Chroma CIF Low-Pass Filter Figure 43. Chroma QCIF Low-Pass Filter ### MPU PORT DESCRIPTION The ADV7320/ADV7321 support a 2-wire serial (I2Ccompatible) microprocessor bus driving multiple peripherals. This port operates in an open-drain configuration. Two inputs, serial data (SDA) and serial clock (SCL), carry information between any device connected to the bus and the ADV7320/ ADV7321. Each slave device is recognized by a unique address. The ADV7320/ADV7321 have four possible slave addresses for both read and write operations. These are unique addresses for each device and are illustrated in Figure 44. The LSB sets either a read or write operation. Logic 1 corresponds to a read operation, while Logic 0 corresponds to a write operation. A1 is enabled by setting the ALSB pin of the ADV7320/ADV7321 to Logic 0 or Logic 1. When ALSB is set to 1, there is greater input bandwidth on the I<sup>2</sup>C lines, which allows high speed data transfers on this bus. When ALSB is set to 0, there is reduced input bandwidth on the I<sup>2</sup>C lines, which means that pulses of less than 50 ns will not pass into the I<sup>2</sup>C internal controller. This mode is recommended for noisy systems. Figure 45. ADV7321 Slave Address = 0x54 To control the various devices on the bus, the following protocol must be followed. First, the master initiates a data transfer by establishing a start condition, defined by a high-to-low transition on SDA while SCL remains high. This indicates that an address/data stream will follow. All peripherals respond to the start condition and shift the next eight bits (7-bit address + $R/\overline{W}$ bit). The bits are transferred from MSB down to LSB. The peripheral that recognizes the transmitted address responds by pulling the data line low during the ninth clock pulse. This is known as an acknowledge bit. All other devices withdraw from the bus at this point and maintain an idle condition. The idle condition is where the device monitors the SDA and SCL lines waiting for the start condition and the correct transmitted address. The $R/\overline{W}$ bit determines the direction of the data. Logic 0 on the LSB of the first byte means that the master will write information to the peripheral. Logic 1 on the LSB of the first byte means that the master will read information from the peripheral. The ADV7320/ADV7321 act as standard slave devices on the bus. The data on the SDA $\underline{pin}$ is eight bits long, supporting the 7-bit addresses plus the R/W bit. It interprets the first byte as the device address and the second byte as the starting subaddress. There is a subaddress auto-increment facility. This allows data to be written to or read from registers in ascending subaddress sequence starting at any valid subaddress. A data transfer is always terminated by a stop condition. The user can also access any unique subaddress register on a one-by-one basis without updating all the registers. Stop and start conditions can be detected at any stage during the data transfer. If these conditions are asserted out of sequence with normal read and write operations, then they cause an immediate jump to the idle condition. During a given SCL high period, the user should only issue a start condition, a stop condition, or a stop condition followed by a start condition. If an invalid subaddress is issued by the user, the ADV7320/ADV7321 will not issue an acknowledge and will return to the idle condition. If the user utilizes the auto-increment method of addressing the encoder and exceeds the highest subaddress, the following actions are taken: - In read mode, the highest subaddress register contents are output until the master device issues a no acknowledge. This indicates the end of a read. A no acknowledge condition is when the SDA line is not pulled low on the ninth pulse. - In write mode, the data for the invalid byte is not loaded into any subaddress register, a no acknowledge is issued by the ADV7320/ADV7321, and the part returns to the idle condition. Before writing to the subcarrier frequency registers, it is required to reset ADV7320/ADV7321 at least once after power-up. The four subcarrier frequency registers must be updated, starting with Subcarrier Frequency Register 0 and ending with Subcarrier Frequency Register 3. The subcarrier frequency will only update after the last subcarrier frequency register byte has been received by the ADV7320/ADV7321. Figure 46 illustrates an example of data transfer for a write sequence and the start and stop conditions. Figure 47 shows bus write and read sequences. Figure 46. Bus Data Transfer Figure 47. Read and Write Sequence ### **REGISTER ACCESS** The MPU can write to or read from all registers of the ADV7320/ADV7321 except the subaddress registers, which are write only registers. The subaddress register determines which register the next read or write operation will access. All communication with the part through the bus starts with an access to the subaddress register. A read/write operation is then performed from/to the target address, which increments to the next address until a stop command is performed on the bus. #### **REGISTER PROGRAMMING** The following tables describe the functionality of each register. All registers can be read from as well as written to, unless otherwise stated. #### **SUBADDRESS REGISTER (SR7 TO SR0)** The communication register is an 8-bit write only register. After the encoder's bus is accessed and a read/write operation is selected, the subaddress is set up. The subaddress register determines to or from which register the operation takes place. Table 7. Registers 0x00 to 0x01 | SR7-<br>SR0 | Register | Rit Doscription | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Posistor Cotting | Reg. Reset<br>Values<br>(Shaded) | |-------------|----------------|----------------------------------------------------|----------|-------|-------|-------|-------|-------|-------|-------|------------------------------------------------|----------------------------------| | 0x00 | Power | Bit Description Sleep Mode. With this | DIT / | DILO | DIU | DIT 4 | DIT 3 | DIT 2 | DIT | 0 | Register Setting Sleep mode off. | 0xFC | | 0,00 | Mode | control enabled, the | | | | | | | | 1 | Sleep mode on. | UXFC | | | Register | current consumption is | | | | | | | | | Sieep mode on. | | | | | reduced to µA level. All | | | | | | | | | | | | | | DACs and the internal PLL | | | | | | | | | | | | | | cct are disabled. I <sup>2</sup> C | | | | | | | | | | | | | | registers can be read from | | | | | | | | | | | | | | and written to in sleep | | | | | | | | | | | | | | mode. | | | | | | | | | | | | | | PLL and Oversampling | | | | | | | 0 | | PLL on. | | | | | Control. This control | | | | | | | 1 | | PLL off. | | | | | allows the internal PLL cct to be powered down and | | | | | | | | | | | | | | the oversampling to be | | | | | | | | | | | | | | switched off. | | | | | | | | | | | | | | DAC F: Power On/Off. | | | | | | 0 | | | DAC F off. | | | | | Brief i Fower On on. | | | | | | 1 | | | DAC F on. | | | | | DAC E: Power On/Off. | | | | | 0 | | | | DAC E off. | | | | | | | | | | 1 | | | | DAC E on. | | | | | DAC D: Power On/Off. | | | | 0 | | | | | DAC D off. | | | | | | | | | 1 | | | | | DAC D on. | | | | | DAC C: Power On/Off. | | | 0 | | | | | | DAC C off. | | | | | | | | 1 | | | | | | DAC C on. | | | | | DAC B: Power On/Off. | | 0 | | | | | | | DAC B off. | | | | | | | 1 | | | | | | | DAC B on. | | | | | DAC A: Power On/Off. | 0 | | | | | | | | DAC A off. | | | | | | 1 | | | | | | | • | DAC A on. | | | 0x01 | Mode<br>Select | Reserved. | | | | | | | | 0 | Reserved. | | | | Register | Clock Edge. | | | | | | | 0 | | Cb clocked upon rising | Only for PS interleaved | | | negister | | | | | | | | | | edge. | | | | | | | | | | | | 1 | | Y clocked upon rising | input at 27 MH | | | | | | | | | | | | | edge. | | | | | Reserved. | | | | | | 0 | | | | | | | | Clock Align. | | | | | 0 | | | | M | Only if two | | | | | | | | | 1 | | | | Must be set if the phase delay between the two | input clocks ar | | | | | | | | | | | | | input clocks is <9.25 ns | used. | | | | | | | | | | | | | or >27.75 ns. | uscu. | | | | Input Mode. | | 0 | 0 | 0 | | | | | SD input only. | 0x38 | | | | | | 0 | 0 | 1 | | | | | PS input only. | | | | | | | 0 | 1 | 0 | | | | | HDTV input only. | | | | | | | 0 | 1 | 1 | | | | | SD and PS (20-bit). | | | | | | | 1 | 0 | 0 | | | | | SD and PS (10-bit). | | | | | | | 1 | 0 | 1 | | | | | SD and HDTV (SD | | | | | | | | | | | | | | oversampled). | | | | | | | 1 | 1 | 0 | | | | | SD and HDTV (HDTV | | | | | | | | | | | | | | oversampled). | | | | | | | 1 | 1 | 1 | | | | | PS only (at 54 MHz). | | | | | Y/C/S Bus Swap. | 0 | | | | | | | | Allows data to be | See Table 21. | | | | | | | | | | | | | applied to data ports in | | | | | | 1 | | | | | | | | various configurations | | | | | | <u> </u> | | | | | | | | (SD feature only). | | Table 8. Registers 0x02 to 0x0F | SR7- | e 8. Registers uxuz | l to onor | 1 | | 1 | | | 1 | 1 | 1 | T | | |------|------------------------------------------|-------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------------------------|------------------| | SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset Values | | 0x02 | Mode Register 0 | Reserved | | | | | | | 0 | 0 | Zero must be written to these bits. | 0x20 | | | | Test Pattern Black | | | | | | 0 | | | Disabled. | 0x11, Bit 2 must | | | | Bar | | | | | | 1 | | | Enabled. | also be enabled. | | | | Manual RGB | | | | | 0 | · · | | | Disable manual RGB matrix | | | | | Matrix Adjust | | | | | | | | | adjust. | | | | | | | | | | 1 | | | | Enable manual RGB matrix | | | | | | | | | | | | | | adjust. | | | | | Sync on RGB <sup>1</sup> | | | | 0 | | | | | No sync. | | | | | | | | | 1 | | | | | Sync on all RGB outputs. | | | | | RGB/YPrPb | | | 0 | | | | | | RGB component outputs. | | | | | Output | | | 1 | | | | | | YPrPb component outputs. | | | | | SD Sync | | 0 | | | | | | | No sync output. | | | | | | | 1 | | | | | | | Output SD syncs on | | | | | | | | | | | | | | S_HSYNC, S_VSYNC, | | | | | | | | | | | | | | S_BLANK pins. | | | | | HD Sync | 0 | | | | | | | | No sync output. | | | | | TID Syric | 1 | | | | | | | | Output HD, ED, syncs on | | | | | | ' | | | | | | | | S_HSYNC, S_VSYNC. | | | )x03 | RGB Matrix 0 | | | | | | | | ., | ,, | LSB for GY. | 0x03 | | )x03 | RGB Matrix 1 | | | | | | | | X | X | LSB for RV. | 0xF0 | | JXU4 | NGD WIALTIX T | | | | | | | | х | Х | LSB for BU. | UXFU | | | | | | | | | Х | Х | | | LSB for GV. | _ | | | | | | | х | Х | | | | | | | | ٠٥٢ | DCD Matrix 2 | | X | X | | | | | | | LSB for GU. | 045 | | )x05 | RGB Matrix 2 | | X | X | X | X | X | X | X | X | Bits 9 to 2 for GY. | 0x4E | | 0x06 | RGB Matrix 3 | | Х | Х | Х | Х | Х | Х | Х | Х | Bits 9 to 2 for GU. | 0x0E | | 0x07 | RGB Matrix 4 | | Х | Х | Х | Х | Х | Х | Х | Х | Bits 9 to 2 for GV. | 0x24 | | 0x08 | RGB Matrix 5 | | Х | х | х | х | х | Х | х | Х | Bits 9 to 2 for BU. | 0x92 | | 0x09 | RGB Matrix 6 | | Х | Х | Х | Х | Х | Х | Х | Х | Bits 9 to 2 for RV. | 0x7C | | 0x0A | DAC A, B, C Output<br>Level <sup>2</sup> | Positive Gain to<br>DAC Output<br>Voltage | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0% | 0x00 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +0.018% | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | +0.036% | | | | | | | | | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | +7.382% | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | +7.5% | | | | | Negative Gain to<br>DAC Output<br>Voltage | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | -7.5% | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | -7.382% | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | -7.364% | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -0.018% | | | 0x0B | DAC D, E, F Output<br>Level | Positive Gain to<br>DAC Output<br>Voltage | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0% | 0x00 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +0.018% | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | +0.036% | | | | | | | | | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | +7.382% | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | +7.5% | | | | | Negative Gain to<br>DAC Output<br>Voltage | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | -7.5% | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | -7.382% | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | -7.364% | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -0.018% | | | 0x0C | | Reserved | | | | | | | | | | 0x00 | | 0x0D | | Reserved | | | | | | | | | | 0x00 | | )x0E | | Reserved | | 1 | İ | | | İ | | | | 0x00 | | 0x0F | | Reserved | | | | | | | | | | 0x00 | $<sup>^{\</sup>rm 1}$ For more detail, refer to Appendix 7. $^{\rm 2}$ For more detail on the programmable output levels, refer to the Programmable DAC Gain Control section. Table 9. Registers 0x10 to 0x11 | SR7- | 7. Register | S UXIU to UXII | | | T | | | | | | | | Reset | |------|-------------|--------------------------------|-------|----------|----------|-------|-------|-------|-------|-------|------------------------------------|------------------------|--------| | SRO | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Note | Values | | 0x10 | HD Mode | HD Output | | | | | | | 0 | 0 | EIA770.2 output | | 0x00 | | | Register 1 | Standard | | | | | | | 0 | 1 | EIA770.1 output | | | | | | | | | | | | | 1 | 0 | Output levels for full input range | | | | | | | | | | | | | 1 | 1 | Reserved | | | | | | Input Sync<br>Format | | | | | | 0 | | | HSYNC, VSYNC,<br>BLANK | | | | | | | | | | | | 1 | | | EAV/SAV codes | | | | | | HD/ED Input<br>Mode | 0 | 0 | 0 | 0 | 0 | | | | SMPTE 293M, ITU-<br>BT 1358 | 525p @<br>59.94 Hz | | | | | | 0 | 0 | 0 | 0 | 1 | | | | Async mode | | | | | | | 0 | 0 | 0 | 1 | 0 | | | | BTA-1004, ITU-<br>BT 1362 | 525p @<br>59.94 Hz | | | | | | 0 | 0 | 0 | 1 | 1 | | | | ITU-BT 1358 | 625p @<br>50 Hz | | | | | | 0 | 0 | 1 | 0 | 0 | | | | ITU-BT 1362 | 625p @<br>50 Hz | | | | | | 0 | 0 | 1 | 0 | 1 | | | | SMPTE 296M-1, 2 | 720p @<br>60/59.94 Hz | | | | | | 0 | 0 | 1 | 1 | 0 | | | | SMPTE 296M-3 | 720p @<br>50 Hz | | | | | | 0 | 0 | 1 | 1 | 1 | | | | SMPTE 296M-4, 5 | 720p @<br>30/29.97 Hz | | | | | | 0 | 1 | 0 | 0 | 0 | | | | SMPTE 296M-6 | 720p @<br>25 Hz | | | | | | 0 | 1 | 0 | 0 | 1 | | | | SMPTE 296M-7, 8 | 720p @<br>24/23.98 Hz | | | | | | 0 | 1 | 0 | 1 | 0 | | | | SMPTE 240M | 1035i @<br>60/59.94 Hz | | | | | | 0 | 1 | 0 | 1 | 1 | | | | Reserved | | | | | | | 0 | 1 | 1 | 0 | 0 | | | | Reserved | | | | | | | 0 | 1 | 1 | 0 | 1 | | | | SMPTE 274M-4, 5 | 1080i @<br>30/29.97 Hz | | | | | | 0 | 1 | 1 | 1 | 0 | | | | SMPTE 274M-6 | 1080i @<br>25 Hz | | | | | | 0 | 1 | 1 | 1 | 1 | | | | SMPTE 274M-7, 8 | 1080p @<br>30/29.97 Hz | | | | | | 1 | 0 | 0 | 0 | 0 | | | | SMPTE 274M-9 | 1080p @<br>25 Hz | | | | | | 1 | 0 | 0 | 0 | 1 | | | | SMPTE 274M-<br>10, 11 | 1080p @<br>24/23.98 Hz | | | | | | 10010 | )-11111 | | | | | | | Reserved | | | | 0x11 | HD Mode | HD Pixel Data | | | | | | | | 0 | Pixel data valid off | | 0x00 | | | Register 2 | Valid | | | 1 | | | | | 1 | Pixel data valid on | | | | | | | | <b>_</b> | | | | 1 | 0 | | Reserved | | | | | | HD Test Pattern | | | | | | 0 | 1 | | HD test pattern off | | | | | | Enable | | | 1 | | 1 | 1 | 1 | | HD test pattern on | | | | | | HD Test Pattern<br>Hatch/Field | | | 1 | | 0 | | | | Hatch | | | | | | | | | 1 | | 1 | | | | Field/frame | | | | | | HD VBI Open | | | 1 | 0 | ļ | | | | Disabled | | | | | | | | | <u> </u> | 1 | | | | | Enabled | | | | | | HD Undershoot<br>Limiter | | 0 | 0 | 1 | 1 | 1 | 1 | ļ | Disabled | Only<br>available in | | | | | Lillitei | | 0 | 1 | | 1 | 1 | 1 | | -11 IRE | EDTV | | | | | | | 1 | 0 | | 1 | 1 | 1 | | -6 IRE | (525p/625p) | | | | | LID CI | | 1 | 1 | 1 | 1 | 1 | 1 | ļ | -1.5 IRE | | - | | | | HD Sharpness<br>Filter | 0 | | 1 | | ļ | | | ļ | Disabled | | | | | | i iitei | 1 | | | | | | | | Enabled | | | Table 10. Register 0x12 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|------------|------------------------------------------------|----------------------------------|-------|-------|-------|-------|-------|-------|-------|------------------|-----------------| | 0x12 | HD Mode | HD Y Delay with Respect | | | | | | 0 | 0 | 0 | 0 clk cycles | 0x00 | | | Register 3 | to Falling Edge of HSYNC | | | | | | 0 | 0 | 1 | 1 clk cycles | | | | | | | | | | | 0 | 1 | 0 | 2 clk cycles | | | | | | | | | | | 0 | 1 | 1 | 3 clk cycles | | | | | | | | | | | 1 | 0 | 0 | 4 clk cycles | | | | | HD Color Delay with Respect to Falling Edge of | | | 0 | 0 | 0 | | | | 0 clk cycles | | | | | | Respect to Falling Edge of HSYNC | | | 0 | 0 | 1 | | | | 1 clk cycle | | | | HSYNC | | | 0 | 1 | 0 | | | | 2 clk cycles | | | | | | | | 0 | 1 | 1 | | | | 3 clk cycles | | | | | | | | 1 | 0 | 0 | | | | 4 clk cycles | | | | | HD CGMS | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | | | | | HD CGMS CRC | 0 | | | | | | | | Disabled | | | | | | 1 | | | | | | | | Enabled | | Table 11. Registers 0x13 to 0x14 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|-----------------------|----------------------------------|------------------------|-------|-------|-------|-------|-------|-------|-------|------------------------------------------------------------------------|-----------------| | 0x13 | HD Mode | HD Cr/Cb Sequence | | | | | | | | 0 | Cb after falling edge of HSYNC. | 0x4C | | | Register 4 | | | | | | | | | 1 | Cr after falling edge of HSYNC. | | | | | Reserved | | | | | | | 0 | | 0 must be written to this bit. | | | | | HD Input Format | | | | | | 0 | | | 8-bit input. | 1 | | | | | | | | | | 1 | | | 10-bit input. | | | | | Sinc Filter on DAC D, E, F | | | | | 0 | | | | Disabled. | | | | | | | | | | 1 | | | | Enabled. | | | | | Reserved | | | | 0 | | | | | 0 must be written to this bit. | | | | | HD Chroma SSAF | | | 0 | | | | | | Disabled. | | | | | | | | 1 | | | | | | Enabled. | | | | | HD Chroma Input | | 0 | | | | | | | 4:4:4 | | | | | | | 1 | | | | | | | 4:2:2 | | | | | HD Double Buffering | 0 Disabled. 1 Enabled. | | | | | | | | | | | | | | 1 | | | | | | | | Enabled. | | | 0x14 | HD Mode<br>Register 5 | HD Timing Reset | | | | | | | | x | A low-high-low transition resets the internal HD timing counters. | 0x00 | | | | HD Hsync Generation <sup>1</sup> | | | | | | | 0 | | | | | | | | | | | | | | 1 | | Refer to the / Output Control | | | | | HD Vsync Generation <sup>1</sup> | | | | | | 0 | | | section. | | | | | | | | | | | 1 | | | | | | | | HD Blank Polarity | | | | | 0 | | | | BLANK active high. | | | | | | | | | | 1 | | | | BLANK active low. | | | | | HD Macrovision for 525p | | | | 0 | | | | | Macrovision disabled. | 1 | | | | and 625p | | | | 1 | | | | | Macrovision enabled. | | | | | Reserved | | | 0 | | | | | | 0 must be written to these bits. | | | | | HD VSYNC/Field Input | | 0 | | | | | | | 0 = field input. | 1 | | | | | | 1 | | | | | | | $0 = \text{field input.}$ $1 = \overline{\text{VSYNC}} \text{ input.}$ | | | | | Horizontal/Vertical | 0 | | | | | | | | Update field/line counter. | 1 | | | | Counters <sup>2</sup> | 1 | | | | | | | | Field/line counter free running. | 1 | <sup>&</sup>lt;sup>1</sup> Used in conjunction with HD\_SYNC in Register 0x02, Bit 7 set to 1. <sup>2</sup> When set to 0, the horizontal/vertical counters automatically wrap around at the end of the line/field/frame of the standard selected. When set to 1, the horizontal/vertical counters are free running and wrap around when external sync signals indicate to do so. Table 12. Register 0x15 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|------------|---------------------------|-------|-------|-------|-------|-------|-------|-------|-------|--------------------------------|-----------------| | 0x15 | HD Mode | Reserved | | | | | | | | 0 | 0 must be written to this bit. | 0x00 | | | Register 6 | HD RGB Input | | | | | | | 0 | | Disabled. | | | | | | | | | | | | 1 | | Enabled. | | | | | HD Sync on PrPb | | | | | | 0 | | | Disabled. | | | | | | | | | | | 1 | | | Enabled. | | | | | HD Color DAC Swap | | | | | 0 | | | | DAC E = Pb; DAC F = Pr. | | | | | | | | | | 1 | | | | DAC E = Pr; DAC F = Pb. | | | | | HD Gamma Curve A/B | | | | 0 | | | | | Gamma Curve A. | | | | | | | | | 1 | | | | | Gamma Curve B. | | | | | HD Gamma Curve Enable | | | 0 | | | | | | Disabled. | | | | | | | | 1 | | | | | | Enabled. | | | | | HD Adaptive Filter Mode | | 0 | | | | | | | Mode A. | | | | | | | 1 | | | | | | | Mode B. | | | | | HD Adaptive Filter Enable | 0 | | | | | | | | Disabled. | | | | | | 1 | | | | | | | | Enabled. | | Table 13. Registers 0x16 to 0x37 | | 13. Registers 0x | 10 10 0x37 | | 1 | 1 | | 1 | | 1 | | 1 | | |-------------|--------------------------|----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------------|-----------------| | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register<br>Setting | Reset<br>Values | | 0x16 | HD Y Level <sup>1</sup> | | х | Х | х | х | х | х | Х | х | Y level value | 0xA0 | | 0x17 | HD Cr Level <sup>1</sup> | | х | х | х | х | х | х | х | х | Cr level value | 0x80 | | 0x18 | HD Cb Level <sup>1</sup> | | х | х | х | х | х | х | х | х | Cb level value | 0x80 | | 0x19 | | Reserved | | | | | | | | | | 0x00 | | 0x1A | | Reserved | | | | | | | | | | 0x00 | | 0x1B | | Reserved | | | | | | | | | | 0x00 | | 0x1C | | Reserved | | | | | | | | | | 0x00 | | 0x1D | | Reserved | | | | | | | | | | 0x00 | | 0x1E | | Reserved | | | | | | | | | | 0x00 | | 0x1F | | Reserved | | | | | | | | | | 0x00 | | 0x20 | HD Sharpness | HD Sharpness Filter Gain Value A | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 0x00 | | | Filter Gain | | | | | | 0 | 0 | 0 | 1 | Gain A = +1 | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | Gain A = +7 | | | | | | | | | | 1 | 0 | 0 | 0 | Gain A = −8 | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | Gain A = −1 | | | | | HD Sharpness Filter Gain Value B | 0 | 0 | 0 | 0 | | | | | Gain B = 0 | | | | | | 0 | 0 | 0 | 1 | | | | | Gain B = +1 | | | | | | | | | | | | | | ••• | | | | | | 0 | 1 | 1 | 1 | | | | | Gain B = +7 | | | | | | 1 | 0 | 0 | 0 | | | | | Gain B = −8 | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | | | | | Gain B = −1 | | | 0x21 | HD CGMS Data 0 | HD CGMS Data Bits | 0 | 0 | 0 | 0 | C19 | C18 | C17 | C16 | CGMS 19 to 16 | 0x00 | | 0x22 | HD CGMS Data 1 | HD CGMS Data Bits | C15 | C14 | C13 | C12 | C11 | C10 | C9 | C8 | CGMS 15 to 8 | 0x00 | | 0x23 | HD CGMS Data 2 | HD CGMS Data Bits | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | CGMS 7 to 0 | 0x00 | | 0x24 | HD Gamma A | HD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A0 | 0x00 | | 0x25 | HD Gamma A | HD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A1 | 0x00 | | 0x26 | HD Gamma A | HD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A2 | 0x00 | | 0x27 | HD Gamma A | HD Gamma Curve A Data Points | х | Х | х | х | Х | Х | Х | х | A3 | 0x00 | | 0x28 | HD Gamma A | HD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A4 | 0x00 | | 0x29 | HD Gamma A | HD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A5 | 0x00 | | 0x2A | HD Gamma A | HD Gamma Curve A Data Points | х | х | х | Х | х | х | х | х | A6 | 0x00 | | 0x2B | HD Gamma A | HD Gamma Curve A Data Points | Х | Х | х | х | Х | Х | Х | Х | A7 | 0x00 | | 0x2C | HD Gamma A | HD Gamma Curve A Data Points | Х | х | х | Х | х | Х | х | Х | A8 | 0x00 | | 0x2D | HD Gamma A | HD Gamma Curve A Data Points | х | х | х | х | х | Х | х | х | A9 | 0x00 | | 0x2E | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B0 | 0x00 | | 0x2F | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | х | Х | х | Х | B1 | 0x00 | | 0x30 | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | х | Х | х | Х | B2 | 0x00 | | 0x31 | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B3 | 0x00 | | 0x32 | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B4 | 0x00 | | 0x33 | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B5 | 0x00 | | 0x34 | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B6 | 0x00 | | 0x35 | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B7 | 0x00 | | 0x36 | HD Gamma B | HD Gamma Curve B Data Points | х | х | х | х | x | х | х | х | B8 | 0x00 | | 0x37 | | | | | | | | | | | B9 | | <sup>1</sup> For use with internal test pattern only. Table 14. Registers 0x38 to 0x3D | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register<br>Setting | Reset<br>Values | |-------------|---------------------------------|---------------------------------|----------|----------|----------|----------|----------|-------|-------|-------|-------------------------|-----------------| | 0x38 | HD Adaptive Filter | HD Adaptive Filter | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 0x00 | | | Gain 1 | Gain 1 Value A | | | | | 0 | 0 | 0 | 1 | Gain A = +1 | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | Gain A = +7 | | | | | | | | | | 1 | 0 | 0 | 0 | Gain A = −8 | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | Gain A = −1 | | | | | HD Adaptive Filter | 0 | 0 | 0 | 0 | | | | | Gain B = 0 | | | | | Gain 1 Value B | 0 | 0 | 0 | 1 | | | | | Gain B = +1 | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | Gain B = +7 | | | | | | 1 | 0 | 0 | 0 | | | | | Gain B = −8 | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | | | | | Gain B = −1 | | | 0x39 | HD Adaptive Filter | HD Adaptive Filter | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 0x00 | | | Gain 2 | Gain 2 Value A | | | | | 0 | 0 | 0 | 1 | Gain A = +1 | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | | | | | | | 1 | 0 | 0 | 0 | Gain A = −8 | | | | | | | | | | 1 | | 1 | | | | | | | | | | | | 1 | 1 | 1 | _ | | _ | | | | HD Adaptive Filter | 0 | 0 | 0 | 0 | | | | | | | | | | Gain 2 Value B | 0 | 0 | 0 | 1 | | | | | | _ | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | | | | | | | 1 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | | | | + | Gain B = −1 | _ | | 0x3A | HD Adaptive Filter | HD Adaptive Filter | <u> </u> | <u> </u> | <u>'</u> | <u> </u> | 0 | 0 | 0 | 0 | Gain A = 0 | 0x00 | | UNJA | Gain 3 | Gain 3 Value A | | | | | 0 | 0 | 0 | 1 | Gain A = +1 | 0,000 | | | | | | | | | | | | | 1 | | | | | | | | | | 0 | 1 | 1 | 1 | <br>Gain A = +7 | | | | | | | | | | 1 | 0 | 0 | 0 | Gain A = +7 | - | | | | | | | | | | _ | + | - | 1 | | | | | | | | | | 1 | 1 | 1 | 1 | <br>Gain A = -1 | | | | | HD Adaptive Filter | 0 | 0 | 0 | 0 | <u> </u> | - ' | + ' | +' | Gain B = 0 | | | | | Gain 3 Value B | 0 | 0 | 0 | 1 | | | | | | _ | | | | Can s value s | | | | | | | + | + | Gain B = +1 | | | | | | | 1 | | 1 | | | + | + | | | | | | | 0 | 1 | 1 | 1 | | | | 1 | Gain B = +7 | | | | | | 1 | 0 | 0 | 0 | | | | + | Gain B = −8 | 4 | | | | | | | | | - | | 1 | | | 4 | | 0x3B | HD Adaptive Filter | HD Adaptive Filter | 1<br>x | 1<br>x | 1<br>x | 1<br>x | х | х | х | х | Gain B = -1 Threshold A | 0x00 | | 0x3C | Threshold A HD Adaptive Filter | Threshold A HD Adaptive Filter | х | х | х | х | х | х | х | х | Threshold B | 0x00 | | 0x3D | Threshold B HD Adaptive Filter | Threshold B HD Adaptive Filter | х | x | х | x | x | X | x | x | Threshold C | 0x00 | Table 15. Registers 0x3E to 0x43 | SR7- | 2 15. Registers 0x3E | | | 1 | 1 | | 1 | 1 | 1 | | 1 | Reset | |------|----------------------|-----------------------|-------|-------|-------|--------------------------------------------------|-------|-------------|----------|--------------------------------------------------|-------------------------|----------| | SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Values | | 0x3E | | Reserved | | | | | | | | | | 0x00 | | 0x3F | | Reserved | | | | | | | | | | 0x00 | | 0x40 | SD Mode Register 0 | SD Standard | | | | | | | 0 | 0 | NTSC | 0x00 | | | | | | | | | | | 0 | 1 | PAL B, D, G, H, I | | | | | | | | | | | | 1 | 0 | PAL M | | | | | | | | | | | | 1 | 1 | PAL N | | | | | SD Luma Filter | | | | 0 | 0 | 0 | | | LPF NTSC | | | | | | | | | 0 | 0 | 1 | | | LPF PAL | | | | | | | | | 0 | 1 | 0 | | | Notch NTSC | | | | | | | | | 0 | 1 | 1 | | | Notch PAL | | | | | | | | | 1 | 0 | 0 | | | SSAF luma | | | | | | | | | 1 | 0 | 1 | | | Luma CIF | | | | | | | | | 1 | 1 | 0 | | | Luma QCIF | | | | | | | | | 1 | 1 | 1 | | | Reserved | | | | | SD Chroma Filter | 0 | 0 | 0 | | | | | | 1.3 MHz | | | | | | 0 | 0 | 1 | | | | | | 0.65 MHz | | | | | | 0 | 1 | 0 | | | | | | 1.0 MHz | | | | | | 0 | 1 | 1 | | | | | | 2.0 MHz | | | | | | 1 | 0 | 0 | | | | | | Reserved | Ī | | | | | 1 | 0 | 1 | | | | | | Chroma CIF | 1 | | | | | 1 | 1 | 0 | | | | | | Chroma QCIF | 1 | | | | | 1 | 1 | 1 | | | | | | 3.0 MHz | 1 | | 0x41 | | Reserved | | | | | | | | | | 0x00 | | 0x42 | | SD PrPb SSAF | | | | | | | | 0 | Disabled | 0x08 | | | | | | | | | | | | 1 | Enabled | | | | | SD DAC Output 1 | | | | | | | 0 | | Refer to output | | | | | JD DAC Output 1 | | | | | | | | | configuration section | | | | | SD DAC Output 2 | | | | | | | 1 | | | 1 | | | | | | | | | | 0 | | | Refer to output | | | | | SD DAC Output 2 | | | | | | | | | configuration section | | | | | | | | | | | 1 | | | | 1 | | | | SD Pedestal | | | | | 0 | | | | Disabled | | | | | | | | | | 1 | | | | Enabled | 1 | | | | SD Square Pixel | | | | 0 | | | | | Disabled | | | | | · | | | | 1 | | | | | Enabled | 1 | | | | SD VCR FF/RW Sync | | | 0 | | | | | | Disabled | | | | | | | | 1 | | | | | | Enabled | 1 | | | | SD Pixel Data Valid | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | 1 | | | | SD SAV/EAV Step | 0 | | | | | | | | Disabled | | | | | Edge Control | 1 | | | | | | | | Enabled | 1 | | 0x43 | SD Mode Register 2 | SD Pedestal YPrPb | | | | | | | | 0 | No pedestal on YUV | 0x00 | | | | Output | | | İ | | | | | 1 | 7.5 IRE pedestal on YUV | | | | | SD Output Levels Y | | | İ | | | | 0 | | Y = 700 mV/300 mV | | | | | · · | | | | | | | 1 | | Y = 714 mV/286 mV | 1 | | | | SD Output Levels PrPb | | | | | 0 | 0 | | | 700 mV p-p (PAL); 1000 | | | | | | | | | | | | | | mV p-p (NTSC) | | | | | | | | İ | | 0 | 1 | | | 700 mV p-p | 1 | | | | | | 1 0 | | | | 1000 mV p-p | 1 | | | | | | | | | | | | 1 | 1 | | | 648 mV p-p | 1 | | | | SD VBI Open | 1 | 1 | 1 | 0 | | | 1 | | Disabled | 1 | | | | | | 1 | 1 | 1 | | | | | Enabled | 1 | | | | SD CC Field Control | | 0 | 0 | <u> </u> | | | <u> </u> | | CC disabled | <u> </u> | | | | 35 CC FICIA CONTION | | 0 | 1 | <del> </del> | | | 1 | <del> </del> | CC on odd field only | 1 | | | | | | 1 | 0 | 1 | | | | | CC on even field only | | | | | | 1 | | | 1 | | 1 | 1 | 1 | | 1 | | | | | | 1 | 1 | | Ĭ . | Ĭ . | | | CC on both fields | | Table 16. Registers 0x44 to 0x49 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Value | |-------------------|------------|---------------------------------------------|-------|----------|--------------------------------------------------|-------|-------|----------|----------|-------|-----------------------------------------------------------------------------------|----------------| | 0x44 | SD Mode | SD VSYNC-3H | | | | | | | | 0 | Disabled | 0x00 | | | Register 3 | | | | | | | | | 1 | VSYNC= 2.5 lines (PAL),<br>VSYNC= 3 lines (NTSC) | | | | | SD RTC/TR/SCR | | | | | | 0 | 0 | | Genlock disabled | | | | | SD III C, III, SCII | | | | | | 0 | 1 | | Subcarrier Reset | | | | | | | | | | | 1 | 0 | | Timing Reset | | | | | | | | | | | 1 | 1 | | RTC enabled | - | | | | SD Active Video Length | | | | | 0 | <u> </u> | - | | 720 pixels | | | | | 3D Active video Length | | | | | 1 | | | | 710 (NTSC)/702 (PAL) | - | | | | SD Chroma | | | | 0 | ' | | | | Chroma enabled | | | | | 3D CITIOTTIA | - | | | 1 | | | | | Chroma disabled | _ | | | | SD Burst | | | 0 | ' | | | | | Enabled | - | | | | 3D Burst | | | 1 | | | | | | Disabled | _ | | | | SD Color Bars | | 0 | - | | | | | | Disabled | | | | | SD Color Bars | | 1 | | | | | 1 | | | _ | | | | CD DAGG | | 1 | | | | | | | Enabled | - | | | | SD DAC Swap | 0 | | | | | | | | DAC A = luma, DAC B = chroma | | | | | | 1 | | | | | | | | DAC A = chroma, DAC B = luma | 0.00 | | 0x45 | Reserved | NTCC Calance ! | - | <b></b> | <b></b> | | - | | <u> </u> | 0 | F 17 | 0x00 | | 0x46 | SD Mode | NTSC Color Subcarrier | | <u> </u> | <u> </u> | | - | | 0 | 0 | 5.17 µs | 0x01 | | | Register 4 | Adjust (Falling Edge of | | <u> </u> | <u> </u> | | - | | 0 | 1 | 5.31 µs (default) | | | | | HS to Start of Color<br>Burst) <sup>1</sup> | | | | | | | 1 | 0 | 5.59 μs (must be set for<br>Macrovision compliance) | | | | | | | | | | | | 1 | 1 | Reserved | | | 0x47 | SD Mode | SD PrPb Scale | | | | | | | | 0 | Disabled | 0x00 | | | Register 5 | | | | | | | | | 1 | Enabled | | | | | SD Y Scale | | | | | | | 0 | | Disabled | | | | | | | | | | | | 1 | | Enabled | | | | | SD Hue Adjust | | | | | | 0 | | | Disabled | | | | | , , , , , , , , , , , , , , , , , , , , | | | | | | 1 | | | Enabled | | | | | SD Brightness | | | | | 0 | | | | Disabled | | | | | | | | | | 1 | | | | Enabled | | | | | SD Luma SSAF Gain | | | | 0 | | | | | Disabled | | | | | 35 Edilla 33711 daill | | | | 1 | | | | | Enabled | | | | | Reserved | | | 0 | ' | | | | | 0 must be written to this bit | + | | | | Reserved | | 0 | - | | | | | | 0 must be written to this bit | + | | | | Reserved | 0 | 0 | | | | | | | 0 must be written to this bit | | | 0x48 | SD Mode | Reserved | 0 | | | | | | | 0 | o must be written to this bit | 0x00 | | JX <del>4</del> 0 | Register 6 | Reserved | | | | | | | 0 | U | 0 must be written to this bit | 0,000 | | | negister o | SD Double Buffering | | | | | | 0 | 0 | | Disabled | | | | | 3D Double Bulleting | | | | | | 1 | | | Enabled | | | | | SD Input Format | - | 1 | 1 | 0 | 0 | - | 1 | | 8-bit input | + | | | | 30 IIIput Foffilat | | <u> </u> | <del> </del> | 0 | 1 | - | <u> </u> | - | 16-bit input | - | | | | | | <u> </u> | <del> </del> | | 0 | - | <u> </u> | - | | - | | | | | | <b> </b> | <b> </b> | 1 | | 1 | <b> </b> | 1 | 10-bit input | - | | | | CD Dimital N | - | <b>_</b> | - | 1 | 1 | | <b>_</b> | 1 | 20-bit input | - | | | | SD Digital Noise | | <u> </u> | 0 | 1 | | | <u> </u> | 1 | Disabled | 4 | | | | Reduction | 1 | <u> </u> | 1 | | 1 | | ļ | | Enabled | 1 | | | | SD Gamma Control | | 0 | ļ | | | | <u> </u> | | Disabled | _ | | | | - | L | 1 | ļ | | | | <u> </u> | | Enabled | | | | | SD Gamma Curve | 0 | <u> </u> | <u> </u> | | | | <u> </u> | | Gamma Curve A | | | | | | 1 | | | | | | | | Gamma Curve B | $\perp$ | | | L CD M I - | SD Undershoot Limiter | | | | | | | 0 | 0 | Disabled | 0x00 | | 0x49 | SD Mode | | | 1 | 1 | | | | 0 | 1 | -11 IRE | | | 0x49 | Register 7 | | | | | | 1 | | 1 | 0 | −6 IRE | | | 0x49 | | | | | | L | | | | | | 1 | | )x49 | | | | | | | | | 1 | 1 | −1.5 IRE | | | 0x49 | | Reserved | | | | | | 0 | 1 | 1 | -1.5 IRE 0 must be written to this bit | _ | | 0x49 | | | | | | | 0 | 0 | 1 | 1 | 0 must be written to this bit | - | | )x49 | | Reserved SD Black Burst Output on DAC Luma | | | | | 0 | 0 | 1 | 1 | 0 must be written to this bit<br>Disabled | | | )x49 | | SD Black Burst Output on DAC Luma | | | 0 | 0 | | 0 | 1 | 1 | 0 must be written to this bit<br>Disabled<br>Enabled | | | 0x49 | | SD Black Burst Output on | | | 0 | 0 | | 0 | 1 | 1 | 0 must be written to this bit Disabled Enabled Disabled | | | 0x49 | | SD Black Burst Output on DAC Luma | | | 0 | 1 | | 0 | 1 | 1 | 0 must be written to this bit Disabled Enabled Disabled 4 clk cycles | - | | 0x49 | | SD Black Burst Output on DAC Luma | | | 0 | 1 | | 0 | 1 | 1 | 0 must be written to this bit Disabled Enabled Disabled 4 clk cycles 8 clk cycles | - | | Ox49 | | SD Black Burst Output on DAC Luma | | 0 | 0 | 1 | | 0 | 1 | 1 | 0 must be written to this bit Disabled Enabled Disabled 4 clk cycles | | $<sup>^{\</sup>rm 1}$ NTSC color bar adjust should be set to 10 b for macrovision compliance (ADV7320 only). Table 17. Registers 0x4A to 0x58 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Value | |-------------|--------------------------------------------|------------------------------------|-------|-------|-------|-------|-------|-------|----------|-------|--------------------------------------------------------------------------------------------------------|-------------------| | 0x4A | SD Timing | SD Slave/Master | | | | | | | | 0 | Slave mode. | 0x08 | | | Register 0 | Mode | | | | | | | | 1 | Master mode. | | | | | SD Timing Mode | ļ | | | | | 0 | 0 | | Mode 0. | | | | | | | | | | | 0 | 1 | | Mode 1. | | | | | | | | | | | 1 | 0 | | Mode 2. | | | | | | | | | | | 1 | 1 | | Mode 3. | | | | | SD BLANK Input | | | | | 0 | | | | Enabled. | | | | | | | | | | 1 | | | | Disabled. | | | | | SD Luma Delay | | | 0 | 0 | | | | | No delay. | | | | | | | | 0 | 1 | | | | | 2 clk cycles. | | | | | | | | 1 | 0 | | | | | 4 clk cycles. | | | | | | | | 1 | 1 | | | | | 6 clk cycles. | | | | | SD Min. Luma | | 0 | | | | | | | −40 IRE. | | | | | Value | | 1 | | | | | | | −7.5 IRE. | | | | | SD Timing Reset | х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A low-high-low transition will reset the internal SD timing counters. | | | 0x4B | SD Timing | SD HSYNC Width | | | | | | | 0 | 0 | T <sub>a</sub> = 1 clk cycle. | 0x00 | | | Register 1 | | | | | | | | 0 | 1 | T <sub>a</sub> = 4 clk cycles. | | | | | | | | | | | | 1 | 0 | $T_a = 16$ clk cycles. | | | | | | - | | 1 | | | | 1 | 1 | $T_a = 128$ clk cycles. | | | | | SD HSYNCto | | | | | 0 | 0 | <u> </u> | · · | $T_b = 0$ clk cycle. | | | | | VSYNC Delay | | | | | 0 | 1 | | | T <sub>b</sub> = 4 clk cycles. | 1 | | | | V31NC Delay | | | | | 1 | 0 | | | $T_b = 8$ clk cycles. | - | | | | | - | | | | 1 | 1 | | | $T_b = 18$ clk cycles. | | | | | SD HSYNC to VSYNC | | | х | 0 | ' | ' | | | $T_c = T_b$ . | | | | | | - | | X | 1 | | | | | $T_c = T_b$ .<br>$T_c = T_b + 32 \mu s$ . | | | | | Rising Edge Delay<br>(Mode 1 Only) | | | Х | ı | | | | | | | | | | VSYNC Width | | | 0 | 0 | | | | | 1 clk cycle. | | | | | (Mode 2 Only) | | | 0 | 1 | | | | | 4 clk cycles. | | | | | | | | 1 | 0 | | | | | 16 clk cycles. | | | | | | | | 1 | 1 | | | | | 128 clk cycles. | | | | | HSYNC to Pixel | 0 | 0 | | | | | | | 0 clk cycles. | | | | | Data Adjust | 0 | 1 | | | | | | | 1 clk cycle. | | | | | | 1 | 0 | | | | | | | 2 clk cycles. | | | | | | 1 | 1 | | | | | | | 3 clk cycles. | | | 0x4C | SD F <sub>SC</sub> Register 0 <sup>1</sup> | | Х | Х | Х | Х | Х | Х | Х | Х | Subcarrier Frequency Bits 7 to 0. | 0x1E <sup>1</sup> | | 0x4D | SD F <sub>sc</sub> Register 1 | | Х | Х | Х | Х | Х | Х | Х | Х | Subcarrier Frequency Bits 15 to 8. | 0x7C | | 0x4E | SD F <sub>SC</sub> Register 2 | | х | х | х | х | х | х | х | х | Subcarrier Frequency Bits 23 to 16. | 0xF0 | | 0x4F | SD F <sub>SC</sub> Register 3 | | Х | х | х | х | Х | х | х | х | Subcarrier Frequency Bits 31 to 24. | 0x21 | | 0x50 | SD F <sub>SC</sub> Phase | | Х | X | Х | Х | Х | Х | X | X | Subcarrier Phase Bits 9 to 2. | 0x00 | | 0x51 | SD Closed<br>Captioning | Extended Data on<br>Even Fields | X | X | X | X | x | x | X | X | Extended Data Bits 7 to 0. | 0x00 | | 0x52 | SD Closed<br>Captioning | Extended Data on<br>Even Fields | Х | х | х | х | х | х | х | х | Extended Data Bits 15 to 8. | 0x00 | | 0x53 | SD Closed<br>Captioning | Data on Odd Fields | х | х | х | х | х | х | х | х | Data Bits 7 to 0. | 0x00 | | 0x54 | SD Closed<br>Captioning | Data on Odd Fields | х | х | х | х | х | х | х | х | Data Bits 15 to 8. | 0x00 | | 0x55 | SD Pedestal<br>Register 0 | Pedestal on Odd<br>Fields | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | Setting any of these bits to 1 will disable pedestal on the line number indicated by the bit settings. | 0x00 | | 0x56 | SD Pedestal<br>Register 1 | Pedestal on Odd<br>Fields | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | | 0x00 | | 0x57 | SD Pedestal<br>Register 2 | Pedestal on Even<br>Fields | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | | 0x00 | | 0x58 | SD Pedestal<br>Register 3 | Pedestal on Even<br>Fields | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | | 0x00 | $<sup>^{\</sup>rm 1}$ For precise NTSC Fsc, this register should be programmed to 0x1F. Figure 48. Timing Register 1 in PAL Mode Table 18. Registers 0x59 to 0x64 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|------------------------------------------------------------|------------------------------------------------------|-------|--------------------------------------------------|--------------------------------------------------|----------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------------------------------------------|-----------------| | 0x59 | SD CGMS/WSS 0 | SD CGMS Data | | | | | 19 | 18 | 17 | 16 | CGMS Data Bits C19 to C16 | 0x00 | | | | SD CGMS CRC | | | | 0 | | | | | Disabled | | | | | | | | | 1 | | | | | Enabled | | | | | SD CGMS on Odd | | | 0 | | | | | | Disabled | | | | | Fields | | | 1 | | | | | | Enabled | | | | | SD CGMS on Even | | 0 | | | | | | | Disabled | | | | | Fields | | 1 | | | | | | | Enabled | | | | | SD WSS | 0 | | | | | | | | Disabled | | | | | | 1 | | | | | | | | Enabled | | | 0x5A | SD CGMS/WSS 1 | SD CGMS/WSS Data | | | 13 | 12 | 11 | 10 | 9 | 8 | CGMS Data Bits C13 to C8, or WSS Data Bits C13 to C8 | 0x00 | | | | | 15 | 14 | | | | | | | CGMS Data Bits C15 to C14 | 0x00 | | 0x5B | SD CGMS/WSS 2 | SD CGMS/WSS Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | CGMS/WSS Data Bits C7 to<br>C0 | 0x00 | | 0x5C | SD LSB Register | SD LSB for Y Scale<br>Value | | | | | | | х | х | SD Y Scale Bits 1 to 0 | | | | | SD LSB for Cb Scale | | | | | х | х | | | SD Cb Scale Bits 1 to 0 | | | | | Value | - | <del> </del> | | | | | <del> </del> | <del> </del> | SD Cr Scolo Bit- 1 t- 0 | - | | | | SD LSB for Cr Scale | | | х | х | | | | | SD Cr Scale Bits 1 to 0 | | | | | Value | - V | - V | | - | | | <del> </del> | <del> </del> | Cubcarrior Phase Pits 1 to 0 | 4 | | 0.450 | SD Y Scale | SD LSB for F <sub>sc</sub> Phase<br>SD Y Scale Value | X | X | ., | | ., | ., | l | <b> </b> | Subcarrier Phase Bits 1 to 0 SD Y Scale Bits 7 to 2 | 0,,00 | | 0x5D | Register | | х | х | х | Х | х | х | Х | х | | 0x00 | | 0x5E | SD Cb Scale<br>Register | SD Cb Scale Value | х | х | х | х | х | х | х | х | SD Cb Scale Bits 7 to 2 | 0x00 | | 0x5F | SD Cr Scale<br>Register | SD Cr Scale Value | х | х | Х | х | Х | х | х | х | SD Cr Scale Bits 7 to 2 | 0x00 | | 0x60 | | SD Hue Adjust Value | Х | Х | Х | Х | Х | Х | Х | Х | SD Hue Adjust Bits 7 to 0 | 0x00 | | 0x61 | | SD Brightness Value | | Х | Х | Х | Х | Х | Х | Х | SD Brightness Bits 6 to 0 | 0x00 | | | WSS | SD Blank WSS Data | 0 | | | | | | | | Disabled | Line 23 | | | | | 1 | | | | | | | | Enabled | | | 0x62 | SD Luma SSAF | SD Luma SSAF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | −4 dB | 0x00 | | | | Gain/Attenuation | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 dB | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | +4 dB | | | 0x63 | SD DNR 0 | Coring Gain Border | | | | | 0 | 0 | 0 | 0 | No gain | 0x00 | | | | | | | | | 0 | 0 | 0 | 1 | +1/16 [-1/8] | In DNR | | | | | | | | | 0 | 0 | 1 | 0 | +2/16 [-2/8] | mode, | | | | | | | | | 0 | 0 | 1 | 1 | +3/16 [-3/8] | the | | | | | | | | | 0 | 1 | 0 | 0 | +4/16 [-4/8] | values i | | | | | | | | | 0 | 1 | 0 | 1 | +5/16 [-5/8] | bracket | | | | | | | | | 0 | 1 | 1 | 0 | +6/16 [-6/8] | apply. | | | | | | | | | 0 | 1 | 1 | 1 | +7/16 [-7/8] | | | | | | | | | | 1 | 0 | 0 | 0 | +8/16 [-1] | | | | | Coring Gain Data | 0 | 0 | 0 | 0 | | | | | No gain | | | | | | 0 | 0 | 0 | 1 | | | | | +1/16 [-1/8] | | | | | | 0 | 0 | 1 | 0 | | | | | +2/16 [-2/8] | | | | | | 0 | 0 | 1 | 1 | | | | | +3/16 [-3/8] | | | | | | 0 | 1 | 0 | 0 | | | | | +4/16 [-4/8] | | | | | | 0 | 1 | 0 | 1 | | | | | +5/16 [-5/8] | | | | SD Hue Register SD Brightness/ WSS SD Luma SSAF SD DNR 0 | | 0 | 1 | 1 | 0 | | | | | +6/16 [-6/8] | | | | | | 0 | 1 | 1 | 1 | | | | | +7/16 [-7/8] | 1 | | | | | 1 | 0 | 0 | 0 | | | 1 | 1 | +8/16 [-1] | 1 | | 0x64 | SD DNR 1 | DNR Threshold | † · | † - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | | | | | | | | | | | | | | | | Ì | 1 | 1 | 1 | 1 | 1 | 0 | 62 | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 63 | | | | | Border Area | 1 | 0 | 1 | | | | 1 | 1 | 2 pixels | | | | | | | 1 | 1 | | | | | 1 | 4 pixels | 1 | | | | Block Size Control | 0 | † ' | 1 | <u> </u> | | | | 1 | 8 pixels | † | | | | DIOCK SIZE COITHOI | 1 | + | <del> </del> | 1 | <del> </del> | <del> </del> | <u> </u> | + | 16 pixels | 1 | | | 1 | 1 | 1 | 1 | I | 1 | I | I | 1 | 1 | το ρικεις | 1 | Table 19. Registers 0x65 to 0x7C | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|-------------------------|------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|--------------------|-----------------| | 0x65 | SD DNR 2 | DNR Input Select | | | | | | 0 | 0 | 1 | Filter A | 0x00 | | | | | | | | | | 0 | 1 | 0 | Filter B | | | | | | | | | | | 0 | 1 | 1 | Filter C | | | | | | | | | | | 1 | 0 | 0 | Filter D | | | | | DNR Mode | | | | 0 | | | | | DNR mode | | | | | | | | | 1 | | | | | DNR sharpness mode | | | | | DNR Block Offset | 0 | 0 | 0 | 0 | | | | | 0 pixel offset | | | | | | 0 | 0 | 0 | 1 | | | | | 1 pixel offset | | | | | | | | | | | | | | ••• | | | | | | 1 | 1 | 1 | 0 | | | | | 14 pixel offset | | | | | | 1 | 1 | 1 | 1 | | | | | 15 pixel offset | | | 0x66 | SD Gamma A | SD Gamma Curve A Data Points | Х | х | х | х | х | х | х | х | A0 | 0x00 | | 0x67 | SD Gamma A | SD Gamma Curve A Data Points | Х | Х | х | х | х | х | х | х | A1 | 0x00 | | 0x68 | SD Gamma A | SD Gamma Curve A Data Points | Х | х | х | х | х | х | х | х | A2 | 0x00 | | 0x69 | SD Gamma A | SD Gamma Curve A Data Points | Х | х | х | х | х | х | х | х | A3 | 0x00 | | 0x6A | SD Gamma A | SD Gamma Curve A Data Points | Х | х | х | х | х | х | х | х | A4 | 0x00 | | 0x6B | SD Gamma A | SD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A5 | 0x00 | | 0x6C | SD Gamma A | SD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A6 | 0x00 | | 0x6D | SD Gamma A | SD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A7 | 0x00 | | 0x6E | SD Gamma A | SD Gamma Curve A Data Points | Х | х | х | х | х | х | х | х | A8 | 0x00 | | 0x6F | SD Gamma A | SD Gamma Curve A Data Points | х | х | х | х | х | х | х | х | A9 | 0x00 | | 0x70 | SD Gamma B | SD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B0 | 0x00 | | 0x71 | SD Gamma B | SD Gamma Curve B Data Points | Х | х | х | х | х | х | х | х | B1 | 0x00 | | 0x72 | SD Gamma B | SD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B2 | 0x00 | | 0x73 | SD Gamma B | SD Gamma Curve B Data Points | Х | х | х | х | х | х | х | х | B3 | 0x00 | | 0x74 | SD Gamma B | SD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B4 | 0x00 | | 0x75 | SD Gamma B | SD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B5 | 0x00 | | 0x76 | SD Gamma B | SD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B6 | 0x00 | | 0x77 | SD Gamma B | SD Gamma Curve B Data Points | х | х | х | х | х | х | х | х | B7 | 0x00 | | 0x78 | SD Gamma B | SD Gamma Curve B Data Points | х | х | х | Х | х | х | х | х | B8 | 0x00 | | 0x79 | SD Gamma B | SD Gamma Curve B Data Points | х | х | х | Х | х | х | х | х | B9 | 0x00 | | 0x7A | SD Brightness<br>Detect | SD Brightness Value | х | х | х | х | х | х | х | х | Read only | | | 0x7B | Field Count | Field Count | | | | | | х | х | х | Read only | 0x8x | | | Register | Reserved | | | | | 0 | | | | Reserved | 1 | | | | Reserved | | | | 0 | | | | | Reserved | 1 | | | | Reserved | | | 0 | | | | | | Reserved | 1 | | | | Revision Code | 1 | 0 | | | | | | | Read only | 1 | | 0x7C | | Reserved | | | | | | | | | Reserved | 0x00 | Table 20. Registers 0x7D to 0x91 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|--------------------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------------------------|-----------------| | 0x7D | Reserved | | | | | | | | | | | | | 0x7E | Reserved | | | | | | | | | | | | | 0x7F | Reserved | | | | | | | | | | | | | 0x80 | Macrovision <sup>1</sup> | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x81 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x82 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x83 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x84 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x85 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x86 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x87 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x88 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x89 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x8A | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x8B | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x8C | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x8D | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x8E | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x8F | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x90 | Macrovision | MV Control Bits | х | х | х | х | х | х | х | х | | 0x00 | | 0x91 | Macrovision | MV Control Bit | 0 | 0 | 0 | 0 | 0 | 0 | 0 | х | 0 must be written to these bits | 0x00 | $<sup>^{1}</sup>$ Macrovision registers only on the ADV7320. ### INPUT CONFIGURATION When 10-bit input data is applied, the following bits must be set to 1: Address 0x13, Bit 2 (HD 10-bit enable) Address 0x48, Bit 4 (SD 10-bit enable) Note that the ADV7320 defaults to simultaneous standard definition and progressive scan upon power-up (Address[0x01]: Input Mode = 011). #### STANDARD DEFINITION ONLY Address[0x01]: Input Mode = 000 The 8-/10-bit, multiplexed input data is input on Pins S9 to S0 (or Pins Y9 to Y0, depending on Register Address 0x01, Bit 7), with S0 being the LSB in 10-bit input mode (see Table 21). Input standards supported are ITU-R BT.601/656. In 16-/20-bit input mode, the Y pixel data is input on Pins S9 to S2 and CrCb data is input on Pins Y9 to Y2 (see Table 21). ### 16-/20-Bit Mode Operation When Register 0x01 Bit 7 = 0, CrCb data is input on the Y bus and Y data is input on the S bus. When Register 0x01 Bit 7 = 1, CrCb data is input on the C bus and Y data is input on Y bus. The 27 MHz clock input must be input on Pin CLKIN\_A. Input sync signals are input on the S\_VSYNC, S\_HSYNC, and S\_BLANK pins. Table 21. SD 8-/10-Bit and 16-/20-Bit Configuration | | Config | uration | |-------------------------------|----------------|-----------------| | Parameter | 8-/10-Bit Mode | 16-/20-Bit Mode | | Register $0x01$ , Bit $7 = 0$ | | | | Y Bus | | CrCb | | S Bus | 656/601, YCrCb | Υ | | C Bus | | | | Register 0x01, Bit 7 = 1 | | | | Y Bus | 656/601, YCrCb | Υ | | S Bus | | | | C Bus | | CrCb | Figure 49. SD Only Input Mode #### PROGRESSIVE SCAN ONLY OR HDTV ONLY Address[0x01]: Input Mode = 001 or 010, Respectively YCrCb progressive scan, HDTV, or any other HD YCrCb data can be input in 4:2:2 or 4:4:4. In 4:2:2 input mode, the Y data is input on Pins Y9 to Y0 and the CrCb data is input on Pins C9 to C0. In 4:4:4 input mode, Y data is input on Pins Y9 to Y0, Cb data is input on Pins C9 to C0, and Cr data is input on Pins S9 to S0. If the YCrCb data does not conform to SMPTE 293M (525p), ITU-R BT.1358M (625p), SMPTE 274M (1080i), SMPTE 296M (720p), SMPTE 240M (1035i), or BTA-T1004/1362, the async timing mode must be used. RGB data can only be input in 4:4:4 format in PS or HDTV input modes when HD RGB input is enabled. G data is input on Pins Y9 to Y0, R data is input on Pins S9 to S0, and B data is input on Pins C9 to C0. The clock signal must be input on Pin CLKIN\_A. Figure 50. Progressive Scan Input Mode # SIMULTANEOUS STANDARD DEFINITION AND PROGRESSIVE SCAN OR HDTV Address[0x01]: Input Mode 011 (SD 10-Bit, PS 20-Bit) or 101 (SD and HD, SD Oversampled), 110 (SD and HD, HD Oversampled), Respectively YCrCb PS and HD data must be input in 4:2:2 format. In 4:2:2 input mode, the HD Y data is input on Pins Y9 to Y0 and the HD CrCb data is input on Pins C9 to C0. If PS 4:2:2 data is interleaved onto a single 10-bit bus, Pins Y9 to Y0 are used for the input port. The input data is to be input at 27 MHz, with the data being clocked upon the rising and falling edges of the input clock. The input mode register at Address 0x01 is set accordingly. If the YCrCb data does not conform to SMPTE 293M (525p), ITU-R BT.1358M (625p), SMPTE 274M (1080i), SMPTE 296M (720p), SMPTE 240M (1035i), or BTA-T1004, the async timing mode must be used. The 8- or 10-bit standard definition data must be compliant with ITU-R BT.601/656 in 4:2:2 format. Standard definition data is input on Pins S9 to S0, with S0 being the LSB. Using 8-bit input format, the data is input on Pins S9 to S2. The clock input for SD must be input on CLKIN\_A, and the clock input for HD must be input on CLKIN\_B. Synchronization signals are optional. SD syncs are input on Pins $\overline{S_{-}VSYNC}$ , $\overline{S_{-}HSYNC}$ , and $\overline{S_{-}BLANK}$ . HD syncs are input on Pins $\overline{P_{-}VSYNC}$ , $\overline{P_{-}HSYNC}$ , and $\overline{P_{-}BLANK}$ . Figure 51. Simultaneous PS and SD Input Figure 52. Simultaneous HD and SD Input In simultaneous SD/HD input mode, if the two clock phases differ by less than 9.25 ns or more than 27.75 ns, the clock align bit [Address 0x01, Bit 3] must be set accordingly. If the application uses the same clock source for both SD and PS, the clock align bit must be set because the phase difference between both inputs is less than 9.25 ns. Figure 53. Clock Phase with Two Input Clocks ### PROGRESSIVE SCAN AT 27 MHZ (DUAL EDGE) OR 54 MHZ ### Address[0x01]: Input Mode 100 or 111, Respectively YCrCb progressive scan data can be input at 27 MHz or 54 MHz. The input data is interleaved onto a single 8-/10-bit bus and is input on Pins Y9 to Y0. When a 27 MHz clock is supplied, the data is clocked in upon the rising and falling edges of the input clock, and the clock edge bit [Address 0x01, Bit 1] must be set accordingly. Table 22 provides an overview of all possible input configurations. Figure 54, Figure 55, and Figure 56 show the possible conditions: Cb data on the rising edge, and Y data on the rising edge. Figure 54. Input Sequence in PS Bit Interleaved Mode (EAV/SAV) Figure 55. Input Sequence in PS Bit Interleaved Mode (EAV/SAV) WITH A 54MHz CLOCK, THE DATA IS LATCHED ON EVERY RISING EDGE. Figure 56. Input Sequence in PS Bit Interleaved Mode (EAV/SAV) Figure 57. 10-Bit PS at 27 MHz or 54 MHz **Table 22. Input Configurations** | Input Format | Total Bits | | Input Video | Input Pins | Subaddress | Register Setting | |-----------------------------|-------------------|----------------|--------------------|-------------------------------------------------------------------|----------------------|-------------------------------------| | ITU-R BT.656 (See Table 21) | 8 | 4:2:2 | YCrCb | S9 to S2 (MSB = S9) | 0x01 | 0x00 | | | | | \( \( \alpha \) | 60 (1100 60) | 0x48 | 0x00 | | | 10 | 4:2:2 | YCrCb | S9 to S0 (MSB = S9) | 0x01 | 0x00 | | | 16 | 4.2.2 | Υ | CO to C2 (MCP — CO) | 0x48 | 0x10 | | | 10 | 4:2:2 | CrCb | S9 to S2 (MSB = S9)<br>Y9 to Y2 (MSB = Y9) | 0x01<br>0x48 | 0x00<br>0x08 | | | 20 | 4:2:2 | Y | S9 to S0 (MSB = S9) | 0x48<br>0x01 | 0x00 | | | 20 | 7.2.2 | CrCb | Y9 to Y0 (MSB = Y9) | 0x48 | 0x18 | | | 8 | 4:2:2 | YCrCb | Y9 to Y2 (MSB = Y9) | 0x01 | 0x80 | | | | 1.2.2 | 1 0.00 | 15 (6 12 (11135 15) | 0x48 | 0x00 | | | 10 | 4:2:2 | YCrCb | Y9 to Y0 (MSB = Y9) | 0x01 | 0x80 | | | | | | , , | 0x48 | 0x10 | | PS Only | 8 (27 MHz clock) | 4:2:2 | YCrCb | Y9 to Y2 (MSB = Y9) | 0x01 | 0x10 | | · | | | | | 0x13 | 0x40 | | | 10 (27 MHz clock) | 4:2:2 | YCrCb | Y9 to Y0 (MSB = Y9) | 0x01 | 0x10 | | | | | | | 0x13 | 0x44 | | | 8 (54 MHz clock) | 4:2:2 | YCrCb | Y9 to Y2 (MSB = Y9) | 0x01 | 0x70 | | | | | | | 0x13 | 0x40 | | | 10 (54 MHz clock) | 4:2:2 | YCrCb | Y9 to Y0 (MSB = Y9) | 0x01 | 0x70 | | | | | | | 0x13 | 0x44 | | | 16 | 4:2:2 | Y | Y9 to Y2 (MSB = Y9) | 0x01 | 0x10 | | | | | CrCb | C9 to C2 (MSB = C9) | 0x13 | 0x40 | | | 20 | 4:2:2 | Y | Y9 to Y0 (MSB = Y9) | 0x01 | 0x10 | | | | | CrCb | C9 to C0 (MSB = C9) | 0x13 | 0x44 | | | 24 | 4:4:4 | Y | Y9 to Y2 (MSB = Y9) | 0x01 | 0x10 | | | | | Cb | C9 to C2 (MSB = C9) | 0x13 | 0x00 | | | 20 | 4.4.4 | Cr | S9 to S2 (MSB = S9) | 0.01 | 0.10 | | | 30 | 4:4:4 | Y | Y9 to Y0 (MSB = Y9) | 0x01 | 0x10 | | | | | Cb | C9 to C0 (MSB = C9) | 0x13 | 0x04 | | HDTV Only | 16 | 4:2:2 | Cr<br>Y | S9 to S0 (MSB = S9)<br>Y9 to Y2 (MSB = Y9) | 0x01 | 0x20 | | HDTV Offig | 10 | 4.2.2 | CrCb | C9 to Y2 (MSB = C9) | 0x01 | 0x40 | | | 20 | 4:2:2 | Y | Y9 to Y0 (MSB = Y9) | 0x13 | 0x20 | | | 20 | 7.2.2 | CrCb | C9 to C0 (MSB = C9) | 0x13 | 0x44 | | | 24 | 4:4:4 | Y | Y9 to Y2 (MSB = Y9) | 0x01 | 0x20 | | | | | Cb | C9 to C2 (MSB = C9) | 0x13 | 0x00 | | | | | Cr | S9 to S2 (MSB = S9) | 0.7.13 | o no o | | | 30 | 4:4:4 | Y | Y9 to Y0 (MSB = Y9) | 0x01 | 0x20 | | | | | Cb | C9 to C0 (MSB = C9) | 0x13 | 0x04 | | | | | Cr | S9 to S0 (MSB = S9) | | | | HD RGB | 24 | 4:4:4 | G | Y9 to Y2 (MSB = Y9) | 0x01 | 0x10 or 0x20 | | | | | В | C9 to C2 (MSB = C9) | 0x13 | 0x00 | | | | | R | S9 to S2 (MSB = S9) | 0x15 | 0x02 | | | 30 | 4:4:4 | G | Y9 to Y0 (MSB = Y9) | 0x01 | 0x10 or 0x20 | | | | | В | C9 to C0 (MSB = C9) | 0x13 | 0x04 | | | | | R | S9 to S0 (MSB = S9) | 0x15 | 0x02 | | ITU-R BT.656 and PS | 8 (SD) | 4:2:2 | YCrCb | S9 to S2 (MSB = S9) | 0x01 | 0x40 | | | 8 (PS) | 4:2:2 | YCrCb | Y9 to Y2 (MSB = Y9) | 0x13 | 0x40 | | | (22) | $\perp$ | ļ | | 0x48 | 0x00 | | ITU-R BT.656 and PS | 10 (SD) | 4:2:2 | YCrCb | S9 to S0 (MSB = S9) | 0x01 | 0x40 | | | 10 (PS) | 4:2:2 | YCrCb | Y9 to Y0 (MSB = Y9) | 0x13 | 0x44 | | | 1 | 1 | \(\(\alpha\) | | 0x48 | 0x10 | | ITU-R BT.656 and PS or HDTV | 8 | 4:2:2 | YCrCb | S9 to S2 (MSB = S9) | 0x01 | 0x30, 0x50, or 0x60 | | | l 16 | 4:2:2 | Υ | Y9 to Y2 (MSB = Y9) | 0x13 | 0x40 | | | 10 | | C CI | CO . CO /: : CO | | | | THE DT CEC. | | 4.2.5 | CrCb | C9 to C2 (MSB = C9) | 0x48 | 0x00 | | ITU-R BT.656 and PS or HDTV | 10 20 | 4:2:2<br>4:2:2 | CrCb<br>YCrCb<br>Y | C9 to C2 (MSB = C9)<br>S9 to S0 (MSB = S9)<br>Y9 to Y0 (MSB = Y9) | 0x48<br>0x01<br>0x13 | 0x00<br>0x30, 0x50, or 0x60<br>0x44 | ## **FEATURES** ### **OUTPUT CONFIGURATION** Table 23, Table 24, and Table 25 demonstrate what output signals are assigned to the DACs when the control bits are set accordingly. Table 23. Output Configuration in SD Only Mode | RGB/YUV Output | SD DAC Output 1 | SD DAC Output 2 | | | | | | | |----------------|-----------------|-----------------|-------|-------|--------|-------|------|--------| | 0x02, Bit 5 | 0x42, Bit 2 | 0x42, Bit 1 | DAC A | DAC B | DAC C | DAC D | DACE | DAC F | | 0 | 0 | 0 | CVBS | Luma | Chroma | G | В | R | | 0 | 0 | 1 | G | В | R | CVBS | Luma | Chroma | | 0 | 1 | 0 | G | Luma | Chroma | CVBS | В | R | | 0 | 1 | 1 | CVBS | В | R | G | Luma | Chroma | | 1 | 0 | 0 | CVBS | Luma | Chroma | Υ | U | V | | 1 | 0 | 1 | Υ | U | ٧ | CVBS | Luma | Chroma | | 1 | 1 | 0 | Υ | Luma | Chroma | CVBS | U | V | | 1 | 1 | 1 | CVBS | U | ٧ | Υ | Luma | Chroma | ### Luma/Chroma Swap 0x44, Bit 7 0 Table as above 1 Table as above, but with all luma/chroma instances swapped Table 24. Output Configuration in HD/PS Only Mode | HD/PS Input<br>Format | HD/PS RGB Input<br>0x15, Bit 1 | RGB/YPrPb Output<br>0x02, Bit 5 | HD/PS Color Swap<br>0x15, Bit 3 | DAC A | DAC B | DAC C | DAC D | DACE | DAC F | |-----------------------|--------------------------------|---------------------------------|---------------------------------|-------|-------|-------|-------|------|-------| | YCrCb 4:2:2 | 0 | 0 | 0 | N/A | N/A | N/A | G | В | R | | YCrCb 4:2:2 | 0 | 0 | 1 | N/A | N/A | N/A | G | R | В | | YCrCb 4:2:2 | 0 | 1 | 0 | N/A | N/A | N/A | Υ | Pb | Pr | | YCrCb 4:2:2 | 0 | 1 | 1 | N/A | N/A | N/A | Υ | Pr | Pb | | YCrCb 4:4:4 | 0 | 0 | 0 | N/A | N/A | N/A | G | В | R | | YCrCb 4:4:4 | 0 | 0 | 1 | N/A | N/A | N/A | G | R | В | | YCrCb 4:4:4 | 0 | 1 | 0 | N/A | N/A | N/A | Υ | Pb | Pr | | YCrCb 4:4:4 | 0 | 1 | 1 | N/A | N/A | N/A | Υ | Pr | Pb | | RGB 4:4:4 | 1 | 0 | 0 | N/A | N/A | N/A | G | В | R | | RGB 4:4:4 | 1 | 0 | 1 | N/A | N/A | N/A | G | R | В | | RGB 4:4:4 | 1 | 1 | 0 | N/A | N/A | N/A | G | В | R | | RGB 4:4:4 | 1 | 1 | 1 | N/A | N/A | N/A | G | R | В | Table 25. Output Configuration in Simultaneous SD and HD/PS Only Mode | Input Formats | RGB/YPrPb Output<br>0x02, Bit 5 | HD/PS Color Swap<br>0x15, Bit 3 | DAC A | DAC B | DACC | DAC D | DACE | DACF | |--------------------------------------|---------------------------------|---------------------------------|-------|-------|--------|-------|------|------| | ITU-R.BT656 and HD<br>YCrCb in 4:2:2 | 0 | 0 | CVBS | Luma | Chroma | G | В | R | | ITU-R.BT656 and HD<br>YCrCb in 4:2:2 | 0 | 1 | CVBS | Luma | Chroma | G | R | В | | ITU-R.BT656 and HD<br>YCrCb in 4:2:2 | 1 | 0 | CVBS | Luma | Chroma | Υ | Pb | Pr | | ITU-R.BT656 and HD<br>YCrCb in 4:2:2 | 1 | 1 | CVBS | Luma | Chroma | Υ | Pr | Pb | ### **HD ASYNC TIMING MODE** [Subaddress 0x10, Bits 3 and 2] For any input data that does not conform to the standards selectable in input mode, Subaddress 0x10, asynchronous timing mode can be used to interface to the ADV7320/ADV7321. Timing control signals for $\overline{\text{HSYNC}}$ , $\overline{\text{VSYNC}}$ , and $\overline{\text{BLANK}}$ must be programmed by the user. Macrovision and programmable oversampling rates are not available in async timing mode. In async mode, the PLL must be turned off [Subaddress 0x00, Bit 1 = 1]. Register 0x10 should be programmed to 0x01. Figure 58 and Figure 59 show examples of how to program the ADV7320/ADV7321 to accept a high definition standard other than SMPTE 293M, SMPTE 274M, SMPTE 296M, or ITU-R BT.1358. Table 26 must be followed when programming the control signals in async timing mode. For standards that do not require a trisync level, P BLANK must be tied low at all times. Table 26. Async Timing Mode Truth Table | P_HSYNC | P_VSYNC | P_BLANK <sup>1</sup> | Reference | Reference in Figure 58 and Figure 59 | |-------------------|---------|----------------------|--------------------------------------------------------------|--------------------------------------| | 1 → 0 | 0 | 0 or 1 | 50% point of falling edge of trilevel horizontal sync signal | a | | 0 | 0 → 1 | 0 or 1 | 25% point of rising edge of trilevel horizontal sync signal | b | | $0 \rightarrow 1$ | 0 or 1 | 0 | 50% point of falling edge of trilevel horizontal sync signal | С | | 1 | 0 or 1 | 0 → 1 | 50% start of active video | d | | 1 | 0 or 1 | 1 → 0 | 50% end of active video | е | When async timing mode is enabled, P\_BLANK, Pin 25, becomes an active high input. P\_BLANK is set to active low at Address 0x10, Bit 6. Figure 58. Async Timing Mode—Programming Input Control Signals for SMPTE 295M Compatibility Figure 59. Async Timing Mode—Programming Input Control Signals for Bilevel Sync Signal ### **HD TIMING RESET** A timing reset is achieved by toggling the HD timing reset control bit [Subaddress 0x14, Bit 0] from 0 to 1. In this state, the horizontal and vertical counters remain reset. When this bit is set back to 0, the internal counters resume counting. The minimum time the pin must be held high is one clock cycle; otherwise, this reset signal might not be recognized. This timing reset applies to the HD timing counters only. # SD REAL-TIME CONTROL, SUBCARRIER RESET, AND TIMING RESET [Subaddress 0x44, Bits 2 and 1] Together with the RTC\_SCR\_TR pin and SD Mode Register 3 [Address 0x44, Bits 1 and 2], the ADV7320/ADV7321 can be used in (a) timing reset mode, (b) subcarrier phase reset mode, or (c) RTC mode. a. A timing reset is achieved in a low-to-high transition on the RTC\_SCR\_TR pin (Pin 31). In this state, the horizontal and vertical counters remain reset. Upon releasing this pin (set to low), the internal counters resume counting, starting with Field 1, and the subcarrier phase is reset. The minimum time the pin must be held high is one clock cycle; otherwise, this reset signal might not be recognized. This timing reset applies to the SD timing counters only. b. In subcarrier phase reset, a low-to-high transition on the RTC\_SCR\_TR pin (Pin 31) resets the subcarrier phase to zero on the field following the subcarrier phase reset when the SD RTC/TR/SCR control bits at Address 0x44 are set to 01. This reset signal must be held high for a minimum of one clock cycle. Because the field counter is not reset, it is recommended that the reset signal is applied in Field 7 (PAL) or Field 3 (NTSC). The reset of the phase will then occur on the next field, i.e., Field 1, lined up correctly with the internal counters. The field count register at Address 0x7B can be used to identify the number of the active field. c. In RTC mode, the ADV7320/ADV7321 can be used to lock to an external video source. The real-time control mode allows the ADV7320/ADV7321 to automatically alter the subcarrier frequency to compensate for line length variations. When the part is connected to a device, such as an ADV7183A video decoder (see Figure 62), that outputs a digital data stream in the RTC format, the part will automatically change to the compensated subcarrier frequency on a line-by-line basis. This digital data stream is 67 bits wide and the subcarrier is contained in Bits 0 to 21. Each bit is two clock cycles long. Write 0x00 into all four subcarrier frequency registers when this mode is used. Figure 60. Timing Reset Timing Diagram Figure 61. Subcarrier Reset Timing Diagram OF THE ADV7320/ADV7321. 3SEQUENCE BIT PAL: 0 = LINE NORMAL, 1 = LINE INVERTED NTSC: 0 = NO CHANGE 4RESET ADV7320/ADV7321 DDS <sup>5</sup>SELECTED BY REGISTER ADDRESS 0x01 BIT 7 Figure 62. RTC Timing and Connections 05067- ### **RESET SEQUENCE** A reset is activated with a high-to-low transition on the $\overline{\text{RESET}}$ pin (Pin 33) according to the timing specifications, and the ADV7320/ADV7321 reverts to the default output configuration. Figure 63 illustrates the $\overline{\text{RESET}}$ timing sequence. ### **SD VCR FF/RW SYNC** [Subaddress 0x42, Bit 5] In DVD record applications where the encoder is used with a decoder, the VCR FF/RW sync control bit can be used for nonstandard input video, i.e., in fast forward or rewind modes. In fast forward mode, the sync information at the start of a new field in the incoming video usually occurs before the correct number of lines/fields are reached; in rewind mode, this sync signal usually occurs after the total number of lines/fields are reached. Conventionally this means that the output video will have corrupted field signals, because one signal is generated by the incoming video and another is generated when the internal lines/field counters reach the end of a field. When the VCR FF/RW sync control is enabled [Subaddress 0x42, Bit 5], the lines/fields counters are updated according to the incoming VSYNC signal, and the analog output matches the incoming VSYNC signal. This control is available in all slave timing modes except Slave Mode 0. Figure 63. RESET Timing Sequence ### **VERTICAL BLANKING INTERVAL** The ADV7320/ADV7321 accepts input data that contains VBI data (such as CGMS, WSS, VITS) in SD and HD modes. For the SMPTE 293M (525p) standard, VBI data can be inserted on Lines 13 to 42 of each frame, or on Lines 6 to 43 for the ITU-R BT.1358 (625p) standard. This data can be present on Lines 10 to 20 for SD NTSC and on Lines 7 to 22 for PAL. If VBI is disabled [Address 0x11, Bit 4 for HD; Address 0x43, Bit 4 for SD], VBI data is not present at the output and the entire VBI is blanked. These control bits are valid in all master and slave modes. In Slave Mode 0, if VBI is enabled, the blanking bit in the EAV/SAV code is overwritten. It is possible to use VBI in this timing mode as well. In Slave Mode 1 or 2, the $\overline{BLANK}$ control bit must be enabled [Address 0x4A, Bit 3] to allow VBI data to pass through the ADV7320/ADV7321. Otherwise, the ADV7320/ADV7321 automatically blanks the VBI to standard. If CGMS is enabled and VBI is disabled, the CGMS data will nevertheless be available at the output. See Appendix 1—Copy Generation Management System. ### **SUBCARRIER FREQUENCY REGISTERS** [Subaddresses 0x4C to 0x4F] Four 8-bit registers are used to set up the subcarrier frequency. The value of these registers is calculated using the equation Subcarrier Frequency Register = $\frac{Number\ of\ subcarrier\ periods\ in\ one\ video\ line}{Number\ of\ 27\ MHz\ clk\ cycles\ in\ one\ video\ line}\times 2^{32}$ where the sum is rounded to the nearest integer. For example, in NTSC mode Subcarrier Register Value = $$\left(\frac{227.5}{1716}\right) \times 2^{32} = 569408543$$ where: Subcarrier Register Value = 0x21F07C1F SD F<sub>SC</sub> Register 0: 0x1F SD F<sub>SC</sub> Register 1: 0x7C SD F<sub>SC</sub> Register 2: 0xF0 SD F<sub>SC</sub> Register 3: 0x21 See the MPU Port Description section for more details on accessing the subcarrier frequency registers. ### **Programming the Fsc** The subcarrier register value is divided into 4 $F_{SC}$ registers as shown above. To load the value into the encoder, users must write to the $F_{SC}$ registers in sequence, starting with $F_{SC}$ 0. The value is not loaded until the $F_{SC}$ 4 write is complete. Note that the ADV7320/ADV7321 power-up value for $F_{SC}0$ is 0x1E. For precise NTSC $F_{SC}$ , write 0x1F to this register. ### **SQUARE PIXEL TIMING MODE** ### [Address 0x42, Bit 4] In square pixel mode, the following timing diagrams apply. Figure 64. EAV/SAV Embedded Timing Figure 65. Active Pixel Timing ### **FILTERS** Table 27 shows an overview of the programmable filters available on the ADV7320/ADV7321. Table 27. Selectable Filters | Filter | Subaddress | |--------------------|------------| | SD Luma LPF NTSC | 0x40 | | SD Luma LPF PAL | 0x40 | | SD Luma Notch NTSC | 0x40 | | SD Luma Notch PAL | 0x40 | | SD Luma SSAF | 0x40 | | SD Luma CIF | 0x40 | | SD Luma QCIF | 0x40 | | SD Chroma 0.65 MHz | 0x40 | | SD Chroma 1.0 MHz | 0x40 | | SD Chroma 1.3 MHz | 0x40 | | SD Chroma 2.0 MHz | 0x40 | | SD Chroma 3.0 MHz | 0x40 | | SD Chroma CIF | 0x40 | | SD Chroma QCIF | 0x40 | | SD UV SSAF | 0x42 | | HD Chroma Input | 0x13 | | HD Sinc Filter | 0x13 | | HD Chroma SSAF | 0x13 | ### SD Internal Filter Response ### [Subaddress 0x40 [7:2]; Subaddress 0x42, Bit 0] The Y filter supports several different frequency responses, including two low-pass responses, two notch responses, an extended (SSAF) response with or without gain boost attenuation, a CIF response, and a QCIF response. The UV filter supports several different frequency responses, including six low-pass responses, a CIF response, and a QCIF response, as shown in Figure 35 and Figure 36. If SD SSAF gain is enabled, there are 12 response options in the range -4 dB to +4 dB [Subaddress 0x47, Bit 4]. Choose the desired response by programming the correct value via the I<sup>2</sup>C [Subaddress 0x62]. The variation of frequency responses are shown in Figure 32 and Figure 33. In addition to the chroma filters listed in Table 27, the ADV7320/ADV7321 contains an SSAF filter specifically designed for the color difference component outputs, U and V. This filter has a cutoff frequency of about 2.7 MHz and a gain of -40 dB at 3.8 MHz, as shown in Figure 66. This filter can be controlled with Address 0x42, Bit 0. Figure 66. UV SSAF Filter If this filter is disabled, one of the chroma filters shown in Table 28 can be selected and used for the CVBS or luma/ chroma signal. **Table 28. Internal Filter Specifications** | | Pass-Band | 3 dB Bandwidth <sup>2</sup> | |-----------------|--------------------------|-----------------------------| | Filter | Ripple <sup>1</sup> (dB) | (MHz) | | Luma LPF NTSC | 0.16 | 4.24 | | Luma LPF PAL | 0.1 | 4.81 | | Luma Notch NTSC | 0.09 | 2.3/4.9/6.6 | | Luma Notch PAL | 0.1 | 3.1/5.6/6.4 | | Luma SSAF | 0.04 | 6.45 | | Luma CIF | 0.127 | 3.02 | | Luma QCIF | Monotonic | 1.5 | | Chroma 0.65 MHz | Monotonic | 0.65 | | Chroma 1.0 MHz | Monotonic | 1 | | Chroma 1.3 MHz | 0.09 | 1.395 | | Chroma 2.0 MHz | 0.048 | 2.2 | | Chroma 3.0 MHz | Monotonic | 3.2 | | Chroma CIF | Monotonic | 0.65 | | Chroma QCIF | Monotonic | 0.5 | $<sup>^{1}</sup>$ Pass-band ripple is the maximum fluctuation from the 0 dB response in the pass band, measured in dB. The pass band is defined to have 0 Hz to fc (Hz) frequency limits for a low-pass filter, and 0 Hz to f1 (Hz) and f2 (Hz) to infinity for a notch filter, where fc, f1, and f2 are the -3 dB points. <sup>&</sup>lt;sup>2</sup> 3 dB bandwidth refers to the -3 dB cutoff frequency. #### **PS/HD Sinc Filter** ### [Subaddress 0x13, Bit 3] Figure 67. HD Sinc Filter Enabled Figure 68. HD Sinc Filter Disabled ### COLOR CONTROLS AND RGB MATRIX HD Y Level, HD Cr Level, HD Cb Level ### [Subaddresses 0x16 to 0x18] Three 8-bit registers at Addresses 0x16, 0x17, and 0x18 are used to program the output color of the internal HD test pattern generator, be it the lines of the cross hatch pattern or the uniform field test pattern. They are not functional as color controls for external pixel data input. For this purpose the RGB matrix is used. The values for Y and the color difference signals used to obtain white, black, and saturated primary and complementary colors conform to the ITU-R BT.601-4 standard. Table 29 shows sample color values that can be programmed into the color registers when the output standard selection is set to EIA 770.2. Table 29. Sample Color Values for EIA 770.2 Output Standard Selection | Sample Color | Y Value | Cr Value | Cb Value | |--------------|----------|----------|----------| | White | 235 (EB) | 128 (80) | 128 (80) | | Black | 16 (10) | 128 (80) | 128 (80) | | Red | 81 (51) | 240 (F0) | 90 (5A) | | Green | 145 (91) | 34 (22) | 54 (36) | | Blue | 41 (29) | 110 (6E) | 240 (F0) | | Yellow | 210 (D2) | 146 (92) | 16 (10) | | Cyan | 170 (AA) | 16 (10) | 166 (A6) | | Magenta | 106 (6A) | 222 (DE) | 202 (CA) | ### **RGB Matrix** ### [Subaddresses 0x03 to 0x09] The internal RGB matrix automatically performs all YCrCb to RGB scaling according to the input standard programmed in the device as selected by input mode Register 0x01 [6:4]. Table 30 shows the options available in this Matrix. Note that it is not possible to do a color space conversion from RGB-in to YPrPb-out. Also, it is not possible to input SD RGB. **Table 30. Matrix Conversion Options** | | HDT | | | |-------|--------|---------------------------------|-----------------------------------------------------| | Input | Output | Reg 0x02,Bit 5<br>(YUV/RGB OUT) | Reg 0x15, Bit 1<br>(RGB IN/YCrCb IN,<br>PS/HD Only) | | YCrCb | YPrPb | 1 | 0 | | YCrCb | RGB | 0 | 0 | | RGB | RGB | 0 | 1 | ### Manual RGB Matrix Adjust Feature Normally, there is no need to enable this feature in Register 0x02, Bit 3, because the RGB matrix automatically performs color space conversion depending on the input mode chosen (SD/PS, HD) and the polarity of RGB/YPrPb output in Register 0x02, Bit 5 (see Table 30). For this reason, the manual RGB matrix adjust feature is disabled by default. However, For HDTV YCrCb-to-RGB conversion, the RGB matrix must be enabled to invoke the correct coefficients for this color space. The coefficients do not need to be adjusted. The manual RGB matrix adjust feature provides custom coefficient manipulation and is used in progressive scan and high definition modes only. When the manual RGB matrix adjust feature is enabled, the default values in Registers 0x05 to 0x09 are correct for HDTV color space only. The color components are converted according to the 1080i and 720p standards (SMPTE 274M, SMPTE 296M): $$R = Y + 1.575Pr$$ $$G = Y - 0.468Pr - 0.187Pb$$ $$B = Y + 1.855Pb$$ This is reflected in the preprogrammed values for GY = 0x13B, GU = 0x3B, GV = 0x93, BU = 0x248, and RV = 0x1F0. If RGB matrix is enabled and another input standard (such as SD or PS) is used, the scale values for GY, GU, GV, BU, and RV must be adjusted according to this input standard color space. The user should consider that the color component conversion might use different scale values. For example, SMPTE 293M uses the following conversion: $$R = Y + 1.402Pr$$ $$G = Y - 0.714Pr - 0.344Ph$$ $$B = Y + 1.773Pb$$ The manual RGB matrix adjust feature can be used to control the HD output levels in cases where the video output does not conform to the standard due to altering the DAC output stages such as termination resistors. The programmable RGB matrix is used for external HD/PS data and is not functional when internal test patterns are enabled. To adjust Registers 0x05 to 0x09, the manual RGB matrix adjust must be enabled [Register 0x02, Bit 3=1]. ### **Programming the RGB Matrix** If custom manipulation of coefficients is required, enable the RGB matrix in Address 0x02, Bit 3, set the output to RGB [Address 0x02, Bit 5], and disable sync on PrPb (default) [Address 0x15, Bit 2]. Enabling sync on RGB is optional [Address 0x02, Bit 4]. GY at Addresses 0x03 and 0x05 controls the green signal output levels. BU at Addresses 0x04 and 0x08 control the blue signal output levels, and RV at Addresses 0x04 and 0x09 control the red signal output levels. To control YPrPb output levels, enable the YUV output [Address 0x02, Bit 5]. In this case GY [Address 0x05; Address 0x03, Bits 0 and 1] is used for the Y output, RV [Address 0x09; Address 0x04, Bits 0 and 1] is used for the Pr output, and BU [Address 0x08; Address 0x04, Bits 2 and 3] is used for the Pb output. If RGB output is selected, the RGB matrix scaler uses the following equations: $$G = GY \times Y + GU \times Ph + GV \times Pr$$ $$B = GY \times Y + BU \times Pb$$ $$R = GY \times Y + RV \times Pr$$ If YPrPb output is selected, the following equations are used: $$Y = GY \times Y$$ $$U = BU \times Pb$$ $$V = RV \times Pr$$ Upon power-up, the RGB matrix is programmed with the default values in Table 31. **Table 31. RGB Matrix Default Values** | Address | Default | |---------|---------| | 0x03 | 0x03 | | 0x04 | 0xF0 | | 0x05 | 0x4E | | 0x06 | 0x0E | | 0x07 | 0x24 | | 0x08 | 0x92 | | 0x09 | 0x7C | When the manual RGB matrix adjust feature is not enabled, the ADV7320/ADV7321 automatically scales YCrCb inputs to all standards supported by this part as selected by the input mode Register 0x01 [6:4]. #### SD Luma and Color Control [Subaddresses 0x5C, 0x5D, 0x5E, 0x5F] SD Y Scale, SD Cr Scale, and SD Cb Scale are three 10-bit-wide control registers that scale the Y, Cb, and Cr output levels. Each of these registers represents the value required to scale the Cb or Cr level from 0.0 to 2.0 and the Y level from 0.0 to 1.5 of its initial level. The value of these 10 bits is calculated using the following equation: $$Y$$ , $Cr$ , or $Cb$ $Scalar$ $Value = Scale$ $Factor $\times$ 512$ For example, $Scale\ Factor = 1.18$ *Y, Cb, or Cr Scale Value* = $$1.18 \times 512 = 665.6$$ *Y*, *Cb*, *or Cr Scale Value* = 665 (*rounded to the nearest integer*) *Y, Cb, or Cr Scale Value* = 1010 0110 01b Address 0x5C, SD LSB Register = 0x15 Address 0x5D, SD Y Scale Register = 0xA6 Address 0x5E, SD Cb Scale Register = 0xA6 Address 0x5F, SD Cr Scale Register = 0xA6 Note that this feature affects all interlaced output signals, i.e., CVBS, Y-C, YPrPb, and RGB. ### SD Hue Adjust Value ### [Subaddress 0x60] The hue adjust value is used to adjust the hue on the composite and chroma outputs. These eight bits represent the value required to vary the hue of the video data, i.e., the variance in phase of the subcarrier during active video with respect to the phase of the subcarrier during the color burst. The ADV7320/ADV7321 provides a range of $\pm 22.5^{\circ}$ increments of 0.17578125°. For normal operation (zero adjustment), this register is set to 0x80. Values 0xFF and 0x00 represent the upper and lower limits (respectively) of adjustment attainable. Hue Adjust (°) = $0.17578125^{\circ}$ ( $HCR_d - 128$ ) for positive hue adjust value. For example, to adjust the hue by $+4^{\circ}$ , write 0x97 to the hue adjust value register: $$\left(\frac{4}{0.17578125}\right) + 128 = 105d = 0x97.$$ where the sum is rounded to the nearest integer. To adjust the hue by $-4^{\circ}$ , write 0x69 to the hue adjust value register: $$\left(\frac{-4}{0.17578125}\right) + 128 = 105d = 0x69$$ where the sum is rounded to the nearest integer. ### **SD Brightness Control** ### [Subaddress 0x61] The brightness is controlled by adding a programmable setup level onto the scaled Y data. This brightness level may be added onto the scaled Y data. For NTSC with pedestal, the setup can vary from 0 IRE to 22.5 IRE. For NTSC without pedestal and for PAL, the setup can vary from -7.5 IRE to +15 IRE. The brightness control register is an 8-bit register. Seven bits of this 8-bit register are used to control the brightness level, which can be a positive or negative value. For example, 1. To add +20 IRE brightness level to an NTSC signal with pedestal, write 0x28 to Address 0x61, SD brightness. $$0x[SD\ Brightness\ Value] =$$ $0x[IRE\ Value \times 2.015631] =$ $0x[20 \times 2.015631] = 0x[40.31262] = 0x28$ 2. To add –7 IRE brightness level to a PAL signal, write 0x72 to Address 0x61, SD brightness. $$[IRE\ Value] \times 2.075631$$ $$[7 \times 2.015631] = [14.109417] = 0001110b$$ $$[0001110]\ into\ twos\ complement = [1110010]b = 0x72$$ Table 32. Brightness Control Values<sup>1</sup> | Setup Level In<br>NTSC with<br>Pedestal | Setup Level In<br>NTSC No<br>Pedestal | Setup<br>Level In<br>PAL | SD<br>Brightness | |-----------------------------------------|---------------------------------------|--------------------------|------------------| | 22.5 IRE | 15 IRE | 15 IRE | 0x1E | | 15 IRE | 7.5 IRE | 7.5 IRE | 0x0F | | 7.5 IRE | 0 IRE | 0 IRE | 0x00 | | 0 IRE | -7.5 IRE | -7.5 IRE | 0x71 | <sup>&</sup>lt;sup>1</sup> Values in the range of 0x3F to 0x44 might result in an invalid output signal. ### **SD Brightness Detect** ### [Subaddress 0x7A] The ADV7320/ADV7321 allow monitoring the brightness level of the incoming video data. Brightness detect is a read-only register. ### **Double Buffering** ### [Subaddress 0x13, Bit 7; Subaddress 0x48, Bit 2] Double buffered registers are updated once per field upon the falling edge of the Vsync signal. Double buffering improves the overall performance because modifications to register settings will not be made during active video, but take effect upon the start of the active video. Double buffering can be activated on the following HD registers: HD gamma A and gamma B curves and HD CGMS registers. Double buffering can be activated on the following SD registers: SD gamma A and gamma B curves, SD Y scale, SD U scale, SD V scale, SD brightness, SD closed captioning, and SD Macrovision Bits 5 to 0. Figure 69. Examples of Brightness Control Values ### PROGRAMMABLE DAC GAIN CONTROL DACs A, B, and C are controlled by REG 0A. DACs D, E, and F are controlled by REG 0B. The I<sup>2</sup>C control registers will adjust the output signal gain up or down from its absolute level. #### CASE A Figure 70. Programmable DAC Gain—Positive and Negative Gain In case A, the video output signal is gained. The absolute level of the sync tip and blanking level both increase with respect to the reference video output signal. The overall gain of the signal is increased from the reference signal. In case B, the video output signal is reduced. The absolute level of the sync tip and blanking level both decrease with respect to the reference video output signal. The overall gain of the signal is reduced from the reference signal. The range of this feature is specified for $\pm 7.5\%$ of the nominal output from the DACs. For example, if the output current of the DAC is 4.33 mA, the DAC tune feature can change this output current from 4.008 mA (-7.5%) to 4.658 mA (+7.5%). The reset value of the vid\_out\_ctrl registers is 0x00; therefore, nominal DAC current is output. The following table is an example of how the output current of the DACs varies for a nominal 4.33 mA output current. **Table 33. DAC Gain Control** | Reg 0x0A or<br>0x0B | DAC<br>Current<br>(mA) | % Gain | Note | |---------------------|------------------------|----------|--------------------------------| | 0100 0000 (0x40) | 4.658 | 7.5000% | 11010 | | 0011 1111 (0x3F) | 4.653 | 7.3820% | | | 0011 1110 (0x3E) | 4.648 | 7.3640% | | | | | | | | | | | | | 0000 0010 (0x02) | 4.43 | 0.0360% | | | 0000 0001 (0x01) | 4.38 | 0.0180% | | | 0000 0000 (0x00) | 4.33 | 0.0000% | (I <sup>2</sup> C Reset Value, | | | | | Nominal) | | 1111 1111 (0xFF) | 4.25 | -0.0180% | | | 1111 1110 (0xFE) | 4.23 | -0.0360% | | | | | | | | | | | | | 1100 0010 (0xC2) | 4.018 | -7.3640% | | | 1100 0001 (0xC1) | 4.013 | -7.3820% | | | 1100 0000 (0xC0) | 4.008 | -7.5000% | | ### **GAMMA CORRECTION** [Subaddresses 0x24 to 0x37 for HD, Subaddresses 0x66 to 0x79 for SD] Gamma correction is available for SD and HD video. For each standard, there are twenty 8-bit-wide registers. They are used to program the Gamma Correction Curves A and B. HD Gamma Curve A is programmed at Addresses 0x24 to 0x2D, and HD Gamma Curve B is programmed at 0x2E to 0x7. SD Gamma Curve A is programmed at Addresses 0x66 to 0x6F, and SD Gamma Curve B is programmed at Addresses 0x70 to 0x79. Generally gamma correction is applied to compensate for the nonlinear relationship between signal input and brightness level output (as perceived on the CRT). It can also be applied wherever nonlinear processing is used. Gamma correction uses the function $$Signal_{OUT} = (Signal_{IN})^{\gamma}$$ where $\gamma$ = gamma power factor. Gamma correction is performed on the luma data only. The user may choose either of two curves, Curve A or Curve B. At any one time, only one of these curves can be used. The response of the curve is programmed at 10 predefined locations. In changing the values at these locations, the gamma curve can be modified. Between these points, linear interpolation is used to generate intermediate values. Considering the curve to have a total length of 256 points, the 10 locations are at 24, 32, 48, 64, 80, 96, 128, 160, 192, and 224. Locations 0, 16, 240, and 255 are fixed and cannot be changed. For the length of 16 to 240, the gamma correction curve has to be calculated as follows: $$y = x\gamma$$ where: y = gamma corrected output x = linear input signal $\gamma$ = gamma power factor To program the gamma correction registers, calculate the seven values for *y* using the following formula: $$y_n = \left[\frac{x_{(n-16)}}{(240-16)}\right] \gamma \times (240-16) + 16$$ where: $x_{(n-16)}$ = Value for x along x axis at points n = 24, 32, 48, 64, 80, 96, 128, 160, 192, or 224 $y_n$ = value for y along the y axis, which must be written into the gamma correction register For example, $$y_{24} = [(8/224)0.5 \times 224] + 16 = 58$$ $$y_{32} = [(16/224)0.5 \times 224] + 16 = 76$$ $$y_{48} = [(32/224)0.5 \times 224] + 16 = 101$$ $$y_{64} = [(48/224)0.5 \times 224] + 16 = 120$$ $$y_{80} = [(64/224)0.5 \times 224] + 16 = 136$$ $$y_{96} = [(80/224)0.5 \times 224] + 16 = 150$$ $$y_{128} = [(112/224)0.5 \times 224] + 16 = 174$$ $$y_{160} = [(144/224)0.5 \times 224] + 16 = 195$$ $$y_{192} = [(176/224)0.5 \times 224] + 16 = 214$$ $$y_{224} = [(208/224)0.5 \times 224] + 16 = 232$$ where the sum of each equation is rounded to the nearest integer. The gamma curves in Figure 71 and Figure 72 are examples only; any user-defined curve is acceptable in the range of 16 to 240. Figure 71. Signal Input (Ramp) and Signal Output for Gamma 0.5 Figure 72. Signal Input (Ramp) and Selectable Output Curves # HD SHARPNESS FILTER AND ADAPTIVE FILTER CONTROLS [Subaddresses 0x20, 0x38 to 0x3D] There are three filter modes available on the ADV7320/ADV7321: sharpness filter mode and two adaptive filter modes. ### **HD Sharpness Filter Mode** To enhance or attenuate the Y signal in the frequency ranges shown in Figure 73, the HD sharpness filter must be enabled and the HD adaptive filter enable must be disabled. To select one of the 256 individual responses, the corresponding gain values, which range from -8 to +7, for each filter must be programmed into the HD sharpness filter gain register at Address 0x20. ### **HD Adaptive Filter Mode** The HD adaptive filter threshold A, B, and C registers, the HD adaptive filter gain 1, 2, and 3 registers, and the HD sharpness gain register are used in adaptive filter mode. To activate the adaptive filter control, the HD sharpness filter and the HD adaptive filter must be enabled. The derivative of the incoming signal is compared to the three programmable threshold values: HD Adaptive Filter Threshold A, B, and C. The recommended threshold range is from 16 to 235, although any value in the range of 0 to 255 can be used. The edges can then be attenuated with the settings in HD adaptive filter gain 1, 2, and 3 registers, and HD sharpness filter gain register. According to the settings of the HD adaptive filter mode control, there are two adaptive filter modes available: - Mode A is used when adaptive filter mode is set to 0. In this case, Filter B (LPF) will be used in the adaptive filter block. Also, only the programmed values for Gain B in the HD sharpness filter gain and HD Adaptive Filter Gain 1, 2, and 3 are applied when needed. The Gain A values are fixed and cannot be changed. - 2. Mode B is used when adaptive filter mode is set to 1. In this mode, a cascade of Filter A and Filter B is used. Both settings for Gain A and Gain B in the HD sharpness filter gain and HD Adaptive Filter Gain 1, 2, and 3 become active when needed. Figure 73. Sharpness and Adaptive Filter Control Block # HD SHARPNESS FILTER AND ADAPTIVE FILTER APPLICATION EXAMPLES ### **HD Sharpness Filter Application** The HD sharpness filter can be used to enhance or attenuate the Y video output signal. The following register settings were used to achieve the results shown in Figure 74. Input data was generated by an external signal source. **Table 34. Sharpness Control** | Address | Register Setting | Reference <sup>1</sup> | |---------|------------------|------------------------| | 0x00 | 0xFC | | | 0x01 | 0x10 | | | 0x02 | 0x20 | | | 0x10 | 0x00 | | | 0x11 | 0x81 | | | 0x20 | 0x00 | a | | 0x20 | 0x08 | b | | 0x20 | 0x04 | С | | 0x20 | 0x40 | d | | 0x20 | 0x80 | e | | 0x20 | 0x22 | f | <sup>&</sup>lt;sup>1</sup> See Figure 74. Figure 74. HD Sharpness Filter Control with Different Gain Settings for HS Sharpness Filter Gain Values ### **Adaptive Filter Control Application** Figure 75 and Figure 76 show typical signals to be processed by the adaptive filter control block. Figure 75. Input Signal to Adaptive Filter Control Figure 76. Output Signal after Adaptive Filter Control The register settings in Table 35 were used to obtain the results shown in Figure 76, i.e., to remove the ringing on the Y signal. Input data was generated by an external signal source. **Table 35. Register Settings for Figure 76** | 1 4010 001 110 8101 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | | |---------------------|-----------------------------------------|--|--|--| | Address | Register Setting | | | | | 0x00 | 0xFC | | | | | 0x01 | 0x38 | | | | | 0x02 | 0x20 | | | | | 0x10 | 0x00 | | | | | 0x11 | 0x81 | | | | | 0x15 | 0x80 | | | | | 0x20 | 0x00 | | | | | 0x38 | 0xAC | | | | | 0x39 | 0x9A | | | | | 0x3A | 0x88 | | | | | 0x3B | 0x28 | | | | | 0x3C | 0x3F | | | | | 0x3D | 0x64 | | | | When changing the adaptive filter mode to Mode B [Address 0x15, Bit 6], the output shown in Figure 77 can be obtained. Figure 77. Output Signal from Adaptive Filter Control ### **SD DIGITAL NOISE REDUCTION** [Subaddresses 0x63, 0x64, 0x65] DNR is applied to the Y data only. A filter block selects the high frequency, low amplitude components of the incoming signal (DNR input select). The absolute value of the filter output is compared to a programmable threshold value (DNR threshold control). There are two DNR modes available: DNR mode and DNR sharpness mode. In DNR mode, if the absolute value of the filter output is smaller than the threshold, it is assumed to be noise. A programmable amount (coring gain border, coring gain data) of this noise signal will be subtracted from the original signal. In DNR sharpness mode, if the absolute value of the filter output is less than the programmed threshold, it is assumed to be noise, as before. Otherwise, if the level exceeds the threshold, now being identified as a valid signal, a fraction of the signal (coring gain border, coring gain data) will be added to the original signal to boost high frequency components and sharpen the video image. In MPEG systems, it is common to process the video information in blocks of 8 pixels $\times$ 8 pixels for MPEG2 systems, or 16 pixels $\times$ 16 pixels for MPEG1 systems (block size control). DNR can be applied to the resulting block transition areas that are known to contain noise. Generally, the block transition area contains two pixels. It is possible to define this area to contain four pixels (border area). It is also possible to compensate for variable block positioning or differences in YCrCb pixel timing with the use of the DNR block offset. The digital noise reduction registers are three 8-bit registers. They are used to control the DNR processing. Figure 78. DNR Block Diagram ### **CORING GAIN BORDER** [Address 0x63, Bits 3 to 0] These four bits are assigned to the gain factor applied to border areas. In DNR mode, the range of gain values is 0 to 1 in increments of 1/8. This factor is applied to the DNR filter output, which lies below the set threshold range. The result is then subtracted from the original signal. In DNR sharpness mode, the range of gain values is 0 to 0.5 in increments of 1/16. This factor is applied to the DNR filter output, which lies above the threshold range. The result is added to the original signal. ### **CORING GAIN DATA** [Address 0x63, Bits 7 to 4] These four bits are assigned to the gain factor applied to the luma data inside the MPEG pixel block. In DNR mode, the range of gain values is 0 to 1 in increments of 1/8. This factor is applied to the DNR filter output, which lies below the set threshold range. The result is then subtracted from the original signal. In DNR sharpness mode, the range of gain values is 0 to 0.5 in increments of 1/16. This factor is applied to the DNR filter output, which lies above the threshold range. The result is added to the original signal. Figure 79. DNR Offset Control ### **DNR THRESHOLD** [Address 0x64, Bits 5 to 0] These six bits are used to define the threshold value in the range of 0 to 63. The range is an absolute value. ### **BORDER AREA** [Address 0x64, Bit 6] When this bit is set to Logic 1, the block transition area can be defined to consist of four pixels. If this bit is set to Logic 0, the border transition area consists of two pixels, where one pixel refers to two clock cycles at 27 MHz. Figure 80. DNR Border Area ### **BLOCK SIZE CONTROL** [Address 0x64, Bit 7] This bit is used to select the size of the data blocks to be processed. Setting the block size control function to Logic 1 defines a 16 pixel $\times$ 16 pixel data block, and Logic 0 defines an 8 pixel $\times$ 8 pixel data block, where one pixel refers to two clock cycles at 27 MHz. ### **DNR INPUT SELECT CONTROL** [Address 0x65, Bits 2 to 0] Three bits are assigned to select the filter, which is applied to the incoming Y data. The signal that lies in the pass band of the selected filter is the signal that will be DNR processed. Figure 81 shows the filter responses selectable with this control. Figure 81. DNR Input Select ### **DNR MODE CONTROL** ### [Address 0x65, Bit 4] This bit controls the DNR mode selected. Logic 0 selects DNR mode; Logic 1 selects DNR sharpness mode. DNR works on the principle of defining low amplitude, high frequency signals as probable noise and subtracting this noise from the original signal. In DNR mode, it is possible to subtract a fraction of the signal that lies below the set threshold, assumed to be noise, from the original signal. The threshold is set in DNR Register 1. When DNR sharpness mode is enabled, it is possible to add a fraction of the signal that lies above the set threshold to the original signal, since this data is assumed to be valid data and not noise. The overall effect is that the signal will be boosted (similar to using Extended SSAF filter). ### **BLOCK OFFSET CONTROL** [Address 0x65, Bits 7 to 4] Four bits are assigned to this control, which allows a shift of the data block of 15 pixels maximum. Consider the coring gain positions fixed. The block offset shifts the data in steps of one pixel such that the border coring gain factors can be applied at the same position regardless of variations in input timing of the data. ### **SD ACTIVE VIDEO EDGE** [Subaddress 0x42, Bit 7] When the active video edge feature is enabled, the first three pixels and the last three pixels of the active video on the luma channel are scaled so that maximum transitions on these pixels are not possible. The scaling factors are $\times 1/8$ , $\times 1/2$ , and $\times 7/8$ . All other active video passes through unprocessed. ### SAV/EAV STEP EDGE CONTROL The ADV7320/ADV7321 have the capability of controlling fast rising and falling signals at the start and end of active video to minimize ringing. An algorithm monitors SAV and EAV and determines when the edges are rising or falling too fast. The result is reduced ringing at the start and end of active video for fast transitions. Subaddress 0x42, Bit 7 = 1, enables this feature. Figure 82. Example of Active Video Edge Functionality Figure 83. Address 0x42, Bit 7 = 0 Figure 84. Address 0x42, Bit 7 = 1 ### **HSYNC/VSYNC OUTPUT CONTROL** The ADV7320/21 has the ability to accept either embedded time codes in the input data, or external Hsync and Vsync signals on P\_HSYNC/P\_VSYNC, outputting the respective signals on the P\_HSYNC and P\_VSYNC pins. Table 36. Hsync Output Control<sup>1</sup> | HD/ED <sup>2</sup><br>Slave Mode<br>(0x10, bit 2) | HD/ED<br>Sync Out Enable<br>(0x02, Bit 7) | SD<br>Sync Out Enable<br>(0x02, Bit 6) | I2C_HSYNC _gen_sel<br>(0x14, Bit 1) | Signal on S_HSYNC Pin | Duration | |---------------------------------------------------|-------------------------------------------|----------------------------------------|-------------------------------------|---------------------------------------------------|--------------------------------------| | Х | 0 | 0 | Х | Tristate | - | | x | 0 | 1 | Х | Pipelined SD HSYNC | See Appendix<br>5—SD Timing<br>Modes | | External HSYNC<br>& VSYNC/Field<br>Mode | 1 | × | 0 | Pipelined Ext HD/ED HSYNC | As per HSYNC timing | | EAV/SAV Mode | 1 | x | 0 | Pipelined HD/ED HSYNC based on AV code H bit | Same as line<br>blanking interval | | Х | 1 | × | 1 | Pipelined HD/ED HSYNC based on horizontal counter | Same as<br>embedded<br>HSYNC | $<sup>^{1}</sup>$ In all HD/ED standards where there is an $\overline{\text{HSYNC}}$ o/p, the start of the $\overline{\text{HSYNC}}$ pulse is aligned with the falling edge of the embedded $\overline{\text{HSYNC}}$ in the output video. $^{2}$ ED = enhanced definition. Table 37. VSYNC Output Control<sup>1</sup> | HD/ED <sup>2</sup><br>Slave Mode<br>(0x10, Bit 2) | HD/ED<br>Sync out Enable<br>(0x02, Bit 7) | SD<br>Sync Out Enable<br>(0x02, Bit 6) | I2C_VSYNC _gen_sel<br>(0x14, Bit 2) | Video<br>Standard | Signal on<br>S_VSYNC Pin | Duration | |---------------------------------------------------|-------------------------------------------|----------------------------------------|-------------------------------------|---------------------------------|----------------------------------------|--------------------------------------| | х | 0 | 0 | Х | х | Tristate | - | | x | 0 | 1 | х | Interlaced | Pipelined SD<br>VSYNC/ field | See Appendix<br>5—SD Timing<br>Modes | | External HSYNC | 1 | х | 0 | x | Pipelined EXT | As per Ext VSYNC | | & VSYNC/Field | | | | | HD/ED VSYNC or field signal | or field signal | | Mode<br>EAV/SAV Mode | 1 | l x | 0 | All HD interlace | External pipelined | Field | | LAV/JAV Mode | 1 | ^ | o o | standards | field signal based<br>on AV code F bit | riela | | EAV/SAV Mode | 1 | х | 0 | All HD/ED | Pipelined VSYNC | Vertical blanking | | | | | | progressive<br>standards | based on AV code<br>V bit | interval | | X | 1 | X | 1 | All HD/ED stan-<br>dards except | External pipelined HD/ED VSYNC | Aligned with<br>serration lines | | | | | | 525p | based on vertical counter | | | Х | 1 | x | 1 | 525p | External pipelined HD/ED VSYNC | Vertical blanking interval | | | | | | | based on vertical | | | | | | | | counter | | <sup>&</sup>lt;sup>1</sup> In all HD/ED standards where there is an HSYNC o/p, the start of the HSYNC pulse is aligned with the falling edge of the embedded HSYNC in the output video. <sup>&</sup>lt;sup>2</sup> ED = enhanced definition. ### **BOARD DESIGN AND LAYOUT** # DAC TERMINATION AND LAYOUT CONSIDERATIONS The ADV7320/ADV7321 contain an on-board voltage reference. The ADV7320/ADV7321 can be used with an external $V_{\text{REF}}$ (AD1580). The $R_{SET}$ resistors are connected between the $R_{SET}$ pins and AGND and are used to control the full-scale output current and, therefore, the DAC voltage output levels. For full-scale output, $R_{SET}$ must have a value of 3040 $\Omega.$ The $R_{SET}$ values should not be changed. $R_{LOAD}$ has a value of 300 $\Omega$ for full-scale output. # VIDEO OUTPUT BUFFER AND OPTIONAL OUTPUT FILTER Output buffering on all six DACs is necessary to drive output devices, such as SD or HD monitors. Analog Devices produces a range of suitable op amps for this application, e.g., the AD8061. More information on line driver buffering circuits is given in the relevant op amps' data sheets. An optional analog reconstruction low-pass filter (LPF) may be required as an anti-imaging filter if the ADV7320/ADV7321 are connected to devices that require this filtering. The filter specifications vary with the application. **Table 38. External Filter Requirements** | Application | Oversampling | Cutoff<br>Frequency<br>(MHz) | Attenuation<br>-50 dB @<br>(MHz) | |-------------|--------------|------------------------------|----------------------------------| | SD | 2× | >6.5 | 20.5 | | SD | 16× | >6.5 | 209.5 | | PS | 1× | >12.5 | 14.5 | | PS | 8× | >12.5 | 203.5 | | HDTV | 1× | >30 | 44.25 | | HDTV | 2× | >30 | 118.5 | Figure 85. Example of Output Filter for SD, 16× Oversampling Figure 86. Filter Plot for Output Filter for SD, 16× Oversampling Figure 87. Example of Output Filter for PS, 8× Oversampling Figure 88. Example of Output Filter for HDTV, 2× Oversampling Table 39. Possible Output Rates from the ADV7320/ADV7321 | Input Mode Address<br>0x01, Bits 6 to 4 | PLL Address<br>0x00, Bit 1 | Output Rate<br>(MHz) | |-----------------------------------------|----------------------------|--------------------------| | SD Only | Off | 27 (2×) | | | On | 216 (16×) | | PS Only | Off | 27 (1×) | | | On | 216 (8×) | | HDTV Only | Off On | 74.25 (1×)<br>148.5 (2×) | Figure 89. Filter Plot for Output Filter for PS, 8× Oversampling Figure 90. Filter Plot for Output Filter for HDTV, 2× Oversampling ### **PCB BOARD LAYOUT** The ADV7320/ADV7321 are optimally designed for lowest noise performance of both radiated and conducted noise. To complement the excellent noise performance of the ADV7320/ADV7321, it is imperative that great care be given to the PC board layout. The layout should be optimized for lowest noise on the ADV7320/ ADV7321 power and ground lines. This can be achieved by shielding the digital inputs and providing good decoupling. The lead length between groups of $V_{AA}$ and AGND, $V_{DD}$ and DGND, and $V_{DD\_IO}$ and GND\_IO pins should be kept as short as possible to minimized inductive ringing. It is recommended that a 4-layer printed circuit board is used, with power and ground planes separating the layer of the signal carrying traces of the components and solder side layer. Component placement should be carefully considered in order to separate noisy circuits, such as crystal clocks, high speed logic circuitry, and analog circuitry. There should be a separate analog ground plane and a separate digital ground plane. Power planes should encompass a digital power plane and an analog power plane. The analog power plane should contain the DACs and all associated circuitry, $V_{\text{REF}}$ circuitry. The digital power plane should contain all logic circuitry. The analog and digital power planes should be individually connected to the common power plane at a single point through a suitable filtering device, such as a ferrite bead. DAC output traces on a PCB should be treated as transmission lines. It is recommended that the DACs be placed as close as possible to the output connector, with the analog output traces being as short as possible (less than 3 inches). The DAC termination resistors should be placed as close as possible to the DAC outputs and should overlay the PCB's ground plane. As well as minimizing reflections, short analog output traces will reduce noise pickup due to neighboring digital circuitry. To avoid crosstalk between the DAC outputs, it is recommended that as much space as possible be left between the tracks of the individual DAC output pins. The addition of ground tracks between outputs is also recommended. ### **Supply Decoupling** Noise on the analog power plane can be further reduced by the use of decoupling capacitors. Optimum performance is achieved by the use of 10 nF and 0.1 $\mu F$ ceramic capacitors. Each group of $V_{AA},\,V_{DD},$ or $V_{DD\_IO}$ pins should be individually decoupled to ground. This should be done by placing the capacitors as close as possible to the device with the capacitor leads as short as possible, thus minimizing lead inductance. A 1 $\mu F$ tantalum capacitor is recommended across the $V_{AA}$ supply in addition to 10 nF ceramic. See the circuit layout in Figure 91. ### **Digital Signal Interconnect** The digital signal lines should be isolated as much as possible from the analog outputs and other analog circuitry. Digital signal lines should not overlay the analog power plane. Due to the high clock rates used, avoid long clock lines to the ADV7320/ADV7321 to minimize noise pickup. Any active pull-up termination resistors for the digital inputs should be connected to the digital power plane and not the analog power plane. ### **Analog Signal Interconnect** Locate the ADV7320/ADV7321 as close as possible to the output connectors to minimize noise pickup and reflections due to impedance mismatch. For optimum performance, the analog outputs should each be source- and load-terminated, as shown in Figure 91. The termination resistors should be as close as possible to the ADV7320/ADV7321 to minimize reflections. For optimum performance, it is recommended that all decoupling and external components relating to the ADV7320/ADV7321 are located on the same side of the PCB and as close as possible to the ADV7320/ADV7321. Any unused inputs should be tied to ground. Figure 91. ADV7320/ADV7321 Circuit Layout ### APPENDIX 1—COPY GENERATION MANAGEMENT SYSTEM #### PS CGMS Data Registers 2 to 0 [Subaddresses 0x21, 0x22, 0x23] ### 525p Using the vertical blanking interval 525p system, 525p CGMS conforms to the CGMS-A EIA-J CPR1204-1 (March 1998) transfer method of video identification information and to the IEC61880 (1998) 525p/60 video system's analog interface for the video and accompanying data. When PS CGMS is enabled [Subaddress 0x12, Bit 6 = 1], CGMS data is inserted on Line 41. The 525p CGMS data registers are at Addresses 0x21, 0x22, and 0x23. ### 625p The 625p CGMS conforms to the IEC62375 (2004) 625p/50 video system's analog interface for the video and accompanying data using the vertical blanking interval. When PS CGMS is enabled [Subaddress 0x12, Bit 6 = 1], CGMS data is inserted on Line 43. The 625p CGMS data registers are at Addresses 0x22, and 0x23. ### **HD CGMS** [Address 0x12, Bit 6] The ADV7320/ADV7321 support copy generation management system (CGMS) in HDTV mode (720p and 1080i) in accordance with EIAJ CPR-1204-2. The HD CGMS data registers are found at Addresses 0x021, 0x22, and 0x23. ### **SD CGMS** ### Data Registers 2 to 0 [Subaddresses 0x59, 0x5A, 0x5B] The ADV7320/ADV7321 support copy generation management system (CGMS), conforming to the EIAJ CPR-1204 and ARIB TR-B15 standards. CGMS data is transmitted on Line 20 of the odd fields and Line 283 of even fields. Bits C/W05 and C/W06 control whether CGMS data is output on odd and even fields. CGMS data can be transmitted only when the ADV7320/ADV7321 is configured in NTSC mode. The CGMS data is 20 bits long. The CGMS data is preceded by a reference pulse of the same amplitude and duration as a CGMS bit; see Figure 94. ### **FUNCTION OF CGMS BITS** For Word 0 to 6 bits, Word 1 to 4 bits, and Word 2 to 6 bits CRC 6 bits, $CRC\ Polynomial = x6 + x + 1$ where default is preset to 111111. ### 720p System CGMS data is applied to Line 24 of the luminance vertical blanking interval. ### 1080i System CGMS data is applied to Line 19 and Line 582 of the luminance vertical blanking interval. ### **CGMS FUNCTIONALITY** If SD CGMS CRC [Address 0x59, Bit 4] or PS/HD CGMS CRC [Subaddress 0x12, Bit 7] is set to Logic 1, the last six bits, C19 to C14, which comprise the 6-bit CRC check sequence, are automatically calculated on the ADV7320/ADV7321. This calculation is based on the lower 14 bits (C0 to C13) of the data in the data registers and output with the remaining 14 bits to form the complete 20 bits of the CGMS data. The calculation of the CRC sequence is based on the polynomial $\times 6 + x + 1$ with a preset value of 111111. If SD CGMS CRC [Address 0x59, Bit 4] and PS/HD CGMS CRC [Address 0x12, Bit 7] are set to Logic 0, all 20 bits (C0 to C19) are output directly from the CGMS registers (CRC must be calculated by the user manually). Figure 92. Progressive Scan 525p CGMS Waveform (Line 41) Figure 93. Progressive Scan 625p CGMS-A Waveform (Line 43) Figure 94. Standard Definition CGMS Waveform Figure 95. HDTV 720p CGMS Waveform Figure 96. HDTV 1080i CGMS Waveform ### APPENDIX 2—SD WIDE SCREEN SIGNALING [Subaddresses 0x59, 0x5A, 0x5B] The ADV7320/ADV7321 support wide screen signaling (WSS) conforming to the ETS 300 294 standard. WSS data is transmitted on Line 23. WSS data can be transmitted only when the device is configured in PAL mode. The WSS data is 14 bits long, and the function of each of these bits is shown in Table 40. The WSS data is preceded by a run-in sequence and a start code; see Figure 97. If SD WSS [Address 0x59, Bit 7] is set to Logic 1, it enables the WSS data to be transmitted on Line 23. The latter portion of Line 23 (42.5 s from the falling edge of HSYNC) is available for the insertion of video. It is possible to blank the WSS portion of Line 23 with Subaddress 0x61, Bit 7. **Table 40. Function of WSS Bits** | Bit | | | | Description | | | |----------|-------|-----|----|------------------------------------|-------------|----------| | Bit 0 to | Bit 2 | | | Aspect Ratio/Format/Position | | | | Bit 3 | | | | Odd Parity Check of Bit 0 to Bit 2 | | | | ВО | B1 | B2 | В3 | Aspect Ratio | Format | Position | | 0 | 0 | 0 | 1 | 4:3 | Full Format | N/A | | 1 | 0 | 0 | 0 | 14:9 | Letterbox | Center | | 0 | 1 | 0 | 0 | 14:9 | Letterbox | Тор | | 1 | 1 | 0 | 1 | 16:9 | Letterbox | Center | | 0 | 0 | 1 | 0 | 16:9 | Letterbox | Тор | | 1 | 0 | 1 | 1 | >16:9 | Letterbox | Center | | 0 | 1 | 1 | 1 | 14:9 | Full Format | Center | | 1 | 1 | 1 | 0 | 16:9 | N/A | N/A | | 1 | 1 | 1 | 0 | 16:9 | | | | B4 | | | | | | | | 0 | | | | Camera Mode | | | | 1 | | | | Film Mode | | | | B5 | | | | | | | | 0 | | | | Standard Coding | | | | 1 | | | | Motion Adaptive Color Plus | | | | В6 | | | | | | | | 0 | | | | No Helper | | | | 1 | | | | Modulated Helper | | | | B7 | | | | Reserved | | | | В9 | | B10 | | | | | | 0 | | 0 | | No Open Subtitles | | | | 1 | | 0 | | Subtitles in Active Image Area | | | | 0 | | 1 | | Subtitles out of Active Image Area | | | | 1 | | 1 | | Reserved | | | | B11 | | | | | | | | 0 | | | | No Surround Sound Information | | | | 1 | | | | Surround Sound Mode | | | | B12 | | | | Reserved | | | | B13 | | | | Reserved | | | | | | | | | | | Figure 97. WSS Waveform Diagram ### APPENDIX 3—SD CLOSED CAPTIONING ### [Subaddresses 0x51 to 0x54] The ADV7320/ADV7321 support closed captioning conforming to the standard television synchronizing waveform for color transmission. Closed captioning is transmitted during the blanked active line time of Line 21 of the odd fields and Line 284 of the even fields. Closed captioning consists of a 7-cycle sinusoidal burst that is frequency and phase locked to the caption data. After the clock run-in signal, the blanking level is held for two data bits and is followed by Logic 1 start bit. Sixteen bits of data follow the start bit. These consist of two 8-bit bytes, seven data bits, and one odd parity bit. The data for these bytes is stored in the SD closed captioning registers [Addresses 0x53 to 0x54]. The ADV7320/ADV7321 also support the extended closed captioning operation, which is active during even fields and encoded on Scan Line 284. The data for this operation is stored in the SD closed captioning registers [Addresses 0x51 to 0x52]. All clock run-in signals and timing to support closed captioning on Lines 21 and 284 are generated automatically by the ADV7320/ ADV7321. All pixels inputs are ignored during Lines 21 and 284 if closed captioning is enabled. FCC Code of Federal Regulations (CFR) 47 section 15.119 and EIA608 describe the closed captioning information for Line 21 and Line 284. The ADV7320/ADV7321 use a single buffering method. This means that the closed captioning buffer is only 1 byte deep; therefore, there will be no frame delay in outputting the closed captioning data, unlike other 2-byte-deep buffering systems. The data must be loaded one line before it is output on Line 21 and Line 284. A typical implementation of this method is to use \$\overline{VSYNC}\$ to interrupt a microprocessor, which in turn will load the new data (2 bytes) in every field. If no new data is required for transmission, 0s must be inserted in both data registers; this is called nulling. It is also important to load control codes, all of which are double bytes, on Line 21, or a TV will not recognize them. If there is a message such as "Hello World" that has an odd number of characters, it is important to add a blank character at the end so that the end-of-caption, 2-byte control code lands in the same field. Figure 98. Closed Captioning Waveform, NTSC ### **APPENDIX 4—TEST PATTERNS** The ADV7320/ADV7321 can generate SD and HD test patterns. Figure 99. NTSC Color Bars Figure 100. PAL Color Bars Figure 101. NTSC Black Bar (–21 mV, 0 mV, 3.5 mV, 7 mV, 10.5 mV, 14 mV, 18 mV, 23 mV) Figure 102. PAL Black Bar (–21 mV, 0 mV, 3.5 mV, 7 mV, 10.5 mV, 14 mV, 18 mV, 23 mV) Figure 103. 525p Hatch Pattern Figure 104. 625p Hatch Pattern Figure 105. 525p Field Pattern Figure 106. 625p Field Pattern Figure 107. 525p Black Bar (-35 mV, 0 mV, 7 mV, 14 mV, 21 mV, 28 mV, 35 mV) Figure 108. 625p Black Bar (-35 mV, 0 mV, 7 mV, 14 mV, 21 mV, 28 mV, 5 mV) The register settings in Table 41 are used to generate an SD NTSC CVBS output on DAC A, S-video on DACs B and C, and YPrPb on DACs D, E, and F. Upon power-up, the subcarrier registers are programmed with the appropriate values for NTSC. All other registers are set as normal/default. Table 41. NTSC Test Pattern Register Writes | Subaddress | Register Setting | |------------|---------------------------------| | 0x00 | 0xFC | | 0x40 | 0x10 | | 0x42 | 0x40 | | 0x44 | 0x40 (internal test pattern on) | | 0x4A | 0x08 | For PAL CVBS output on DAC A, the same settings are used, except that Subaddress 0x40 is programmed to 0x11 and the $F_{SC}$ registers are programmed as shown in Table 42. Table 42. PAL F<sub>SC</sub> Register Writes | | U | | |------------|-------------------|------------------| | Subaddress | Description | Register Setting | | 0x4C | F <sub>SC</sub> 0 | 0xCB | | 0x4D | F <sub>sc</sub> 1 | 0x8A | | 0x4E | F <sub>SC</sub> 2 | 0x09 | | 0x4F | F <sub>SC</sub> 3 | 0x2A | Note that when programming the $F_{SC}$ registers, the user must write the values in the sequence $F_{SC}0$ , $F_{SC}1$ , $F_{SC}2$ , $F_{SC}3$ . The full $F_{SC}$ value to be written is only accepted after the $F_{SC}3$ write is complete. The register settings in Table 43 are used to generate a 525p hatch pattern on DAC D, E, and F. All other registers are set as normal/default. Table 43. 525p Test Pattern Register Writes. | Subaddress | Register Setting | |------------|------------------| | Ox00 | 0xFC | | 0x01 | 0x10 | | 0x10 | 0x00 | | 0x11 | 0x05 | | 0x16 | 0xA0 | | 0x17 | 0x80 | | 0x18 | 0x80 | For 625p hatch pattern on DAC D, the same register settings are used except that Subaddress 0x10 = 0x18. ### **APPENDIX 5—SD TIMING MODES** [Subaddress 0x4A] # MODE 0 (CCIR-656)—SLAVE OPTION (TIMING REGISTER 0 TR0 = X X X X X 0 0 0) The ADV7320/ADV7321 are controlled by the SAV (start active video) and EAV (end active video) time codes in the pixel data. All timing information is transmitted using a 4-byte synchronization pattern. A synchronization pattern is sent immediately before and after each line during active picture and retrace. If Pins \$\overline{S}\$\_VSYNC, \$\overline{S}\$\_HSYNC, and \$\overline{S}\$\_BLANK are not used, they should be tied high during this mode. Blank output is available. Figure 109. SD Slave Mode 0 # MODE 0 (CCIR-656)—MASTER OPTION (TIMING REGISTER 0 TR0 = X X X X X 0 0 1) The ADV7320/ADV7321 generate H, V, and F signals required for the SAV (start active video) and EAV (end active video) time codes in the CCIR656 standard. The H bit is output on $\overline{S_BLANK}$ , and the F bit is output on $\overline{S_VSYNC}$ . Figure 110. SD Master Mode 0, NTSC Figure 111. SD Master Mode 0, PAL Figure 112. SD Master Mode 0, Data Transitions # MODE 1—SLAVE OPTION (TIMING REGISTER 0 TR0 = X X X X X 0 1 0) In this mode, the ADV7320/ADV7321 accept horizontal sync and odd/even field signals. When $\overline{\text{HSYNC}}$ is low, a transition of the field input indicates a new frame, i.e., vertical retrace. The $\overline{\text{BLANK}}$ signal is optional. When the $\overline{\text{BLANK}}$ input is disabled, ADV7320/ADV7321 automatically blank all normally blank lines as per CCIR-624. $\overline{\text{HSYNC}}$ , $\overline{\text{BLANK}}$ , and $\overline{\text{FIELD}}$ are input on $\overline{\text{S\_HSYNC}}$ , $\overline{\text{S\_BLANK}}$ , and $\overline{\text{S\_VSYNC}}$ . Figure 113. SD Slave Mode 1 (NTSC) # MODE 1—MASTER OPTION (TIMING REGISTER 0 TR0 = X X X X X 0 1 1) In this mode, the ADV7320/ADV7321 <u>can generate</u> horizontal sync and odd/even field signals. When <u>HSYNC</u> is low, a transition of the field input indicates a new frame, i.e., vertical retrace. The <u>BLANK</u> signal is optional. When the <u>BLANK</u> input is disabled, ADV7320/ADV7321 automatically blank all normally blank lines as per CCIR-624. Pixel data is latched on the rising clock edge following the timing signal transitions. <u>HSYNC</u>, <u>BLANK</u>, and <u>FIELD</u> are output on <u>S\_HSYNC</u>, <u>S\_BLANK</u>, and <u>S\_VSYNC</u>. Figure 114. SD Slave Mode 1 (PAL) Figure 115. SD Timing Mode 1—Odd/Even Field Transitions Master/Slave #### MODE 2— SLAVE OPTION (TIMING REGISTER 0 TR0 = X X X X X 1 0 0) In this mode, the ADV7320/ADV7321 accept horizontal and vertical sync signals. A coincident low transition of both $\overline{\text{HSYNC}}$ and $\overline{\text{VSYNC}}$ inputs indicates the start of an odd field. A $\overline{\text{VSYNC}}$ low transition when $\overline{\text{HSYNC}}$ is high indicates the start of an even field. The $\overline{\text{BLANK}}$ signal is optional. When the $\overline{\text{BLANK}}$ input is disabled, ADV7320/ADV7321 automatically blank all normally blank lines as per CCIR-624. $\overline{\text{HSYNC}}$ , $\overline{\text{BLANK}}$ , and $\overline{\text{VSYNC}}$ are input on $\overline{\text{S\_HSYNC}}$ , $\overline{\text{S\_BLANK}}$ , and $\overline{\text{S\_VSYNC}}$ , respectively. Figure 116. SD Slave Mode 2 (NTSC) Figure 117. SD Slave Mode 2 (PAL) #### MODE 2—MASTER OPTION (TIMING REGISTER 0 TR0 = X X X X X 1 0 1) In this mode, the ADV7320/ADV7321 can generate horizontal and vertical sync signals. A coincident low transition of both HSYNC and VSYNC inputs indicates the start of an odd field. A $\overline{\text{VSYNC}}$ low transition when $\overline{\text{HSYNC}}$ is high indicates the start of an even field. The $\overline{\text{BLANK}}$ signal is optional. When the $\overline{\text{BLANK}}$ input is disabled, the ADV7320/ADV7321 automatically blank all normally blank lines as per CCIR-624. $\overline{\text{HSYNC}}$ , $\overline{\text{BLANK}}$ , and $\overline{\text{VSYNC}}$ are output on $\overline{\text{S-HSYNC}}$ , $\overline{\text{S-BLANK}}$ , and $\overline{\text{S-VSYNC}}$ , respectively. Figure 118. SD Timing Mode 2 Even-to-Odd Field Transition Master/Slave Figure 119. SD Timing Mode 2 Odd-to-Even Field Transition #### MODE 3—MASTER/SLAVE OPTION (TIMING REGISTER 0 TR0 = X X X X X 1 1 0 OR X X X X X 1 1 1) In this mode, the ADV7320/ADV7321 accept or generate horizontal sync and odd/even field signals. When HSYNC is high, a transition of the field input indicates a new frame, i.e., vertical retrace. The BLANK signal is optional. When the BLANK input is disabled, ADV7320/ADV7321 automatically blank all normally blank lines as per CCIR-624. HSYNC, BLANK, and VSYNC are output in master mode and input in slave mode on S\_VSYNC, S\_BLANK, and S\_VSYNC, respectively. Figure 120. SD Timing Mode 3 (NTSC) Figure 121. SD Timing Mode 3 (PAL) ## **APPENDIX 6—HD TIMING** ### APPENDIX 7—VIDEO OUTPUT LEVELS #### **HD YPrPb OUTPUT LEVELS** Figure 123. EIA 770.2 Standard Output Signals (525p/625p) Figure 124. EIA 770.1 Standard Output Signals (525p/625p) Figure 125. EIA 770.3 Standard Output Signals (1080i/720p) Figure 126. Output Levels for Full Input Selection #### **RGB OUTPUT LEVELS** Pattern: 100%/75% Color Bars Figure 127. PS RGB Output Levels Figure 128. PS RGB Output Levels—RGB Sync Enabled Figure 129. SD RGB Output Levels—RGB Sync Disabled Figure 130. SD RGB Output Levels—RGB Sync Enabled #### YPrPb LEVELS—SMPTE/EBU N10 Pattern: 100% Color Bars Figure 131. Pb Levels—NTSC Figure 132. Pb Levels—PAL Figure 133. Pr Levels—NTSC Figure 134. Pr Levels—PAL Figure 135. Y Levels—NTSC Figure 136. Y Levels—PAL Figure 137. NTSC Color Bars 75% Figure 138. NTSC Chroma Figure 139. NTSC Luma Figure 140. PAL Color Bars 75% Figure 141. PAL Chroma Figure 142. PAL Luma ## **APPENDIX 8—VIDEO STANDARDS** Figure 143. EAV/SAV Input Data Timing Diagram—SMPTE 274M Figure 144. EAV/SAV Input Data Timing Diagram—SMPTE 293M Figure 145. SMPTE 293M (525p) Figure 146. ITU-R BT.1358 (625p) Figure 147. SMPTE 296M (720p) Figure 148. SMPTE 274M (1080i) ### **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MS-026BCD Figure 149. 64-Lead Low Profile Quad Flat Package [LQFP] (ST-64-2) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |--------------------------|-------------------|-------------------------------------------------|----------------| | ADV7320KSTZ <sup>1</sup> | 0°C to 70°C | 64-Lead Low Profile Quad Flat<br>Package [LQFP] | ST-64-2 | | ADV7321KSTZ <sup>1</sup> | 0°C to 70°C | 64-Lead Low Profile Quad Flat<br>Package [LQFP] | ST-64-2 | | EVAL-ADV7320EB | | Evaluation Board | | | EVAL-ADV7321EB | | Evaluation Board | | <sup>&</sup>lt;sup>1</sup> Z = Pb-free part. www.analog.com