# High Speed, 5 V, 0.1 μF CMOS RS-232 Driver/Receiver Data Sheet ADM202 #### **FEATURES** 120 kB transmission rate Small (0.1 μF) charge pump capacitors Single 5 V power supply Meets TIA/EIA-232-E and V.28 specifications 2 drivers and 2 receivers On-board dc-to-dc converters ±9 V output swing with 5 V supply Low power BiCMOS: 2.5 mA I<sub>cc</sub> ±30 V receiver input levels #### **APPLICATIONS** Computers Peripherals Modems Printers Instruments #### **GENERAL DESCRIPTION** The ADM202 is a 2-channel RS-232 line driver/receiver pair designed to operate from a single 5 V power supply. A highly efficient on-chip charge pump design permits RS-232 levels to be developed using charge pump capacitors as small as 0.1 $\mu F$ . This converter generates $\pm 10$ V RS-232 output levels. The ADM202 meets or exceeds the TIA/EIA-232-E and V.28 specifications. Fast driver slew rates permit 120 kB operation, and high drive currents allow extended cable lengths. #### TYPICAL APPLICATION CIRCUIT IN RESISTOR ON EACH RS-232 INF Figure 1 An epitaxial BiCMOS construction minimizes power consumption to 10 mW and guards against latch-up. Overvoltage protection is provided, allowing the receiver inputs to withstand continuous voltages in excess of $\pm 30$ V. In addition, all pins contain ESD protection to levels greater than 2 kV. The ADM202 is available in a 16-lead PDIP and both narrow and wide 16-lead SOIC packages. # **TABLE OF CONTENTS** | Features1 | Typical Performance Characteristics6 | |-------------------------------------------------|--------------------------------------------| | Applications1 | Theory of Operation7 | | Typical Application Circuit | Applications Information8 | | General Description | Charge Pump DC-to-DC Voltage Converter8 | | Revision History | TTL/CMOS to RS-232 Transmitters (Drivers)8 | | Specifications | RS-232 to TTL/CMOS Receivers8 | | Absolute Maximum Ratings | Outline Dimensions9 | | ESD Caution | Ordering Guide | | Pin Configuration and Function Descriptions5 | | | | | | | | | REVISION HISTORY | | | REVISION HISTORY<br>8/2016—Rev. A to Rev. B | Changes to Table 24 | | | Changes to Table 2 | | 8/2016—Rev. A to Rev. B | | | 8/2016—Rev. A to Rev. B Updated FormatUniversal | Changes to Table 35 | | 8/2016—Rev. A to Rev. B Updated Format | Changes to Table 3 | | 8/2016—Rev. A to Rev. B Updated Format | Changes to Table 3 | | 8/2016—Rev. A to Rev. B Updated Format | Changes to Table 3 | | 8/2016—Rev. A to Rev. B Updated Format | Changes to Table 3 | # **SPECIFICATIONS** $V_{\rm CC}$ = 5 V $\pm$ 10%, (C1 to C4 = 0.1 $\mu F).$ All specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------| | OUTPUT VOLTAGE SWING | ±5 | ±9 | | V | $V_{CC}$ = 5 V ± 5%; T1 <sub>OUT</sub> and T2 <sub>OUT</sub> loaded with 3 k $\Omega$ to GND | | | ±5 | ±9 | | V | $V_{CC} = 5 \text{ V} \pm 10\%$ ; $T_A = 25^{\circ}\text{C}$ ; $T1_{OUT}$ and $T2_{OUT}$ loaded with 3 k $\Omega$ to GND | | V <sub>CC</sub> POWER SUPPLY CURRENT (I <sub>CC</sub> ) | | 2.5 | 6.0 | mA | No load; $T1_{IN}$ and $T2_{IN} = V_{CC}$ , or $T1_{IN}$ and $T2_{IN} = GND$ | | INPUT LOGIC THRESHOLD | | | | | | | Low, V <sub>INL</sub> | | | 0.8 | V | TX <sub>IN</sub> | | High, V <sub>INH</sub> | 2.4 | | | V | TX <sub>IN</sub> | | LOGIC PULL-UP CURRENT | | 12 | 25 | μΑ | $Tx_{IN} = 0 V$ | | RS-232 INPUT | | | | | | | Voltage Range | -30 | | +30 | V | | | Threshold | | | | | | | Low | 0.8 | 1.2 | | V | | | High | | 1.6 | 2.4 | V | | | Hysteresis | 0.2 | 0.4 | 1.0 | V | | | Resistance | 3 | 5 | 7 | kΩ | $T_A = 0$ °C to 85°C | | TTL/CMOS Output Voltage | | | | | | | Low, V <sub>OL</sub> | | | 0.4 | V | $I_{OUT} = 1.6 \text{ mA}$ | | High, V <sub>OH</sub> | 3.5 | | | V | $I_{OUT} = -1.0 \text{ mA}$ | | PROPAGATION DELAY | | 0.3 | 5 | μs | RS-232 to TTL | | TRANSITION REGION SLEW RATE | | 8 | | V/µs | $R_L = 3 \text{ k}\Omega$ , $C_L = 1000 \text{ pF}$ , measured from $+3 \text{ V}$ to $-3 \text{ V}$ or $-3 \text{ V}$ to $+3 \text{ V}$ | | BAUD RATE | 120 | | | kB | $R_L = 3 \text{ k}\Omega$ , $C_L = 1 \text{ nF}$ | | OUTPUT | | | | | | | Output Resistance | 300 | | | Ω | $V_{CC} = V + = V - = 0 V, V_{OUT} = \pm 2 V$ | | RS-232 Output Short-Circuit Current | | ±10 | ±60 | mA | | ## **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. #### Table 2. | 1 4014 21 | 1 autc 2. | | | | |-------------------------------------------|--------------------------------------------------------------------|--|--|--| | Parameter | Rating | | | | | V <sub>cc</sub> | 6 V | | | | | V+ | $(V_{CC} - 0.3 V)$ to +14 V | | | | | V- | +0.3 V to −14 V | | | | | Input Voltages | | | | | | T1 <sub>IN</sub> , T2 <sub>IN</sub> | $-0.3 \text{ V to } (V_{CC} + 0.3 \text{ V})$ | | | | | R1 <sub>IN</sub> , R2 <sub>IN</sub> | ±30 V | | | | | Output Voltages | | | | | | T1 <sub>OUT</sub> , T2 <sub>OUT</sub> | ((V+) + 0.3 V) to $((V-) - 0.3 V)$ | | | | | R1 <sub>out</sub> , R2 <sub>out</sub> | $-0.3 \mathrm{V}$ to $(\mathrm{V}_{\mathrm{CC}} + 0.3 \mathrm{V})$ | | | | | Short-Circuit Duration | | | | | | T1 <sub>OUT</sub> , T2 <sub>OUT</sub> | Continuous | | | | | Power Dissipation | | | | | | 16-Lead PDIP (N-16) | 470 mW | | | | | 16-Lead SOIC (R-16) | 600 mW | | | | | 16-Lead SOIC (RW-16) | 500 mW | | | | | Thermal Impedance, $\theta_{JA}$ | | | | | | 16-Lead PDIP (N-16) | 135°C/W | | | | | 16-Lead SOIC (R-16) | 105°C/W | | | | | 16-Lead SOIC (RW-16) | 105°C/W | | | | | Operating Temperature Range | | | | | | Commercial (J Version) | 0°C to 70°C | | | | | Storage Temperature Range -65°C to +150°C | | | | | | Lead Temperature Soldering | | | | | | Vapor Phase (60 sec) | 215°C | | | | | Infrared (15 sec) | 220°C | | | | | ESD Rating | >2000 V | | | | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. Pin Configuration **Table 3. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | C1+ | External Positive Capacitor 1 Connection. The positive terminal is connected to this pin. | | 2 | V+ | Internally Generated Positive Supply (+10 V nominal). | | 3 | C1- | External Negative Capacitor 1 Connection. The negative terminal is connected to this pin. | | 4 | C2+ | External Positive Capacitor 2 Connection. The positive terminal is connected to this pin. | | 5 | C2- | External Negative Capacitor 1 Connection. The negative terminal is connected to this pin. | | 6 | V- | Internally Generated Negative Supply (–10 V Nominal). | | 7, 14 | T2 <sub>OUT</sub> , T1 <sub>OUT</sub> | Transmitter (Driver) Outputs. These outputs are RS-232 levels (typically ±10 V). | | 8, 13 | R2 <sub>IN</sub> , R1 <sub>IN</sub> | Receiver Inputs. These inputs accept RS-232 signal levels. An internal 5 k $\Omega$ pull-down resistor to GND is connected on each of these inputs. | | 9, 12 | R2 <sub>OUT</sub> , R1 <sub>OUT</sub> | Receiver Outputs. These outputs are TTL/CMOS levels. | | 10, 11 | T2 <sub>IN</sub> , T1 <sub>IN</sub> | Transmitter (Driver) Inputs. These inputs accept TTL/CMOS levels. An internal 400 k $\Omega$ pull-up resistor to $V_{CC}$ is connected on each input. | | 15 | GND | Ground. This pin must be connected to 0 V. | | 16 | V <sub>cc</sub> | Power Supply Input, 5 V ± 10%. | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. Charge Pump V+, V- vs. Load Current Figure 4. Transmitter Slew Rate vs. Capacitive Load Figure 5. Transmitter Fully Loaded Slew Rate Figure 6. Transmitter (Tx) Output Voltage vs. Vcc Figure 7. Transmitter (Tx) Output Voltage vs. Load Current Figure 8. Transmitter Unloaded Slew Rate # THEORY OF OPERATION The ADM202 is an RS-232 driver/receiver designed to solve interface problems by meeting the TIA/EIA-232E specifications while using a single digital 5 V supply. The EIA standard requires that transmitters deliver $\pm 5$ V minimum on the transmission channel and that receivers can accept signal levels down to $\pm 3$ V. The device achieves this by integrating step-up voltage converters and level shifting transmitters and receivers on the same chip. CMOS technology keeps the power dissipation to an absolute minimum. The ADM202 contains an internal voltage doubler and a voltage inverter that generates $\pm 10$ V from the 5 V input. External 0.1 $\mu F$ capacitors are required for the internal voltage converter. ### APPLICATIONS INFORMATION The internal circuitry consists of three main sections, as follows: - A charge pump dc-to-dc voltage converter - TTL/CMOS to RS-232 transmitters - RS-232 to TTL/CMOS receivers #### **CHARGE PUMP DC-TO-DC VOLTAGE CONVERTER** The charge pump voltage converter consists of an oscillator and a switching matrix. The converter generates a $\pm 10$ V supply from the input 5 V level in two stages, using a switched capacitor technique as illustrated in Figure 9 and Figure 10. First, the 5 V input supply is doubled to 10 V using Capacitor C1 as the charge storage element. The 10 V level is then inverted to generate -10 V using C2 as the storage element. Capacitors C3 and C4 reduce the output ripple. Their values are not critical and can be reduced if higher levels of ripple are acceptable. The charge pump capacitors, C1 and C2, can also be reduced at the expense of higher output impedance on the V+ and V- supplies. The V+ and V- supplies can be used to power external circuitry if the current requirements are small. Figure 9. Charge Pump Voltage Doubler Figure 10. Charge Pump Voltage Inverter #### TTL/CMOS TO RS-232 TRANSMITTERS (DRIVERS) The drivers convert TTL/CMOS input levels into TIA/EIA-232-E output levels. With $V_{\rm CC}$ = 5 V and driving a typical TIA/EIA-232-E load, the output voltage swing is $\pm 9$ V. Even under worst case conditions, the drivers are guaranteed to meet the $\pm 5$ V TIA/EIA-232-E minimum requirement. The input threshold levels are both TTL and CMOS compatible with the switching threshold set at $V_{\rm CC}/4$ . With a nominal $V_{\rm CC}$ = 5 V, the switching threshold is 1.25 V typical. Unused inputs can be left unconnected, as an internal 400 k $\Omega$ pull-up resistor pulls them high, forcing the outputs into a low state. As required by the TIA/EIA-232-E standard, the slew rate is limited to less than 30 V/ $\mu$ s without the need for an external slew limiting capacitor, and the output impedance in the power-down state is greater than 300 $\Omega$ . #### **RS-232 TO TTL/CMOS RECEIVERS** The receivers are inverting level shifters that accept TIA/EIA-232-E input levels ( $\pm 5~V$ to $\pm 15~V$ ) and translate them into 5~V TTL/CMOS levels. The inputs have internal $5~k\Omega$ pull-down resistors to ground and are protected against overvoltages of up to $\pm 30~V$ . The guaranteed switching thresholds are 0.8 V (V\_INL) and 2.4 V (V\_INH), which are well within the $\pm 3~V$ TIA/EIA-232-E requirement. The low level threshold is deliberately positive because it ensures that an unconnected input is interpreted as a low level. The receivers have a Schmitt triggered input with a hysteresis level of 0.5 V. This hysteresis level ensures error free reception, both for noisy inputs and for inputs with slow transition times. # **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MS-001-BB Figure 11. 16-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-16) Dimensions shown in inches COMPLIANT TO JEDEC STANDARDS MS-012-AC CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 12. 16-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-16) Dimensions shown in millimeters and (inches) Rev. B | Page 9 of 10 COMPLIANT TO JEDEC STANDARDS MS-013-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 13. 16-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-16) Dimensions shown in millimeters and (inches) **ORDERING GUIDE** | Model <sup>1</sup> Temperature Range | | Package Description | Package Option | |--------------------------------------|-------------|-------------------------------------------------|----------------| | ADM202JNZ | 0°C to 70°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | | ADM202JRN | 0°C to 70°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM202JRN-REEL | 0°C to 70°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM202JRN-REEL7 | 0°C to 70°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM202JRNZ | 0°C to 70°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM202JRNZ-REEL | 0°C to 70°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM202JRNZ-REEL7 | 0°C to 70°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM202JRWZ | 0°C to 70°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16 | | ADM202JRWZ-REEL | 0°C to 70°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16 | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.