## CMOS 3 V/5 V, Wide Bandwidth Quad 2:1 Mux **ADG774** #### **FEATURES** Low Insertion Loss and On Resistance: 2.2 $\Omega$ Typical On Resistance Flatness 0.5 $\Omega$ Typical Automotive Temperature Range $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ -3 dB Bandwidth = 240 MHz Single 3 V/5 V Supply Operation Rail-to-Rail Operation Very Low Distortion: 0.5% Low Quiescent Supply Current (1 nA Typical) Fast Switching Times $t_{\text{ON}}$ 7 ns $t_{\text{OFF}}$ 4 ns TTL/CMOS Compatible APPLICATIONS USB 1.1 Signal Switching Circuits Cell Phones PDAs Battery-Powered Systems Communications Systems Data Acquisition Systems Token Ring 4 Mbps/16 Mbps Audio and Video Switching Relay Replacement #### **FUNCTIONAL BLOCK DIAGRAM** #### **GENERAL DESCRIPTION** The ADG774 is a monolithic CMOS device comprising four 2:1 multiplexer/demultiplexers with high impedance outputs. The CMOS process provides low power dissipation yet gives high switching speed and low on resistance. The on resistance variation is typically less than 0.5 $\Omega$ with an input signal ranging from 0 V to 5 V. The bandwidth of the ADG774 is greater than 200 MHz; this, coupled with low distortion (typically 0.5%), makes the part suitable for switching USB 1.1 data signals and fast Ethernet signals. The on resistance profile is very flat over the full analog input range ensuring excellent linearity and low distortion when switching audio signals. Fast switching speed, coupled with high signal bandwidth, also makes the parts suitable for video signal switching. CMOS construction ensures ultralow power dissipation, making the parts ideally suited for portable and battery-powered instruments. #### REV. C Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. The ADG774 operates from a single 3.3~V/5~V supply and is TTL logic compatible. The control logic for each switch is shown in the Truth Table. These switches conduct equally well in both directions when ON, and have an input signal range that extends to the supplies. In the OFF condition, signal levels up to the supplies are blocked. The ADG774 switches exhibit break-before-make switching action. #### PRODUCT HIGHLIGHTS - 1. Wide -3 dB Bandwidth, 240 MHz. - 2. Ultralow Power Dissipation. - Extended Signal Range. The ADG774 is fabricated on a CMOS process giving an increased signal range that fully extends to the supply rails. - 4. Low Leakage Over Temperature. - Break-Before-Make Switching. This prevents channel shorting when the switches are configured as a multiplexer. - 6. Crosstalk Typically -70 dB @ 30 MHz. - 7. Off Isolation Typically -60 dB @ 10 MHz. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © 2004 Analog Devices, Inc. All rights reserved. ## **ADG774—SPECIFICATIONS** **SINGLE SUPPLY** ( $V_{DD} = 5 \text{ V} \pm 10\%$ , GND = 0 V. All specifications $T_{MIN}$ to $T_{MAX}$ unless otherwise noted.) | | | B Version <sup>1</sup> -40°C to -40°C to | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | +25°C | +85°C | +125°C | Unit | Test Conditions/Comments | | | ANALOG SWITCH Analog Signal Range On Resistance (R <sub>ON</sub> ) | 2.2 | 5 | $0~\mathrm{V}$ to $\mathrm{V}_{\mathrm{DD}}$ | $V$ $\Omega$ typ $\Omega$ max | $V_D = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$ | | | On Resistance Match between Channels ( $\Delta R_{ON}$ ) On Resistance Flatness ( $R_{FLAT(ON)}$ ) | 0.15 | 0.5 | 0.5 | $\Omega$ typ $\Omega$ max $\Omega$ typ | $V_D = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$<br>$V_D = 0 \text{ V to } V_{DD}, I_S = -1 \text{ mA}$ | | | | | 1 | 1 | Ω max | | | | LEAKAGE CURRENTS Source OFF Leakage $I_S$ (OFF) Drain OFF Leakage $I_D$ (OFF) Channel ON Leakage $I_D$ , $I_S$ (ON) | $\pm 0.01$ $\pm 0.5$ $\pm 0.01$ $\pm 0.5$ $\pm 0.01$ $\pm 0.5$ | ±1<br>±1<br>±1 | ±1.5<br>±1.5<br>±1.5 | nA typ<br>nA max<br>nA typ<br>nA max<br>nA typ<br>nA max | $\begin{aligned} &V_D = 4.5 \text{ V}, V_S = 1 \text{ V}; V_D = 1 \text{ V}, V_S = 4.5 \text{ V}; \\ &\text{Test Circuit 2} \\ &V_D = 4.5 \text{ V}, V_S = 1 \text{ V}; V_D = 1 \text{ V}, V_S = 4.5 \text{ V}; \\ &\text{Test Circuit 2} \\ &V_D = V_S = 4.5 \text{ V}; V_D = V_S = 1 \text{ V}; \text{Test Circuit 3} \end{aligned}$ | | | | ±0.5 | ±1 | ±1.5 | IIA IIIax | | | | DIGITAL INPUTS Input High Voltage, $V_{INH}$ Input Low Voltage, $V_{INL}$ Input Current $I_{INL}$ or $I_{INH}$ | 0.001 | | 2.0<br>0.8 | V min<br>V max<br>µA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | | | $\pm 0.5$ | μA max | | | | DYNAMIC CHARACTERISTICS <sup>2</sup> t <sub>ON</sub> t <sub>OFF</sub> Break-Before-Make Time Delay, t <sub>D</sub> Off Isolation Channel-to-Channel Crosstalk Bandwidth -3 dB Distortion Charge Injection C <sub>S</sub> (OFF) | | 7<br>15<br>4<br>8<br>5<br>1<br>-65<br>-75<br>240<br>0.5<br>10 | 20<br>9 | ns typ ns max ns typ ns max ns typ ns min dB typ dB typ MHz typ % typ pC typ pF typ | $R_L = 100 \ \Omega, \ C_L = 35 \ pF,$ $V_S = +3 \ V; \ Test \ Circuit \ 4$ $R_L = 100 \ \Omega, \ C_L = 35 \ pF,$ $V_S = +3 \ V; \ Test \ Circuit \ 4$ $R_L = 100 \ \Omega, \ C_L = 35 \ pF,$ $V_{S1} = V_{S2} = +5 \ V; \ Test \ Circuit \ 5$ $R_L = 100 \ \Omega, \ f = 10 \ MHz; \ Test \ Circuit \ 7$ $R_L = 100 \ \Omega, \ f = 10 \ MHz; \ Test \ Circuit \ 8$ $R_L = 100 \ \Omega; \ Test \ Circuit \ 6$ $R_L = 100 \ \Omega$ $C_L = 1 \ nF; \ Test \ Circuit \ 9$ $f = 1 \ kHz$ | | | $C_D$ (OFF)<br>$C_D$ , $C_S$ (ON) | | 20<br>30 | | pF typ<br>pF typ | f = 1 kHz<br>f = 1 MHz | | | POWER REQUIREMENTS | | | | F- 3F | $V_{DD} = +5.5 \text{ V}$ Digital Inputs = 0 V or $V_{DD}$ | | | $ m I_{DD}$ $ m I_{IN}$ | 0.001 | 1 | 1 | μA max<br>μA typ<br>μA typ | $V_{\rm IN}$ = +5 V | | | I <sub>0</sub> | | 100 | | mA max | $V_S/V_D = 0 V$ | | REV. C -2- NOTES <sup>1</sup>Temperature range: B Version, -40°C to +125°C. <sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test. Specifications subject to change without notice. ## **SINGLE SUPPLY** ( $V_{DD}=3~V~\pm~10\%$ , GND = 0 V. All specifications $T_{MIN}$ to $T_{MAX}$ unless otherwise noted.) | Parameter | +25°C | B Version<br>-40°C to<br>+85°C | -40°C to<br>+125°C | Unit | Test Conditions/Comments | |------------------------------------------------------------------|-------|--------------------------------|------------------------|------------------|-------------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | | Analog Signal Range | | | 0 V to V <sub>DD</sub> | V | | | On Resistance (R <sub>ON</sub> ) | 4 | | | Ω typ | $V_D = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$ | | | | 8 | 9 | Ω max | | | On Resistance Match between | | | | | | | Channels ( $\Delta R_{ON}$ ) | 0.15 | | | Ω typ | $V_D = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$ | | | | 0.5 | 0.5 | Ω max | | | On Resistance Flatness (R <sub>FLAT(ON)</sub> ) | 2 | | | Ω typ | $V_D = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$ | | | | 4 | 4 | Ω max | | | LEAKAGE CURRENTS | | | | | | | Source OFF Leakage I <sub>S</sub> (OFF) | ±0.01 | | | nA typ | $V_D = 3 \text{ V}, V_S = 1 \text{ V}; V_D = 1 \text{ V}, V_S = 3 \text{ V};$ | | Source of 1 Leaninge 13 (011) | ±0.5 | ±1 | ±1.5 | nA max | Test Circuit 2 | | Drain OFF Leakage I <sub>D</sub> (OFF) | ±0.01 | | | nA typ | $V_D = 3 \text{ V}, V_S = 1 \text{ V}; V_D = 1 \text{ V}, V_S = 3 \text{ V};$ | | | ±0.5 | $\pm 1$ | ±1.5 | nA max | Test Circuit 2 | | Channel ON Leakage ID, IS (ON) | ±0.01 | | | nA typ | $V_D = V_S = 3 \text{ V}$ ; $V_D = V_S = 1 \text{ V}$ ; Test Circuit 3 | | <i>5 D, 5 C, 7</i> | ±0.5 | $\pm 1$ | ±1.5 | nA max | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | | 2.0 | V min | | | Input Low Voltage, V <sub>INI</sub> | | | 0.8 | V max | | | Input Current | | | 0.0 | V IIIax | | | I <sub>INL</sub> or I <sub>INH</sub> | 0.001 | | | μA typ | $V_{IN} = V_{INI}$ or $V_{INH}$ | | IINL OF IINH | 0.001 | | ±0.5 | μA max | VIN - VINL OF VINH | | DINIALIZA CILI DI CERRICEI CO <sup>2</sup> | | | | M 1 111021 | | | DYNAMIC CHARACTERISTICS <sup>2</sup> | | 0 | | | D = 100 O C = 25 "E | | $t_{ m ON}$ | | 8 | 0.1 | ns typ | $R_L = 100 \Omega$ , $C_L = 35 pF$ , | | <b>*</b> | | 16<br>5 | 21 | ns max | $V_S = +1.5 \text{ V}$ ; Test Circuit 4 | | $t_{\mathrm{OFF}}$ | | 10 | 11 | ns typ | $R_L = 100 \Omega$ , $C_L = 35 pF$ ,<br>$V_S = +1.5 V$ ; Test Circuit 4 | | Prook Potoro Mako Timo Dolov, t | | | 11 | ns max | $V_S = +1.5 V$ , Test Circuit 4<br>$R_L = 100 \Omega$ , $C_L = 35 pF$ , | | Break-Before-Make Time Delay, t <sub>D</sub> | | 5<br>1 | | ns typ<br>ns min | $V_{S1} = V_{S2} = 3 \text{ V}$ ; Test Circuit 5 | | Off Isolation | | -65 | | dB typ | $R_{L} = 50 \Omega$ , $f = 10 MHz$ ; Test Circuit 7 | | Channel-to-Channel Crosstalk | | -75 | | dB typ | $R_L = 50 \Omega$ , $f = 10 MHz$ ; Test Circuit 8 | | Bandwidth –3 dB | | 240 | | MHz typ | $R_L = 50 \Omega$ ; Test Circuit 6 | | Distortion | | 2 | | % typ | $R_L = 50 \Omega$ | | Charge Injection | | 3 | | pC typ | $C_L = 1 \text{ nF}$ ; Test Circuit 9 | | C <sub>S</sub> (OFF) | | 10 | | pE typ<br>pF typ | f = 1 kHz | | $C_D$ (OFF) | | 20 | | pF typ | f = 1 kHz | | $C_D$ , $C_S$ (ON) | | 30 | | pF typ | f = 1 MHz | | | | | | T JT | | | POWER REQUIREMENTS | | | | | $V_{DD} = +3.3 \text{ V}$ Digital Inputs = 0 V or V | | T | | 1 | 1 | IIA marr | Digital Inputs = $0 \text{ V or V}_{DD}$ | | $I_{ m DD}$ | 0.001 | 1 | 1 | μA max | | | I | 0.001 | 1 | 1 | μA typ<br>μA typ | $V_{IN} = +3 \text{ V}$ | | $egin{array}{l} I_{ m IN} & & & & & & & & & & & & & & & & & & &$ | | 1<br>100 | 1 | mA typ<br>mA max | $V_{IN} - +3 V$ $V_S/V_D = 0 V$ | | NOTES | | 100 | | IIII I III aX | * 8/ * D — 0 * | NOTES Specifications subject to change without notice. Table I. Truth Table | EN | IN | D1 | D2 | <b>D</b> 3 | D4 | Function | |----|----|------|------|------------|------|----------| | 1 | X | Hi-Z | Hi-Z | Hi-Z | Hi-Z | DISABLE | | 0 | 0 | S1A | S2A | S3A | S4A | IN = 0 | | 0 | 1 | S1B | S2B | S3B | S4B | IN = 1 | REV. C -3- <sup>&</sup>lt;sup>1</sup>Temperature range: B Version, -40°C to +125°C. <sup>2</sup>Guaranteed by design, not subject to production test. ### | QSOP Package, Power Dissipation566 mW | |----------------------------------------------| | $\theta_{JA}$ Thermal Impedance149.97°C/W | | Lead Temperature, Soldering (10 sec) 300°C | | I R Reflow, Peak Temperature (<20 sec) 235°C | | ESD | #### NOTES <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time. <sup>2</sup>Overvoltages at IN, S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given. #### **ORDERING GUIDE** | Model | Temperature Range | Package Descriptions | Package Options | |-------------------|-------------------|---------------------------------------|-----------------| | ADG774BR | −40°C to +125°C | Standard Small Outline Package (SOIC) | R-16 | | ADG774BR-REEL | −40°C to +125°C | Standard Small Outline Package (SOIC) | R-16 | | ADG774BR-REEL7 | −40°C to +125°C | Standard Small Outline Package (SOIC) | R-16 | | ADG774BRZ* | −40°C to +125°C | Standard Small Outline Package (SOIC) | R-16 | | ADG774BRZ-REEL* | −40°C to +125°C | Standard Small Outline Package (SOIC) | R-16 | | ADG774BRZ-REEL7* | −40°C to +125°C | Standard Small Outline Package (SOIC) | R-16 | | ADG774BRQ | −40°C to +125°C | Shrink Small Outline Package (QSOP) | RQ-16 | | ADG774BRQ-REEL | −40°C to +125°C | Shrink Small Outline Package (QSOP) | RQ-16 | | ADG774BRQ-REEL7 | −40°C to +125°C | Shrink Small Outline Package (QSOP) | RQ-16 | | ADG774BRQZ* | −40°C to +125°C | Shrink Small Outline Package (QSOP) | RQ-16 | | ADG774BRQZ-REEL* | −40°C to +125°C | Shrink Small Outline Package (QSOP) | RQ-16 | | ADG774BRQZ-REEL7* | −40°C to +125°C | Shrink Small Outline Package (QSOP) | RQ-16 | <sup>\*</sup>Z = Pb-free part. ### CAUTION\_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG774 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. -4- REV. C ## PIN CONFIGURATION (SOIC/QSOP) ### **TERMINOLOGY** | $\overline{ m V_{DD}}$ | Most Positive Power Supply Potential. | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | GND | Ground (0 V) Reference. | | S | Source Terminal. May be an input or output. | | D | Drain Terminal. May be an input or output. | | IN | Logic Control Input. | | $\overline{\mathrm{EN}}$ | Logic Control Input. | | $R_{ON}$ | Ohmic Resistance between D and S. | | $\Delta R_{ON}$ | On Resistance Match between any Two Channels, i.e., $R_{\rm ON}$ max – $R_{\rm ON}$ min. | | $R_{FLAT(ON)} \\$ | Flatness is defined as the difference between the maximum and minimum value of on resistance as measured over the specified analog signal range. | | I <sub>S</sub> (OFF) | Source Leakage Current with the Switch OFF. | | $I_D$ (OFF) | Drain Leakage Current with the Switch OFF. | | $I_D$ , $I_S$ (ON) | Channel Leakage Current with the Switch ON. | | $V_{D}(V_{S})$ | Analog Voltage on Terminals D, S. | | $C_{S}$ (OFF) | OFF Switch Source Capacitance. | | $C_D$ (OFF) | OFF Switch Drain Capacitance. | | $C_D$ , $C_S$ (ON) | ON Switch Capacitance. | | $t_{ON}$ | Delay between Applying the Digital Control Input and the Output Switching on. See Test Circuit 4. | | $t_{OFF}$ | Delay between Applying the Digital Control Input and the Output Switching Off. | | $t_{\mathrm{D}}$ | OFF Time or ON Time Measured between the 90% Points of Both Switches, When Switching from One Address State to Another. See Test Circuit 5. | | Crosstalk | A Measure of Unwanted Signal that is Coupled through from One Channel to Another as a Result of Parasitic Capacitance. | | Off Isolation | A Measure of Unwanted Signal Coupling through an OFF Switch. | | Bandwidth | Frequency Response of the Switch in the ON State Measured at 3 dB Down. | | Distortion | $R_{ m FLAT(ON)}/R_{ m L}$ | REV. C –5– ### **ADG774**—Typical Performance Characteristics TPC 1. On Resistance as a Function of $V_D\left(V_S\right)$ for Various Single Supplies TPC 2. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures with 5 V Single Supplies TPC 3. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures with 3 V Single Supplies TPC 4. On Response vs. Frequency TPC 5. Off Isolation vs. Frequency TPC 6. Crosstalk vs. Frequency -6- REV. C TPC 7. Charge Injection vs. Source Voltage Figure 1. Loop Back Figure 2. Line Termination Figure 3. Line Clamp REV. C -7- ### **Test Circuits** Test Circuit 2. Off Leakage Test Circuit 3. On Leakage Test Circuit 4. Switching Times Test Circuit 5. Break-Before-Make Time Delay -8- REV. C Test Circuit 7. Channel-to-Channel Crosstalk Test Circuit 9. Charge Injection REV. C –9– ### **OUTLINE DIMENSIONS** # 16-Lead Standard Small Outline Package [SOIC] Narrow Body (R-16) Dimensions shown in millimeters and (inches) ### COMPLIANT TO JEDEC STANDARDS MS-012AC CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN ### 16-Lead Shrink Small Outline Package [QSOP] (RQ-16) Dimensions shown in inches COMPLIANT TO JEDEC STANDARDS MO-137AB -10- REV. C # **Revision History** | Location | Page | |------------------------------------------------|-----------| | /04—Data Sheet changed from REV. B to REV. C. | | | Added APPLICATIONS | 1 | | Changes to ORDERING GUIDE | 4 | | 0/03—Data Sheet changed from REV. A to REV. B. | | | Jpdated formatting | Universal | | Renumbered TPCs amd Figures | Universal | | Changes to FEATURES | 1 | | Changes to APPLICATIONS | 1 | | Changes to PRODUCT HIGHLIGHTS | 1 | | Changes to SPECIFICATIONS | 2 | | Changes to ABSOLUTE MAXIMUM RATINGS | 4 | | Jpdated ORDERING GUIDE | 4 | | Delete Figure 2 | 7 | | Jpdated OUTLINE DIMENSIONS | 10 | | /03—Data Sheet changed from REV. 0 to REV. A. | | | Renumbered TPCs and Figures | Universal | | Jpdated OUTLINE DIMENSIONS | 8 | REV. C -11-