# Low Capacitance, Low Charge Injection, $\pm 15 \text{ V/} + 12 \text{ V } i \text{CMOS SPST in SOT-} 23$ ADG1201/ADG1202 #### **FEATURES** 2.4 pF off capacitance <1 pC charge injection Low leakage; 0.6 nA maximum @ 85°C 120 $\Omega$ on resistance Fully specified at $\pm15$ V, $\pm12$ V No V<sub>L</sub> supply required 3 V logic-compatible inputs Rail-to-rail operation 6-lead SOT-23 package #### **APPLICATIONS** Automatic test equipment Data acquisition systems Battery-powered systems Sample-and-hold systems Audio signal routing Video signal routing Communication systems #### **GENERAL DESCRIPTION** The ADG1201/ADG1202 are monolithic complementary metal-oxide semiconductor (CMOS) devices containing an SPST switch designed in an *i*CMOS® (industrial CMOS) process. *i*CMOS is a modular manufacturing process combining high voltage CMOS and bipolar technologies. It enables the development of a wide range of high performance analog ICs capable of 33 V operation in a footprint that no previous generation of high voltage parts has been able to achieve. Unlike analog ICs using conventional CMOS processes, *i*CMOS components can tolerate high supply voltages while providing increased performance, dramatically lower power consumption, and reduced package size. The ultralow capacitance and charge injection of these switches make them ideal solutions for data acquisition and sample-and-hold applications, where low glitch and fast settling are required. Fast switching speed coupled with high signal bandwidth make the parts suitable for video signal switching. #### **FUNCTIONAL BLOCK DIAGRAM** *i*CMOS construction ensures ultralow power dissipation, making the parts ideally suited for portable and battery-powered instruments. The ADG1201/ADG1202 contain a single-pole/single-throw (SPST) switch. Figure 1 shows that with a logic input of 1, the switch of the ADG1201 is closed and that of the ADG1202 is open. Each switch conducts equally well in both directions when on and has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked. #### **PRODUCT HIGHLIGHTS** - 1. Ultralow capacitance. - 2. <1 pC charge injection. - 3. Ultralow leakage. - 4. 3 V logic-compatible digital inputs: $V_{IH} = 2.0 \text{ V}$ , $V_{IL} = 0.8 \text{ V}$ . - 5. No V<sub>L</sub> logic power supply required. - 6. SOT-23 package. ## **TABLE OF CONTENTS** | Features | 1 | |--------------------------|---| | Applications | 1 | | Functional Block Diagram | 1 | | General Description | 1 | | Product Highlights | 1 | | Revision History | 2 | | Specifications | 3 | | Dual Supply | 3 | | Single Supply | | | Ausorute Maximum Ratings | | |---------------------------------------------|----| | ESD Caution | | | Pin Configuration and Function Descriptions | | | Typical Performance Characteristics | | | Test Circuits | | | Terminology | 12 | | Outline Dimensions | | | Ordering Guide | 13 | ### **REVISION HISTORY** 2/08—Revision 0: Initial Version # **SPECIFICATIONS** ### **DUAL SUPPLY** $V_{\text{DD}}$ = 15 V $\pm$ 10%, $V_{\text{SS}}$ = –15 V $\pm$ 10%, GND = 0 V, unless otherwise noted. Table 1. | | | B Vers | | | | | |-----------------------------------------------------|--------|--------|------------------------------------|--------------|--------------------------------------------------------------------------------|--| | Parameter | | | –40°C to<br>+125°C | Unit | Test Conditions/Comments | | | ANALOG SWITCH | | | | | | | | Analog Signal Range | | | $V_{\text{DD}}$ to $V_{\text{SS}}$ | V | | | | On Resistance (Ron) | 120 | | | Ωtyp | $V_{DD} = +13.5 \text{ V}, V_{SS} = -13.5 \text{ V}$ | | | | 200 | 240 | 270 | Ω max | $V_S = \pm 10 \text{ V}, I_S = -1 \text{ mA}$ ; see Figure 20 | | | On Resistance Flatness (RFLAT(ON)) | 20 | | | Ωtyp | $V_s = -5 \text{ V}$ , 0 V, and $+5 \text{ V}$ ; $I_s = -1 \text{ mA}$ | | | | 60 | 72 | 79 | $\Omega$ max | | | | LEAKAGE CURRENTS | | | | | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$ | | | Source Off Leakage, I <sub>s</sub> (Off) | ±0.004 | | | nA typ | $V_S = \pm 10 \text{ V}, V_D = \pm 10 \text{ V}; \text{ see Figure 21}$ | | | | ±0.1 | ±0.6 | ±1 | nA max | | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.004 | | | nA typ | $V_S = \pm 10 \text{ V}, V_D = \pm 10 \text{ V}; \text{ see Figure 21}$ | | | | ±0.1 | ±0.6 | ±1 | nA max | | | | Channel On Leakage, ID, IS (On) | ±0.04 | | | nA typ | $V_S = V_D = \pm 10 \text{ V}$ ; see Figure 22 | | | | ±0.15 | ±0.6 | ±1 | nA max | _ | | | DIGITAL INPUTS | | | | | | | | Input High Voltage, V <sub>INH</sub> | | | 2.0 | V min | | | | Input Low Voltage, V <sub>INL</sub> | | | 0.8 | V max | | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | | | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | • | | | ±0.1 | μA max | | | | Digital Input Capacitance, C <sub>IN</sub> | 2.5 | | | pF typ | | | | DYNAMIC CHARACTERISTICS <sup>2</sup> | | | | 1 7 | | | | t <sub>on</sub> | 140 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | | 170 | 200 | 230 | ns max | V <sub>s</sub> = 10 V; see Figure 26 | | | t <sub>OFF</sub> | 90 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | | 105 | 130 | 141 | ns max | V <sub>s</sub> = 10 V; see Figure 26 | | | Charge Injection | -0.8 | | | pC typ | $V_s = 0 \text{ V}, R_s = 0 \Omega, C_L = 1 \text{ nF}; \text{ see Figure 27}$ | | | Off Isolation | 80 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 23 | | | Total Harmonic Distortion + Noise | 0.15 | | | % typ | $R_L = 10 \text{ k}\Omega$ , 5 V rms, $f = 20 \text{ Hz}$ to $20 \text{ kHz}$ | | | –3 dB Bandwidth | 660 | | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 24 | | | C <sub>s</sub> (Off) | 2.4 | | | pF typ | $V_s = 0 \text{ V, } f = 1 \text{ MHz}$ | | | | 3 | | | pF max | $V_{s} = 0 \text{ V, } f = 1 \text{ MHz}$ | | | C <sub>D</sub> (Off) | 2.8 | | | pF typ | $V_S = 0 V$ , $f = 1 MHz$ | | | | 3.3 | | | pF max | $V_{s} = 0 \text{ V, } f = 1 \text{ MHz}$ | | | C <sub>D</sub> , C <sub>s</sub> (On) | 4.7 | | | pF typ | $V_S = 0 V$ , $f = 1 MHz$ | | | 25, 25 (3.1) | 5.6 | | | pF max | $V_S = 0 \text{ V, } f = 1 \text{ MHz}$ | | | POWER REQUIREMENTS | | | | F | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$ | | | IDD | 0.001 | | | μA typ | Digital inputs = $0 \text{ V or } V_{DD}$ | | | | 0.001 | | 1.0 | μA max | 2.3.3.1193.5 | | | $I_{DD}$ | 60 | | | μΑ typ | Digital inputs = 5 V | | | טטו | | | 95 | μΑ typ | Digital lilpats – 5 v | | | I <sub>SS</sub> | 0.001 | | 93 | μΑ max | Digital inputs = $0 \text{ V}$ , $5 \text{ V}$ or $V_{DD}$ | | | | 0.001 | | | ι μπιγρ | Digital ilipats – o v, J v ol voo | | | 155 | | | 1.0 | μA max | | | $<sup>^1</sup>$ Temperature range for B version is $-40^\circ\text{C}$ to $+125^\circ\text{C}.$ $^2$ Guaranteed by design, not subject to production test. ### **SINGLE SUPPLY** $V_{DD}$ = 12 V $\pm$ 10%, $V_{SS}$ = 0 V, GND = 0 V, unless otherwise noted. Table 2. | | B Version <sup>1</sup> | | | | | |----------------------------------------------------------|------------------------|----------|------------------|-----------|--------------------------------------------------------------------------------------------------| | | | −40°C to | −40°C to | | | | Parameter | 25°C | +85°C | +125°C | Unit | Test Conditions/Comments | | ANALOG SWITCH | | | | | | | Analog Signal Range | | | $0V$ to $V_{DD}$ | V | | | On Resistance (R <sub>ON</sub> ) | 300 | | | Ωtyp | $V_{DD} = 10.8 \text{ V}, V_{SS} = 0 \text{ V}$ | | | 475 | 567 | 625 | Ω max | $V_S = 0 \text{ V to } 10 \text{ V, } I_S = -1 \text{ mA; see Figure } 20$ | | On Resistance Flatness (R <sub>FLAT(ON)</sub> ) | 60 | | | Ωtyp | $V_S = 3 \text{ V}, 6 \text{ V}, \text{ and } 9 \text{ V}, I_S = -1 \text{ mA}$ | | LEAKAGE CURRENTS | | | | | $V_{DD} = 13.2 \text{ V}, V_{SS} = 0 \text{ V}$ | | Source Off Leakage, Is (Off) | ±0.006 | | | nA typ | $V_S = 1 \text{ V or } 10 \text{ V}, V_D = 10 \text{ V or } 1 \text{ V}; \text{ see Figure } 21$ | | | ±0.1 | ±0.6 | ±1 | nA max | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.006 | | | nA typ | $V_S = 1 \text{ V or } 10 \text{ V}, V_D = 10 \text{ V or } 1 \text{ V}; \text{ see Figure } 21$ | | | ±0.1 | ±0.6 | ±1 | nA max | | | Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On) | ±0.04 | | | nA typ | $V_S = V_D = 1 \text{ V or } 10 \text{ V}$ ; see Figure 22 | | | ±0.15 | ±0.6 | ±1 | nA max | | | DIGITAL INPUTS | | | | | | | Input High Voltage, VINH | | | 2.0 | V min | | | Input Low Voltage, VINL | | | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.001 | | | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | | ±0.1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 3 | | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>2</sup> | | | | | | | t <sub>ON</sub> | 190 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | 250 | 295 | 340 | ns max | V <sub>S</sub> = 8 V; see Figure 26 | | t <sub>OFF</sub> | 120 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | 155 | 190 | 210 | ns max | $V_S = 8 \text{ V}$ ; see Figure 26 | | Charge Injection | 0.8 | | | pC typ | $V_S = 6 \text{ V}$ , $R_S = 0 \Omega$ , $C_L = 1 \text{ nF}$ ; see Figure 27 | | Off Isolation | 80 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 23 | | -3 dB Bandwidth | 520 | | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 24 | | C <sub>s</sub> (Off) | 2.7 | | | pF typ | $V_S = 6 \text{ V}, f = 1 \text{ MHz}$ | | | 3.3 | | | pF max | $V_S = 6 \text{ V}, f = 1 \text{ MHz}$ | | C <sub>D</sub> (Off) | 3.1 | | | pF typ | $V_S = 6 \text{ V}, f = 1 \text{ MHz}$ | | | 3.6 | | | pF max | $V_S = 6 \text{ V}, f = 1 \text{ MHz}$ | | $C_D$ , $C_S$ (On) | 5.3 | | | pF typ | $V_S = 6 \text{ V}, f = 1 \text{ MHz}$ | | | 6.3 | | | pF max | $V_S = 6 \text{ V}, f = 1 \text{ MHz}$ | | POWER REQUIREMENTS | | | | | $V_{DD} = 13.2 \text{ V}$ | | I <sub>DD</sub> | 0.001 | | | μA typ | Digital inputs = $0 \text{ V or V}_{DD}$ | | | | | 1.0 | μA max | | | I <sub>DD</sub> | 60 | | | μA typ | Digital inputs = 5 V | | | | | 95 | μA max | | | $V_{DD}$ | | | +5/+16.5 | V min/max | $V_{SS} = 0 \text{ V, GND} = 0 \text{ V}$ | $<sup>^1</sup>$ Temperature range for B version is $-40^\circ\text{C}$ to $+125^\circ\text{C}.$ $^2$ Guaranteed by design, not subject to production test. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 3. | 1 autc 3. | | |-------------------------------------------------------|------------------------------------------------------------------------------------| | Parameter | Rating | | V <sub>DD</sub> to V <sub>SS</sub> | 35 V | | V <sub>DD</sub> to GND | −0.3 V to +25 V | | V <sub>ss</sub> to GND | +0.3 V to −25 V | | Analog Inputs <sup>1</sup> | $V_{SS}$ – 0.3 V to $V_{DD}$ + 0.3 V or 30 mA, whichever occurs first | | Digital Inputs <sup>1</sup> | GND – $0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$ or 30 mA, whichever occurs first | | Peak Current, S or D | 100 mA (pulsed at 1 ms, 10% duty cycle maximum) | | Continuous Current per<br>Channel, S or D | 30 mA | | Operating Temperature Range<br>Industrial (B Version) | −40°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 150°C | | 6 Lead SOT-23 | | | $\theta_{JA}$ , Thermal Impedance | 229.6°C/W | | $\theta_{JC}$ , Thermal Impedance | 91.99°C/W | | Reflow Soldering Peak<br>Temperature, Pb-free | 260°C | <sup>&</sup>lt;sup>1</sup> Overvoltages at IN, S, or D are clamped by internal diodes. Current should be limited to the maximum ratings given. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. SOT-23 Pin Configuration ### **Table 4. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|-----------------|---------------------------------------------| | 1 | V <sub>DD</sub> | Most Positive Power Supply Potential. | | 2 | GND | Ground (0 V) Reference. | | 3 | $V_{SS}$ | Most Negative Power Supply Potential. | | 4 | S | Source Terminal. Can be an input or output. | | 5 | D | Drain Terminal. Can be an input or output. | | 6 | IN | Logic Control Input. | #### Table 5. ADG1201/ADG1202 Truth Table | ADG1201 IN | ADG1202 IN | 02 IN Switch Condition | | |------------|------------|------------------------|--| | 1 | 0 | On | | | 0 | 1 | Off | | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. On Resistance as a Function of $V_D$ ( $V_S$ ) for Dual Supply Figure 4. On Resistance as a Function of $V_D$ ( $V_S$ ) for Dual Supply Figure 5. On Resistance as a Function of $V_D$ ( $V_S$ ) for Single Supply Figure 6. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures, Dual Supply Figure 7. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures, Single Supply Figure 8. Leakage Currents as a Function of Temperature, Dual Supply Figure 9. Leakage Currents as a Function of Temperature, Dual Supply Figure 10. Leakage Currents as a Function of Temperature, Single Supply Figure 11. IDD vs. Logic Level Figure 12. Charge Injection vs. Source Voltage Figure 13. T<sub>ON</sub>/T<sub>OFF</sub> Times vs. Temperature Figure 14. Off Isolation vs. Frequency Figure 15. On Response vs. Frequency Figure 16. THD + N vs. Frequency Figure 17. Capacitance vs. Input Voltage, Dual Supply Figure 18. Capacitance vs. Input Voltage, Single Supply Figure 19. ACPSRR vs. Frequency ### **TEST CIRCUITS** Figure 20. On Resistance Figure 21. Off Leakage V<sub>DD</sub> V<sub>SS</sub> 0.1μF V<sub>DD</sub> V<sub>SS</sub> 0.1μF NETWORK ANALYZER 50Ω V<sub>S</sub> 50Ω V<sub>S</sub> FL V<sub>OUT</sub> SOU V<sub>S</sub> V<sub>OUT</sub> V<sub>OUT</sub> V<sub>S</sub> OFF ISOLATION = 20 LOG Figure 23. Off Isolation Figure 24. Bandwidth Figure 25. THD + Noise Figure 26. Switching Times Figure 27. Charge Injection ### **TERMINOLOGY** $I_{DD}$ The positive supply current. $I_{ss}$ The negative supply current. $\mathbf{V}_{\mathrm{D}}\left(\mathbf{V}_{\mathrm{S}}\right)$ The analog voltage on Terminal D and Terminal S. Ron The ohmic resistance between D and S. R<sub>FLAT(ON)</sub> Flatness is defined as the difference between the maximum and minimum value of on resistance, as measured over the specified analog signal range. Is (Off) The source leakage current with the switch off. ID (Off) The drain leakage current with the switch off. $I_D$ , $I_S$ (On) The channel leakage current with the switch on. V<sub>ny</sub> The maximum input voltage for Logic 0. $m V_{INH}$ The minimum input voltage for Logic 1. $I_{INL}(I_{INH})$ The input current of the digital input. Cs (Off) The off switch source capacitance, measured with reference to ground. C<sub>D</sub> (Off) The off switch drain capacitance, measured with reference to ground. #### $C_D$ , $C_S$ (On) The on switch capacitance, measured with reference to ground. $C_{IN}$ The digital input capacitance. ton The delay between applying the digital control input and the output switching on. See Figure 26. tor The delay between applying the digital control input and the output switching off. See Figure 26. ### **Charge Injection** A measure of the glitch impulse transferred from the digital input to the analog output during switching. #### Off Isolation A measure of unwanted signal coupling through an off switch. #### Crosstalk A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance. #### **Bandwidth** The frequency at which the output is attenuated by 3 dB. #### On Response The frequency response of the on switch. #### **Insertion Loss** The loss due to the on resistance of the switch. #### THD + N The ratio of the harmonic amplitude plus noise of the signal to the fundamental. #### ACPSRR (AC Power Supply Rejection Ratio) Measures the ability of a part to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p. The ratio of the amplitude of signal on the output to the amplitude of the modulation is the ACPSRR. ## **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-178-AB Figure 28. 6-Lead Small Outline Transistor Package [SOT-23] (RJ-6) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model Temperature Range | | Package Description | Package Option | Branding | |--------------------------------|-----------------|--------------------------------------------------|----------------|----------| | ADG1201BRJZ-R2 <sup>1</sup> | -40°C to +125°C | 6-Lead Small Outline Transistor Package [SOT-23] | RJ-6 | S25 | | ADG1201BRJZ-REEL7 <sup>1</sup> | -40°C to +125°C | 6-Lead Small Outline Transistor Package [SOT-23] | RJ-6 | S25 | | ADG1202BRJZ-R2 <sup>1</sup> | −40°C to +125°C | 6-Lead Small Outline Transistor Package [SOT-23] | RJ-6 | S26 | | ADG1202BRJZ-REEL7 <sup>1</sup> | -40°C to +125°C | 6-Lead Small Outline Transistor Package [SOT-23] | RJ-6 | S26 | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. | ٨ | n | <b>C</b> 1 | 100 | 11 | /AF | ነ በ 1 | 101 | 7 | |---|---|------------|-----|-----|-----|-------|-----|----| | A | U | ti I | ΙZΙ | JI. | /AI | )G1 | ΙZΙ | JZ | # NOTES # **NOTES** **NOTES**