# 900 MHz ISM Band Analog RF Front End ADF9010 #### **FEATURES** 840 MHz to 960 MHz ISM bands Rx baseband analog low-pass filtering and PGA Integrated RF Tx upconverter Integrated integer-N PLL and VCO Integrated Tx PA preamplifier Differential fully balanced architectures 3.3 V supply Low power mode: <1 mA power-down current Programmable Rx LPF cutoff 330 kHz, 880 kHz, 1.76 MHz, and bypass Rx PGA gain settings: 3 dB to 24 dB in 3 dB steps Low noise BiCMOS technology 48-lead, 7 mm × 7 mm LFCSP # **APPLICATIONS** 900 MHz RFID readers Unlicensed band 900 MHz applications # **GENERAL DESCRIPTION** The ADF9010 is a fully integrated RF Tx modulator and Rx analog baseband front end that operates in the frequency range from 840 MHz to 960 MHz. The receive path consists of a fully differential I/Q baseband PGA, low-pass filter, and general signal conditioning before connecting to an Rx ADC for baseband conversion. The Rx LPF gain ranges from 3 dB to 24 dB, programmable in 3 dB steps. The Rx LPF features four programmable modes with cutoff frequencies of 330 kHz, 880 kHz, and 1.76 MHz, or the filter can be bypassed if necessary. #### **FUNCTIONAL BLOCK DIAGRAM** The transmit path consists of a fully integrated differential Tx direct I/Q upconverter with a high linearity PA driver amplifier. It converts a baseband I/Q signal to an RF carrier-based signal between 840 MHz and 960 MHz. The highly linear transmit signal path ensures low output distortion. Complete local oscillator (LO) signal generation is integrated on chip, including the integer-N synthesizer and VCO, which generate the required I and Q signals for transmit I/Q upconversion. The LO signal is also available at the output to drive an external RF demodulator. Control of all the on-chip registers is via a simple 3-wire serial interface. The device operates with a power supply ranging from 3.15 V to 3.45 V and can be powered down when not in use. # ADF9010\* PRODUCT PAGE QUICK LINKS Last Content Update: 02/23/2017 # COMPARABLE PARTS 🖳 View a parametric search of comparable parts. # **EVALUATION KITS** · ADF9010 Evaluation Board # **DOCUMENTATION** # **Data Sheet** ADF9010: 900 MHz ISM Band Analog RF Front End Preliminary Data Sheet # **User Guides** - UG-423: Evaluation Board for the ADF9010 RF Front End - UG-476: PLL Software Installation Guide # TOOLS AND SIMULATIONS $\Box$ - ADIsimPLL™ - ADIsimRF # REFERENCE MATERIALS 🖵 # **Product Selection Guide** RF Source Booklet # **DESIGN RESOURCES** - · ADF9010 Material Declaration - PCN-PDN Information - · Quality And Reliability - Symbols and Footprints # **DISCUSSIONS** View all ADF9010 EngineerZone Discussions. # SAMPLE AND BUY 🖵 Visit the product page to see pricing options. # **TECHNICAL SUPPORT** Submit a technical question or find your regional support number. # DOCUMENT FEEDBACK 🖳 Submit feedback for this data sheet. # **TABLE OF CONTENTS** | Features | |----------------------------------------------| | Applications | | Functional Block Diagram | | General Description | | Revision History | | Specifications | | Transmit Characteristics | | Receive Baseband Characteristics | | Integer-N PLL and VCO Characteristics5 | | Write Timing Characteristics 6 | | Absolute Maximum Ratings | | Transistor Count | | ESD Caution | | Pin Configuration and Function Descriptions8 | | Typical Performance Characteristics | | Circuit Description | | Rx Section | | LO Section | | R Counter | 12 | |---------------------------|----| | A and B Counters | 12 | | Tx Section | 14 | | Interfacing | 14 | | Latch Structure | 15 | | Control Latch | 21 | | Tx Latch | 21 | | Rx Calibration Latch | 21 | | LO Latch | 22 | | Rx Latch | 22 | | Initialization | 22 | | Interfacing | 22 | | Applications Information | 23 | | Demodulator Connection | 23 | | LO and Tx Output Matching | 24 | | PCB Design Guidelines | 24 | | Outline Dimensions | 25 | | Ordering Guide | 25 | # **REVISION HISTORY** 8/08—Revision 0: Initial Version # **SPECIFICATIONS** # TRANSMIT CHARACTERISTICS $AV_{DD} = DV_{DD} = 3.3 \text{ V} \pm 5\%$ , AGND = DGND = GND = 0 V, $T_A = 25^{\circ}\text{C}$ , dBm refers to 50 $\Omega$ , 1.4 V p-p differential sine waves in quadrature on a 500 mV dc bias, baseband frequency = 1 MHz, unless otherwise noted. Table 1. | | BV | ersion <sup>1</sup> | | | | |---------------------------------------------------|-----------------|---------------------|------|--------|----------------------------------------------------------------------------| | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | | TRANSMIT MODULATOR CHARACTERISTICS | | | | | | | Operating Frequency Range | 840 | | 960 | MHz | Range over which uncompensated sideband suppression < -30 dBc | | Output Power | | 3 | | dBm | V <sub>IQ</sub> = 1.4 V p-p differential | | Output P1 dB | | 10 | | dBm | | | Carrier Feedthrough | | -40 | | dBm | | | Sideband Suppression | | -46 | | dBc | | | Output IP3 | | 24 | | dBm | Pout = -4 dBm per tone, 10 MHz and 12 MHz baseband input frequencies used. | | Noise Floor | | -158 | | dBm/Hz | | | TRANSMIT BASEBAND CHARACTERISTICS | | | | | | | Input Impedance of Each Pin | | 4 | | kΩ typ | Single-ended frequencies up to 2 MHz | | Input Capacitance of Each Pin | | 3 | | pF | At 10 MHz | | Input Signal Level | | 1.4 | | V p-p | Measured differentially at I or Q | | Common-Mode Output Level | | 0.6 | | ٧ | | | Tx Baseband 3 dB Bandwidth | | 20 | | MHz | | | POWER SUPPLIES | | | | | | | Voltage Supply | 3.15 | | 3.45 | ٧ | | | $I_{DD}$ | | | | | | | Digital IDD | | 5 | 6 | mA | | | Rx Baseband | | 70 | 80 | mA | Maximum gain settings | | Tx Modulator | | 140 | | mA | Full power, baseband inputs biased at 0.5 V | | LO Synthesizer and VCO | | 140 | | mA | + 5 dBm LO power setting selected | | Total I <sub>DD</sub> | | 360 | 410 | mA | | | Power-Down | | | | | | | $Rx V_{DD}$ | | | 1 | mA | | | $AV_DD$ | | 1 | 20 | μΑ | | | $DV_{DD}$ | | 1 | 20 | μΑ | | | LOGIC INPUTS (SERIAL INTERFACE) | | | | | | | Input High Voltage, V <sub>INH</sub> | 1.4 | | | V | 1.8 V logic compatible | | Input Low Voltage, V <sub>INL</sub> | | | 0.4 | V | | | Input Current, I <sub>INH</sub> /I <sub>INL</sub> | | | ±1 | μΑ | | | Input Capacitance, C <sub>IN</sub> | | | 5 | pF | | | LOGIC OUTPUTS (MUXOUT) | | | | | | | Output High Voltage, V <sub>OH</sub> | $DV_{DD} - 0.4$ | | | V | $I_{OL} = 500 \mu A$ | | Output Low Voltage, Vol | | | 0.4 | ٧ | $I_{OH} = 500 \mu A$ | $<sup>^{1}</sup>$ Operating temperature range for the B version is $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}.$ # RECEIVE BASEBAND CHARACTERISTICS $AV_{DD} = DV_{DD} = 3.3 \ V \pm 5\%, AGND = DGND = GND = 0 \ V, T_A = 25 ^{\circ}C, dBm \ refers \ to \ 50 \ \Omega, 1.4 \ V \ p-p \ differential sine waves in quadrature on a 500 mV dc bias, baseband frequency = 1 MHz, unless otherwise noted.$ Table 2. | B Version <sup>1</sup> | | | | | | | | | | | | | |-----------------------------------------------------|-----|------------|-----|-------------|------------------------------------|--|--|--|--|--|--|--| | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | | | | | | | | | RECEIVE BASEBAND PGA | | | | | | | | | | | | | | Highest Voltage Gain | | 24 | | dB | | | | | | | | | | Lowest Voltage Gain | | 3 | | dB | | | | | | | | | | Gain Control Range | | 18 | | dB | Programmable using 3-bit interface | | | | | | | | | Gain Control Step | | 3 | | dB | | | | | | | | | | Noise Spectral Density (Referred to Input) | | 3.5 | | nV/√Hz | At maximum PGA gain | | | | | | | | | RECEIVE BASEBAND FILTERS | | | | | | | | | | | | | | 3 dB Cutoff Frequency (Mode 0) | | 320 | | kHz | After filter calibration | | | | | | | | | Gain Flatness | | | 0.5 | dB | Typical from dc to 90 kHz | | | | | | | | | Differential Group Delay | | 500 | | μs | DC to 360 kHz | | | | | | | | | | | | 150 | μs | 170 kHz to 310 kHz | | | | | | | | | Attenuation Template | | | | | After filter calibration | | | | | | | | | @ 330 kHz Offset | | -3 | | dB | | | | | | | | | | @ 500 kHz Offset | | -8 | | dB | | | | | | | | | | @ 1 MHz Offset | | -28 | | dB | | | | | | | | | | 3 dB Cutoff Frequency (Mode 1) | | 880 | | kHz | After filter calibration | | | | | | | | | Gain Flatness | | | 0.5 | dB | DC to 90 kHz | | | | | | | | | Differential Group Delay | | 500 | | μs | DC to 360 kHz | | | | | | | | | , , | | | 150 | μs | 170 kHz to 310 kHz | | | | | | | | | Attenuation Template | | | | ' | After filter calibration | | | | | | | | | @ 880 kHz Offset | | -3 | | dB | | | | | | | | | | @ 2 MHz Offset | | -17 | | dB | | | | | | | | | | @ 4 MHz Offset | | -38 | | dB | | | | | | | | | | 3 dB Cutoff Frequency (Mode 2) | | 1.76 | | MHz | After filter calibration | | | | | | | | | Gain Flatness | | | 0.5 | dB | DC to 90 kHz | | | | | | | | | Differential Group Delay | | 500 | 0.0 | μs | DC to 360 kHz | | | | | | | | | Zine. cinaa. Cioap Zeia) | | | 150 | μs | 170 kHz to 310 kHz | | | | | | | | | Attenuation Template | | | 150 | μ | After filter calibration | | | | | | | | | @ 1.76 MHz Offset | | -3 | | dB | /ittel intel campitation | | | | | | | | | @ 4 MHz Offset | | -18 | | dB | | | | | | | | | | @ 8 MHz Offset | | -38 | | dB | | | | | | | | | | @ 16 MHz Offset | | -60 | | dB | | | | | | | | | | 3 dB Cutoff Frequency (Mode 3) | | 4 | | MHz | After filter calibration | | | | | | | | | Gain Flatness | | | 0.5 | dB | DC to 90 kHz | | | | | | | | | Differential Group Delay | | 500 | 0.5 | μs | DC to 360 kHz | | | | | | | | | @ 2 MHz Offset | | -0.5 | | dΒ | DC to 300 KHZ | | | | | | | | | @ 4 MHz Offset | | -0.5<br>-2 | | dB | | | | | | | | | | Input Impedance of Each Pin | | -2 | | ub | | | | | | | | | | @ 24 dB gain | | 250 | | Ω | | | | | | | | | | @ 24 db gain<br>@ 3 dB gain | | 250<br>4 | | kΩ | | | | | | | | | | | | | | | At 10 MHz | | | | | | | | | Input Capacitance of Each Pin<br>Input Signal Level | | 3 | 2 | pF<br>V n n | | | | | | | | | | . • | | 1.65 | 2 | V p-p<br>V | Measured differentially at I or Q | | | | | | | | | Common-Mode Output Level | | 1.65 | | | On Rx baseband outputs | | | | | | | | | Maximum Residual DC | | 150 | | mV | Baseband gain 0 dB – 27 dB | | | | | | | | $<sup>^{1}</sup>$ Operating temperature range for the B version is $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}.$ # **INTEGER-N PLL AND VCO CHARACTERISTICS** Table 3. | | | <b>B</b> Version | 1 | | | |-----------------------------------------------------------|------|------------------|--------------------|--------|-------------------------------------------------------------------------------------------| | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | | COOPERATING FREQUENCY | 3360 | | 3840 | MHz | | | O OUTPUT CHARACTERISTICS | | | | | Measured at LO output (900 MHz) | | VCO Control Voltage Sensitivity | | 8 | | MHz/V | 3.6 GHz VCO frequency (taking into account divide by 4) | | Harmonic Content (Second) | | -27 | | dBc | | | Harmonic Content (Third) | | -14 | | dBc | | | Frequency Pushing (Open Loop) | | 1.2 | | MHz/V | | | Frequency Pulling (Open Loop) | | 10 | | Hz | Into 2.00 VSWR load. | | Lock Time | | 1000 | | μs | 10 kHz loop bandwidth | | Output Power | | -4 to +5 | | dBm | LO outputs combined in a 1:1 transformer; programmable in 3 dB steps | | Output Power Variation | | ±3 | | dB | | | NOISE CHARACTERISTICS | | | | | Measured at LO output (900 MHz) | | VCO Phase Noise Performance <sup>2</sup> | | | | | | | @ 100 kHz Offset | | -120 | | dBc/Hz | | | @ 1 MHz Offset | | -141 | | dBc/Hz | | | @ 10 MHz Offset | | -154 | | dBc/Hz | | | In-Band Phase Noise <sup>3, 4</sup> | | -96 | | dBc/Hz | @ 1 kHz offset from carrier | | Normalized In-Band Phase Noise Floor <sup>3, 4</sup> | | -220 | | dBc/Hz | | | Spurious Frequencies at Output Channel Spacing | | -70 | | dBc | 900 MHz offset, 1 MHz PFD frequency, 250 kHz<br>channel spacing; loop bandwidth = 7.5 kHz | | PHASE DETECTOR | | | | | | | Phase Detector Frequency⁵ | | | 8 | MHz | | | Maximum Allowable Prescaler Output Frequency <sup>6</sup> | | | 325 | MHz | | | CHARGE PUMP | | | | | | | I <sub>CP</sub> Sink/Source | | | | | With $R_{SET} = 4.7 \text{ k}\Omega$ | | High Value | | 5 | | mA | | | Low Value | | 0.625 | | mA | | | R <sub>SET</sub> Range | 2.7 | | 10 | kΩ | | | Icp Three-State Leakage Current | | 0.2 | | nA | | | Sink and Source Current Matching | | 2 | | % | $1.25 \text{ V} \leq \text{V}_{CP} \leq 2.5 \text{ V}$ | | $I_{CP}$ vs. $V_{CP}$ | | 1.5 | | % | 1.25 V ≤ V <sub>CP</sub> ≤ 2.5 V | | I <sub>CP</sub> vs. Temperature | | 2 | | % | $V_{CP} = 2.0 \text{ V}$ | | PLL REFERENCE | | | | | | | Reference Clock Frequency | 10 | | 104 | MHz | | | Reference Clock Sensitivity | 0.7 | | $PLLV_{\text{DD}}$ | V p-p | | | Reference Input Capacitance | | 5 | | pF | | | REF <sub>IN</sub> Input Current | | | ±100 | μA | | <sup>&</sup>lt;sup>1</sup> Operating temperature range for the B version is -40°C to +85°C. <sup>&</sup>lt;sup>2</sup> The noise of the VCO is measured in open-loop conditions. <sup>3</sup> The phase noise is measured with the EVAL-ADF9010EBZ1 evaluation board and the Agilent E5052A spectrum analyzer. The spectrum analyzer provides the REF<sub>IN</sub> for the synthesizer; offset frequency = 1 kHz. $<sup>^{4}</sup>$ f<sub>REFIN</sub> = 10 MHz; f<sub>PFD</sub> = 1000 kHz; N = 3600; loop BW = 25 kHz. <sup>&</sup>lt;sup>5</sup> Guaranteed by design. Sample tested to ensure compliance. <sup>6</sup> This is the maximum operating frequency of the CMOS counters. The prescaler value should be chosen to ensure that the RF input is divided down to a frequency that is less than this value. # WRITE TIMING CHARACTERISTICS $AV_{DD} = DV_{DD} = 3.3 \ V \pm 5\%; AGND = DGND = GND = 0 \ V; T_A = 25 ^{\circ}C, guaranteed \ by \ design, \ but \ not \ production \ tested.$ Table 4. | Parameter | Limit at t <sub>MIN</sub> to t <sub>MAX</sub> (B Version) | Unit | Test Conditions/Comments | |-----------------------|-----------------------------------------------------------|--------|--------------------------------------------------| | t <sub>1</sub> | 10 | ns min | S <sub>DATA</sub> to S <sub>CLK</sub> setup time | | $t_2$ | 10 | ns min | S <sub>DATA</sub> to S <sub>CLK</sub> hold time | | t <sub>3</sub> | 25 | ns min | S <sub>CLK</sub> high duration | | t <sub>4</sub> | 25 | ns min | S <sub>CLK</sub> low duration | | <b>t</b> <sub>5</sub> | 10 | ns min | S <sub>CLK</sub> to S <sub>LE</sub> setup time | | t <sub>6</sub> | 20 | ns min | S <sub>LE</sub> pulse width | Figure 2. Write Timing Diagram # **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C unless otherwise noted. Table 5. | Parameter | Rating | |----------------------------------------------------------------------------------|----------------------------------------------| | DV <sub>DD</sub> , RxV <sub>DD</sub> , AV <sub>DD</sub> to GND <sup>1</sup> | -0.3 V to +3.9 V | | $RxV_{DD}$ , $AV_{DD}$ to $DV_{DD}$ | −0.3 V to +0.3 V | | V <sub>P</sub> to GND¹ | −0.3 V to +5.5 V | | Digital I/O Voltage to GND <sup>1</sup> | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Analog I/O Voltage to GND <sup>1</sup> | $-0.3 \text{ V to AV}_{DD} + 0.3 \text{ V}$ | | Charge Pump Voltage to GND <sup>1</sup> | $-0.3 \text{ V to V}_{P} \text{ to GND}^{1}$ | | REF <sub>IN</sub> , LO <sub>EXT</sub> P, LO <sub>EXT</sub> N to GND <sup>1</sup> | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | LO <sub>EXT</sub> P to LO <sub>EXT</sub> N | ±320 mV | | Operating Temperature Range | | | Industrial (B Version) | −40°C to +85°C | | Storage Temperature Range | −65°C to +150°C | | Maximum Junction Temperature | 150°C | | LCSP $\theta_{JA}$ Thermal Impedance | 26°C/W | | Reflow Soldering | | | Peak Temperature | 260°C/W | | Time at Peak Temperature | 40 sec | $<sup>^{1}</sup>$ GND = AGND = DGND = 0 V. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. This device is a high-performance RF integrated circuit with an ESD rating of <0.5 kV and is ESD sensitive. Proper precautions should be taken for handling and assembly. # TRANSISTOR COUNT The ADF9010 transistor count is 40,454 (CMOS) and 994 (bipolar). # **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 6. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |-------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | Rx <sub>IN</sub> IP, Rx <sub>IN</sub> IN | Input/Complementary In-Phase Input to the Receive Filter Stage. | | 3, 46 | RxV <sub>DD</sub> | Receiver Filter Power Supply. This voltage ranges from 3.15 V to 3.45 V. Decoupling capacitors to the analog ground plane should be placed as close as possible to this pin. $RxV_{DD}$ must be the same value as $AV_{DD}$ and $DV_{DD}$ . | | 4, 5 | LO <sub>OUT</sub> N, LO <sub>OUT</sub> P | Buffered Local Oscillator Output. These outputs are used to provide the LO for the external RF demodulator. These require an RF choke to AV <sub>DD</sub> and a dc bypass capacitor before connection to a demodulator. | | 6, 12, 18, 24, 44 | AGND | Analog Ground. This is the ground return path of analog circuitry. | | 7 | DGND | Digital Ground. | | 8 | REF <sub>IN</sub> | PLL Reference Input. This is a CMOS input with a nominal threshold of $V_{DD}/2$ and a dc equivalent input resistance of 100 k $\Omega$ (see Figure 13). This input can be driven from a TTL or CMOS crystal oscillator, or it should be ac-coupled. | | 9, 37 | DV <sub>DD</sub> | Digital Power Supply. This voltage ranges from 3.15 V to 3.45 V. Decoupling capacitors to the digital ground plane should be placed as close as possible to this pin. $DV_{DD}$ must be the same value as $AV_{DD}$ . | | 10 | V <sub>P</sub> | This pin supplies the voltage to the charge pump. If the internal VCO is used, it should equal $AV_{DD}$ and $DV_{DD}$ . If an external VCO is used, the voltage can be $AV_{DD} < V_P < 5.5$ V. | | 11 | СР | Charge Pump Output. When enabled, this pin provides $\pm l_{\mathbb{C}^p}$ to the external loop filter, which in turn drives the external VCO. | | 13 | Ст | A capacitor connected to this pin is used to roll off noise from the VCO. It should be decoupled to AGND with a value of 10 nF. The output voltage on this part is proportional to temperature. At ambient temperature, the voltage is 2.0 V. | | 14 | C <sub>EXT</sub> 1 | A capacitor connected to this pin is used to roll off noise from the VCO. It should be decoupled to AGND with a value of 10 nF. | | 15 | C <sub>EXT</sub> 2 | A capacitor connected to this pin is used to roll off noise from the VCO. It should be decoupled to AGND with a value of 10 nF. | | 16, 21, 29 | AV <sub>DD</sub> | Analog Power Supply. This voltage ranges from 3.15 V to 3.45 V. Decoupling capacitors to the analog ground plane should be placed as close as possible to this pin. $AV_{DD}$ must be the same value as $DV_{DD}$ . | | Pin No. | Mnemonic | Description | |---------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 | V <sub>TUNE</sub> | Control Input to the VCO. This input determines the VCO frequency and is derived from filtering the CP output. | | 19, 20 | LO <sub>EXT</sub> P, LO <sub>EXT</sub> N | Single-Ended External VCO Input of $50 \Omega$ . This is used if the ADF9010 utilizes an optional external VCO. These pins are internally dc-biased and must be ac-coupled. AC-couple LO <sub>EXT</sub> N to ground with 100 pF and ac-couple the VCO signal with 100 pF through LO <sub>EXT</sub> P. | | 22, 23 | ТхоитР, ТхоитN | Buffered Tx Output. These pins contain the Tx output signal, which can be combined in a balun for best results. | | 25, 26 | Tx <sub>BB</sub> QN, Tx <sub>BB</sub> QP | Baseband Quadrature Phase Input/Complementary Input to the Transmit Modulator. | | 27, 28 | Tx <sub>BB</sub> IP, Tx <sub>BB</sub> IN | Baseband In-Phase Input/Complementary to the Transmit Modulator. | | 30 | R <sub>SET</sub> | Connecting a resistor between this pin and AGND sets the maximum charge pump output current. The nominal voltage potential at the R <sub>SET</sub> pin is 0.66 V. The relationship between I <sub>CP</sub> and R <sub>SET</sub> is $I_{CPMAX} = 25.5/R_{SET}$ | | | | where: $R_{SET}$ is 5.1 k $\Omega$ . $I_{CPMAX}$ is 5 mA. | | 31 | C <sub>EXT</sub> 4 | A capacitor connected to this pin is used to roll off noise from the VCO. It should be decoupled to AGND with a value of 10 nF. | | 32 | С <sub>ЕХТ</sub> З | A capacitor connected to this pin is used to roll off noise from the VCO. It should be decoupled to AGND with a value of 10 nF. | | 33, 34 | Rx <sub>BB</sub> QN, Rx <sub>BB</sub> QP | Output/Complementary Filtered Quadrature Signals from the Receive Filter Stage. The filtered output is passed to the baseband MxFE chip. | | 35, 36 | Rx <sub>BB</sub> IP, Rx <sub>BB</sub> IN | Output/Complementary Filtered In-Phase from the Receive Filter Stage. The filtered output is passed to the baseband MxFE chip. | | 38 | CE | Chip Enable. A Logic 0 on this pin powers down the device. A Logic 1 on this pin enables the device depending on the status of the power-down bits. | | 39 | S <sub>CLK</sub> | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 24-bit shift register on the S <sub>CLK</sub> rising edge. This is a high impedance CMOS input. | | 40 | S <sub>DATA</sub> | Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This is a high impedance CMOS input. | | 41 | S <sub>LE</sub> | Load Enable, CMOS Input. When LE goes high, the data stored in the shift register is loaded into one of the four latches; the latch uses the control bits. | | 42 | MUXOUT | This multiplexer output allows either the PLL lock detect, the scaled VCO frequency, or the scaled PLL reference frequency to be accessed externally. | | 43 | OVF | A rising edge on this pin drops the gain of the Rx path by 6 dB. This is used to rapidly drop the gain if the ADC detects an overload. | | 45 | NC | No Connect. | | 47, 48 | Rx <sub>IN</sub> QP, Rx <sub>IN</sub> QN | Input/Complementary Quadrature Input to the Receive Filter Stage. | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. LO Phase Noise (900 MHz, Including Open-Loop VCO Noise) Figure 5. Single Sideband Tx Power Output (dBm) vs. LO frequency (Hz) with Supply and Temperature Variations; Outputs Combined in 50:100 Balun Figure 6. Power Output vs. Baseband Input Power with Supply and Temperature Variations Figure 7. Output IP3 (dBm) vs. LO Frequency (Hz), with Supply and Temperature Variations; Two-Tone Test (10 MHz and 12 MHz Baseband Input Frequencies) Figure 8. Unwanted Sideband Suppression (dBc) vs. LO Frequency (Hz) with Supply and Temperature Variations Figure 9. Second- and Third-Order Distortion, Sideband Suppression (dBc), Carrier Feedthrough (dBm) and SBS P<sub>OUT</sub> vs. Baseband Differential Input Level; LO Frequency = 900 MHz Figure 10. Single Sideband Power vs. Baseband Input Frequency, with Supply and Temperature Variations; Maximum Gain Setting Selected; LO Frequency = 900 MHz Figure 11. Rx Filter Performance, Power vs. Input Frequency # CIRCUIT DESCRIPTION #### **Rx SECTION** The Rx section of the ADF9010 features programmable baseband low-pass filters. These are used to amplify the desired Rx signal from the demodulator while removing the unwanted portion to ensure no antialiasing occurs in the Rx ADC. These filters have a programmable gain stage, allowing gain to be selected from 3 dB to 24 dB in steps of 3 dB. The bandwidth of these filters is also programmable, allowing 3 dB cutoff frequencies of 330 kHz, 880 kHz, and 1.76 MHz, along with a bypass mode. The filters utilize a fourth-order Bessel transfer function (see the Specifications section for more information). If desired, the filter stage can be bypassed. Additionally, a rising edge on the OVF pin reduces the gain of the Rx amplifiers by 6 dB. This is to correct a potential overflow of the input to the ADC. Updating the Rx calibration latch with the calibration bit enabled calibrates the filter to remove any dc offset. The 3 dB cutoff frequency (fc) of the filters is calibrated also. # **LO SECTION** # **LO Reference Input Section** The LO input stage is shown in Figure 13. SW1 and SW2 are normally closed switches; SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the REF $_{\rm IN}$ pin on power-down. # **R COUNTER** The 14-bit R counter allows the input clock frequency to be divided down to produce the input clock to the phase frequency detector (PFD). Division ratios from 1 to 8191 are allowed. ### A AND B COUNTERS The A and B CMOS counters combine with the dual modulus prescaler to allow a wide range of division ratios in the PLL feedback counter. The counters are specified to work when the prescaler output is 300 MHz or less. # **Pulse Swallow Function** The A and B counters, in conjunction with the dual-modulus prescaler (see Figure 14), make it possible to generate large divider ratios. The equation for N is as follows: $$N = BP + A$$ where: *N* is the overall divider ratio of the signal from the external RF input. *P* is the preset modulus of the dual-modulus prescaler. *B* is the preset divide ratio of the binary 13-bit counter (3 to 8191). *A* is the preset divide ratio of the binary 5-bit swallow counter (0 to 31). #### Prescaler (P/P + 1) The dual-modulus prescaler (P/P + 1), along with the A and B counters, enables the large division ratio, N, to be realized (N = BP + A). The dual-modulus prescaler, operating at CML levels, takes the clock from the RF input stage and divides it down to a manageable frequency for the A and B CMOS counters. The prescaler is programmable. The prescaler can be set in software to 8/9, 16/17, or 32/33. For the ADF9010, however, the 16/17 and 32/33 settings should be used. It is based on a synchronous 4/5 core. A minimum divide ratio is possible for fully contiguous output frequencies. This minimum is determined by P, the prescaler value, and is given by $(P^2 - P)$ . # **PFD and Charge Pump** The phase frequency detector (PFD) takes inputs from the R counter and N counter (N = BP + A) and produces an output proportional to the phase and frequency difference between them (see Figure 15). Figure 15. PFD Simplified Schematic and Timing (In Lock) ### **MUXOUT** The output multiplexer on the ADF9010 allows the user to access various internal points on the chip. The state of MUXOUT is controlled by M3, M2, and M1 in the control latch. The full truth table is shown in Figure 22. Figure 16 shows the MUXOUT section in block diagram form. ### **Lock Detect** MUXOUT can be programmed for two types of lock detect: digital and analog. Digital lock detect is active high. If the LDP in the R counter latch is set to 0, digital lock detect is set high when the phase error on three consecutive phase detector cycles is less than 15 ns. With the LDP set to 1, five consecutive cycles of less than 15 ns phase error are required to set the lock detect. It stays set high until a phase error of greater than 25 ns is detected on any subsequent PD cycle. The N-channel open-drain analog lock detect should be operated with an external pull-up resistor of 10 k $\Omega$ nominal. When a lock has been detected, this output is high with narrow low-going pulses. Figure 16. MUXOUT Circuit # **Voltage-Controlled Oscillator (VCO)** The VCO core in the ADF9010 uses 16 overlapping bands, as shown in Figure 17, to allow a wide frequency range to be covered with a low VCO sensitivity (K<sub>V</sub>) and to result in good phase noise and spurious performance. The VCO operates at 4× the LO frequency, providing an output range of 840 MHz to 960 MHz. The correct band is chosen automatically by the band select logic at power-up or whenever the LO latch is updated. During band select, which takes five PFD cycles, the VCO V<sub>TUNE</sub> is disconnected from the output of the loop filter and connected to an internal reference voltage. Figure 17, VCO Bands The R counter output is used as the clock for the band select logic and should not exceed 1 MHz. A programmable divider is provided at the R counter input to allow division by 1, 2, 4, or 8 and is controlled by Bit BSC1 and Bit BSC2 in the Tx latch. Where the required PFD frequency exceeds 1 MHz, the divide ratio should be set to allow enough time to select the correct band. After the band is selected, normal PLL action resumes. The nominal value of K<sub>V</sub> is 32 MHz/V or 8 MHz/V, taking into account the divide by 4. The output from the VCO is divided by 4 for the LO inputs to the mixers, and for the LO output drive to the demodulator. ### **LO Output** The LO<sub>OUT</sub>P and LO<sub>OUT</sub>N pins are connected to the collectors of an NPN differential pair driven by buffered outputs from the VCO, as shown in Figure 18. To allow optimal power dissipation vs. the output power requirements, the tail current of the differential pair is programmable via Bit TP1 and Bit TP2 in the control latch. The four current levels that can be set are: 6 mA, 8.5 mA, 11.5 mA, and 17.5 mA. These levels give output power levels of –4 dBm, –1 dBm, +2 dBm, and +5 dBm, respectively, if both outputs are combined in a 1 + 1:1 transformer or a 180° microstrip coupler. If the outputs are used individually, the optimum output stage consists of a shunt inductor to $V_{\rm DD}\!.$ Another feature of the ADF9010 is that the supply current to the RF output stage is shut down until the part achieves lock as measured by the digital lock detect circuitry. This is enabled by the mute Tx until lock detect (F4) bit in the control latch. Figure 18. LO Output Section # **Tx SECTION** # **Tx Baseband Inputs** Differential in-phase (I) and quadrature baseband (Q) inputs are high impedance inputs that must be dc-biased to approximately 500 mV dc and e driven from a low impedance source. Nominal characterized ac signal swing is 700 mV p-p on each pin. This results in a differential drive of 1.4 V p-p with a 500 mV dc bias. #### Mixers The ADF9010 has two double-balanced mixers, one for the in-phase channel (I channel) and one for the quadrature channel (Q channel). Both mixers are based on the Gilbert cell design of four cross-connected transistors. ### **Tx Output** The TxoutP and TxoutN pins of the ADF9010 are connected to the collectors of four NPN differential pairs driven by the baseband signals, as shown in Figure 20. To allow the user optimal power dissipation vs. the output power requirements, the tail current of the differential pair is programmable via Bit TP1 and Bit TP2 in the control latch. Two levels can be set; these levels give output power levels of -3 dBm and, +3 dBm, respectively, using a 50 $\Omega$ resistor to $V_{\rm DD}$ and ac coupling into a 50 $\Omega$ load. Alternatively, both outputs can be combined in a 1 + 1:1 transformer or a 180° microstrip coupler. This buffer can be powered off if desired. Another feature of the ADF9010 is that the supply current to the Tx output stage is shut down until the part achieves lock as measured by the digital lock detect circuitry. This is enabled by the mute LO until lock detect bit (F5) in the control latch. # **INTERFACING** ### **Input Shift Register** The digital section of the ADF9010 includes a 24-bit input shift register. Data is clocked into the 24-bit shift register on each rising edge of $S_{\text{CLK}}$ . The data is clocked in MSB first. Data is transferred from the shift register to one of four latches on the rising edge of $S_{\text{LE}}$ . The destination latch is determined by the state of the two control bits (C2, C1) in the shift register. These are the two LSBs, DB1 and DB0, as shown in Figure 21. The truth table for Bit C3, Bit C2, and Bit C1 is shown in Table 7. It displays a summary of how the latches are programmed. Note that some bits are used for factory testing and should not be programmed by the user. Table 7. Truth Table | | Control | Bits | | |----|---------|------|----------------| | C3 | C2 | C1 | Data Latch | | Х | 0 | 0 | Control latch | | 0 | 0 | 1 | Tx latch | | 1 | 0 | 1 | Rx calibration | | Χ | 1 | 0 | LO latch | | Χ | 1 | 1 | Rx filter | # **LATCH STRUCTURE** Figure 21 shows the three on-chip latches for the ADF9010. The two LSBs determine which latch is programmed. # **CONTROL LATCH** | RESERVED | PD Rx | PD PLL | PD VCO | PD Tx | OUT | Γx<br>ΓPUT<br>WER | | CHARGE<br>PUMP<br>CURRENT | | LO<br>OUTPUT<br>POWER | | LO | ILUNTILIO말熊 | | PD<br>POLARITY | MUXOUT | | COUNTER<br>RESET | © RESERV | | CONTROL<br>BITS | | | |----------|-------|--------|--------|-------|------|-------------------|------|---------------------------|------|-----------------------|------|------|-------------|-----|----------------|--------|-----|------------------|----------|-----|-----------------|--------|--------| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | RES | PD4 | PD3 | PD2 | PD1 | TP2 | TP1 | СРІЗ | CPI2 | CPI1 | P2 | P1 | F5 | F4 | F3 | F2 | М3 | M2 | M1 | F1 | RES | RES | C2 (0) | C1 (0) | # Tx LATCH | | O PHAS | | Tx MOD<br>LO PHASE<br>SELECT | | | BA<br>SEL<br>CLO | | 13-BIT REFERENCE COUNTER | | | | | | | | | | | CONTROL<br>BITS | | | | | |------|--------|------|------------------------------|------|------|------------------|------|--------------------------|------|------|------|------|------|-----|-----|-----|-----|-----|-----------------|-----|--------|--------|--------| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | Р3 | P2 | P1 | Т3 | T2 | T1 | BSC2 | BSC1 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | C3 (0) | C2 (0) | C1 (1) | # **Rx CALIBRATION** | | LO PHASE<br>SELECT | | Tx MOD<br>LO PHASE<br>SELECT | | BAND<br>SELECT<br>CLOCK | | Rx FILTER<br>CAL | Rx CALIBRATION DIVIDER | | | | | HIGH-PASS FILTER BOOST<br>TIMEOUT COUNTER | | | | | | CONTROL<br>BITS | | | | | |------|--------------------|------|------------------------------|------|-------------------------|------|------------------|------------------------|------|------|------|------|-------------------------------------------|-----|-----|-----|-----|-----|-----------------|-----|--------|--------|--------| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | Р3 | P2 | P1 | Т3 | T2 | T1 | BSC2 | BSC1 | R13 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | HP6 | HP5 | HP4 | НР3 | HP2 | HP1 | C3 (1) | C2 (0) | C1 (1) | # **LO LATCH** | PRES | CALER | CP GAIN | N DIV<br>MUX | | 13-BIT B COUNTER | | | | | | | | | 5-BIT | CONTROL<br>BITS | | | | | | | | | |------|-------|---------|--------------|------|------------------|------|------|------|------|------|------|------|------|-------|-----------------|-----|-----|-----|-----|-----|------------|--------|--------| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | P2 | P1 | G1 | М1 | B13 | B12 | B11 | B10 | В9 | В8 | В7 | В6 | B5 | В4 | В3 | B2 | B1 | A5 | A4 | А3 | A2 | <b>A</b> 1 | C2 (1) | C2 (0) | # **Rx LATCH** | TEST MODES | | | | | | | | | | HPF<br>BOOST | Rx FI<br>BAND | | Rx FILTER<br>GAIN STEPS | | | CONTROL<br>BITS | | | | | | | | |------------|------|------|------|------|------|------|------|------|------|--------------|---------------|------|-------------------------|-----|-----|-----------------|-----|-----|-----|-----|-----|--------|--------| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | T16 | T15 | T14 | T13 | T12 | T11 | T10 | Т9 | Т8 | T7 | Т6 | Т5 | T4 | Т3 | T2 | T1 | HP | BW2 | BW1 | G3 | G2 | G1 | C2 (1) | C1 (1) | Figure 21. Latch Summary Figure 22. Control Latch Figure 23. Tx Latch Figure 24. Rx Calibration Latch Figure 25. LO Latch Figure 26. Rx Latch ### **CONTROL LATCH** With (C2, C1) = (0, 0), the control latch is programmed. Figure 22 shows the input data format for programming the control latch. #### Power-Down Programming a 1 to PD4, PD3, PD2, PD1 powers down the circuitry for the Rx filters, PLL, VCO, and Tx sections, respectively. Programming a 0 enables normal operation for each section. # **Tx Output Power** Bit TP1 and Bit TP2 set the output power level of the VCO. See the truth table in Figure 22. # **Charge Pump Current** Bit CPI3, Bit CPI2, and Bit CPI1 determine Current Setting 2. See the truth table in Figure 22. # **LO Output Power** Bit P1 and Bit P2 set the output power level of the LO. See the truth table in Figure 22. #### Mute LO Until Lock Detect Bit F5 is the mute until lock detect bit. This function, when enabled, ensures that the LO outputs are not switched on until the PLL is locked. # Mute Tx Until Lock Detect Bit F4 is the mute Tx until lock detect bit. This function, when enabled, ensures that the Tx outputs are not switched on until the PLL is locked. #### **Charge Pump Three-State** Bit F3 puts the charge pump into three-state mode when programmed to a 1. It should be set to 0 for normal operation. # **Phase Detector Polarity** Bit F2 sets the phase detector polarity. The positive setting enabled by programming a 1 is used when using the on-chip VCO with a passive loop filter or with an active noninverting filter. It can also be set to 0. This is required if an active inverting loop filter is used. #### **MUXOUT Control** The on-chip multiplexer is controlled by M3, M2, and M1. See the truth table in Figure 22. ### **Counter Reset** Bit F1 is the counter reset bit for the PLL of the ADF9010. When this bit is set to 1, the R, A, and B counters are held in reset. For normal operation, this bit should be 0. #### **Reserved Bits** DB3 and DB2 are spare bits that are reserved. They should be programmed to 0 and 1, respectively. # **Tx LATCH** With (C3, C2, C1) = (0, 0, 1), the Tx latch is programmed. Figure 23 shows the input data format for programming the Tx latch. #### **LO Phase Select** Bit P3, Bit P2, and Bit P1 set the phase of the LO output to the demodulator. This enables the user to select the phase delay of the Rx LO signal to the demodulator in 90° steps. See the truth table in Figure 23. The Rx LO output can be disabled if desired. ### Tx Modulation LO Phase Select Bit T3, Bit T2, and Bit T1 set the input modulation of the VCO. Normal quadrature to each mixer can be replaced by choosing one LO phase to both mixers if desired. The normal (I) or quadrature (Q) phase can be chosen. See the truth table in Figure 23. #### **Band Select Clock** Bits BSC2 and Bit BSC1 set a divider for the band select logic clock input. The recommended setting is 1, 1, which programs a value of 8 to the divider. No other setting is allowed. ### **Reference Counter** R13 to R1 set the counter divide ratio. The divide range is 1 $(00 \dots 001)$ to 8191 $(111 \dots 111)$ . #### **Rx CALIBRATION LATCH** With (C3, C2, C1) = (1, 0, 1), the Rx calibration latch is programmed. Figure 24 shows the input data format for programming the Rx calibration latch. #### **LO Phase Select** Bit P3, Bit P2, and Bit P1 set the phase of the LO output to the demodulator. This enables the user to select the phase delay of the Rx LO signal to the demodulator in 90° steps. See the truth table in Figure 24. The Rx LO output can be disabled if desired. ### Tx Modulation LO Phase Select Bit T3, Bit T2, and Bit T1 set the input modulation of the VCO. Normal quadrature to each mixer can be replaced by choosing one LO phase to both mixers if desired. The normal (I) or quadrature (Q) phase can be chosen. See the truth table in Figure 24. ### **Band Select Clock** Bit BSC2 and Bit BSC1 set a divider for the band select logic clock input. The recommended setting is 1, 1, which programs a value of 8 to the divider. No other setting is allowed. # Rx Filter Calibration Setting Bit R13 high performs a calibration of the Rx filters' cutoff frequency, f<sub>C</sub>. Setting this bit to 0 ensures the filter cutoff frequency calibration sequence is not initiated if this latch is programmed. #### **Rx Calibration Divider** Bit RC6 to Bit RC1 program a 6-bit divider, which outputs a divided REF $_{\rm IN}$ signal to assist calibration of the cutoff frequency, fc, of the Rx filters. The calibration circuit uses this divideddown PLL reference frequency to ensure an accurate cutoff frequency in the Rx filter. The divider value should be chosen to ensure that the frequency of the divided down signal is exactly 2 MHz, that is, if a 32 MHz crystal is used as the PLL REF $_{\rm IN}$ frequency, then a value of 16 should be programmed to the counter to ensure accurate calibration. # **High-Pass Filter Boost Timeout Counter** In most applications of the ADF9010, a high-pass filter is placed between the demodulator outputs and the ADF9010 Rx inputs. The capacitors used in these filters may require a long charge up time, and to address this, a filter boost function exists that charges up the capacitor to $\sim\!1.6$ V. The duration for this boost is set by the product of the period of the Rx calibration signal, (REF1N divided by the Rx calibration divider) and the 6-bit value programmed to these registers. This value can be as large as 63. Programming a value of 000000 leads to the calibration time being manually set by the HPF boost in the Rx latch. It becomes necessary in such cases to program this bit to 0 for normal Rx operation. # **LO LATCH** Program the LO latch with (C2, C1) = (1, 0). Figure 25 shows the input data format for programming the LO latch. ### Prescaler Bit P2 and Bit P1 in the LO latch set the prescaler values. ### CP Gain Setting G1 to 0 chooses the programmed charge pump current setting from the control latch. Setting this bit to 1 chooses the maximum possible setting. # N Div Mux Setting M1 to 0 feeds the VCO signals back to the N divider. Setting this bit to 1 allows the mux signal to be fed back instead. #### **B** Counter Latch Bit B13 to Bit B1 program the B counter. The divide range is $3 (00 \dots 0011)$ to $8191 (11 \dots 111)$ . #### A Counter Latch Bit A5 to Bit A1 program the 5-bit A counter. The divide range is 0 (00000) to 31 (11111). #### **Rx LATCH** Program the Rx latch with (C2, C1) = (1, 1). Figure 26 shows the input data format for programming the LO latch. # **High-Pass Filter Boost** This function is enabled by setting the HP bit to 1. A 0 disables this function. This is used to reduce settling time on the high-pass filter from the Rx demodulator. This is usually used in conjunction with the high-pass filter boost counter (See the Rx Calibration Latch section). #### Rx Filter Bandwidth The Rx filter bandwidth is programmable and is controlled by Bit BW2 and Bit BW1. See the truth table in Figure 26. # **Rx Filter Gain Steps** Bit G3 to Bit G1 set the gain of the Rx filters. The gain can vary from 3 dB to 24 dB in 3 dB steps. See the truth table in Figure 26. #### INITIALIZATION The correct initialization sequence for the ADF9010 is as follows: - 1. Power-down all blocks: Tx, Rx, PLL, and VCO. Set the Tx output power off control latch to (1, 1). Set the LO phase select off (P1, P2, P3) in Tx latch to (1, 1, 1). - 2. Program the R1 latch with the desired R counter and Tx values. - 3. Program R5 with Rx calibration data for frequency calibration and high-pass filter boost. - 4. Program R0 to power up all LO and Tx/Rx blocks. - 5. Program R2 to encode correct LO frequency. - 6. Program R3 to power up Rx filter. # **INTERFACING** The ADF9010 has a simple SPI\*-compatible interface for writing to the device. S<sub>CLK</sub>, S<sub>DATA</sub>, and S<sub>LE</sub> control the data transfer. See Figure 2 for the timing diagram. The maximum allowable serial clock rate is 20 MHz. This means that the maximum update rate possible for the device is 833 kHz or one update every 1.2 $\mu$ s. This is certainly more than adequate for systems that have typical lock times in hundreds of microseconds. # APPLICATIONS INFORMATION Figure 27. Applications Diagram The diagram in Figure 27 shows the ADF9010 in an RFID application. The demodulator is driven by the ${\rm LO_{OUT}x}$ pins of the ADF9010. This demodulator produces quadrature baseband signals that are gained up in the ADF9010 Rx filters. These filtered analog baseband signals are then digitized by the ADC on a mixed signal front-end (MxFE) part. The digital signals are then processed by DSP. On the transmit side, the MxFE generates quadrature analog baseband signals, which are upconverted to RF using the integrated PLL and VCO. The modulated RF signals are combined using a balun and gained up to 30 dBm by a power amplifier. # **DEMODULATOR CONNECTION** To receive the back-scattered signals from an RFID tag, the ADF9010 needs to be used with a high dynamic range demodulator, such as the ADL5382 that is suitable for RFID applications. Some extra filtration is provided by the optional shunt capacitors and series inductors. Due to the large self-blocker, a 100 nF capacitor removes the dc generated by the self-blocker inherent to RFID systems. This system is used on the EVAL-ADF9010EBZ1 evaluation board. Figure 28. ADL5382 to ADF9010 Rx Interface # LO AND Tx OUTPUT MATCHING The LO and Tx output stages are each connected to the collectors of an NPN differential pair driven by buffered outputs from the VCO or mixer outputs, respectively. The recommended matching for each of these circuits consists of a 7.5 nH shunt inductor to $V_{\rm DD}$ , a 100 pF series capacitor, and in the case of the Tx output a 50:100 balun to combine the Tx outputs. The Anaren BD0810J50100A00 is ideally suited to this task. # **PCB DESIGN GUIDELINES** The lands on the chip scale package (CP-48-1) are rectangular. The printed circuit board pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land should be centered on the pad. This ensures that the solder joint size is maximized. The bottom of the chip scale package has a central thermal pad. The thermal pad on the printed circuit board should be at least as large as this exposed pad. On the printed circuit board, there should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided. Thermal vias can be used on the printed circuit board thermal pad to improve thermal performance of the package. If vias are used, they should be incorporated in the thermal pad at a 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm, and the via barrel should be plated with 1 oz. copper to plug the via. The user should connect the printed circuit board thermal pad to AGND. 080108-A # **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-220-VKKD-2 Figure 29. 48-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 7 mm × 7 mm Body, Very Thin Quad (CP-48-1) Dimensions shown in millimeters # **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |------------------------------|-------------------|--------------------------------------------------|----------------| | ADF9010BCPZ <sup>1</sup> | -40°C to +85°C | 48-Lead Lead Frame Chip Scale Package (LFCSP_VQ) | CP-48-1 | | ADF9010BCPZ-RL <sup>1</sup> | -40°C to +85°C | 48-Lead Lead Frame Chip Scale Package (LFCSP_VQ) | CP-48-1 | | ADF9010BCPZ-RL7 <sup>1</sup> | -40°C to +85°C | 48-Lead Lead Frame Chip Scale Package (LFCSP_VQ) | CP-48-1 | | EVAL-ADF9010EBZ1 | | Evaluation Board | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. **NOTES** # **NOTES** | ADF9010 | | | |---------|--|--| | NOTES | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Purchase of licensed I<sup>2</sup>C components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.